blob: cdb40607f479769d2a4cc711110cf06545242882 [file] [log] [blame]
Sieu Mun Tang286b96f2022-03-02 11:04:09 +08001/*
2 * Copyright (c) 2020-2022, Intel Corporation. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#ifndef SOCFPGA_FCS_H
8#define SOCFPGA_FCS_H
9
10/* FCS Definitions */
11
Sieu Mun Tang58305062022-05-11 10:16:40 +080012#define FCS_RANDOM_WORD_SIZE 8U
13#define FCS_PROV_DATA_WORD_SIZE 44U
14#define FCS_SHA384_WORD_SIZE 12U
Sieu Mun Tang286b96f2022-03-02 11:04:09 +080015
Sieu Mun Tang58305062022-05-11 10:16:40 +080016#define FCS_RANDOM_BYTE_SIZE (FCS_RANDOM_WORD_SIZE * 4U)
17#define FCS_RANDOM_EXT_MAX_WORD_SIZE 1020U
18#define FCS_PROV_DATA_BYTE_SIZE (FCS_PROV_DATA_WORD_SIZE * 4U)
19#define FCS_SHA384_BYTE_SIZE (FCS_SHA384_WORD_SIZE * 4U)
Sieu Mun Tang286b96f2022-03-02 11:04:09 +080020
Sieu Mun Tang58305062022-05-11 10:16:40 +080021#define FCS_RANDOM_EXT_OFFSET 3
Sieu Mun Tang24f9dc82022-05-10 17:18:19 +080022
Sieu Mun Tang58305062022-05-11 10:16:40 +080023#define FCS_MODE_DECRYPT 0x0
24#define FCS_MODE_ENCRYPT 0x1
25#define FCS_ENCRYPTION_DATA_0 0x10100
26#define FCS_DECRYPTION_DATA_0 0x10102
27#define FCS_OWNER_ID_OFFSET 0xC
28#define FCS_CRYPTION_CRYPTO_HEADER 0x07000000
29#define FCS_CRYPTION_RESP_WORD_SIZE 4U
30#define FCS_CRYPTION_RESP_SIZE_OFFSET 3U
Sieu Mun Tang286b96f2022-03-02 11:04:09 +080031
Sieu Mun Tang58305062022-05-11 10:16:40 +080032#define PSGSIGMA_TEARDOWN_MAGIC 0xB852E2A4
33#define PSGSIGMA_SESSION_ID_ONE 0x1
34#define PSGSIGMA_UNKNOWN_SESSION 0xFFFFFFFF
Sieu Mun Tangd1740832022-05-11 09:59:55 +080035
Sieu Mun Tang58305062022-05-11 10:16:40 +080036#define RESERVED_AS_ZERO 0x0
Sieu Mun Tang7facace2022-05-11 10:01:54 +080037/* FCS Single cert */
38
Sieu Mun Tang58305062022-05-11 10:16:40 +080039#define FCS_BIG_CNTR_SEL 0x1
Sieu Mun Tang7facace2022-05-11 10:01:54 +080040
Sieu Mun Tang58305062022-05-11 10:16:40 +080041#define FCS_SVN_CNTR_0_SEL 0x2
42#define FCS_SVN_CNTR_1_SEL 0x3
43#define FCS_SVN_CNTR_2_SEL 0x4
44#define FCS_SVN_CNTR_3_SEL 0x5
Sieu Mun Tang7facace2022-05-11 10:01:54 +080045
Sieu Mun Tang58305062022-05-11 10:16:40 +080046#define FCS_BIG_CNTR_VAL_MAX 495U
47#define FCS_SVN_CNTR_VAL_MAX 64U
Sieu Mun Tangd1740832022-05-11 09:59:55 +080048
Sieu Mun Tang581182c2022-05-09 10:48:53 +080049/* FCS Attestation Cert Request Parameter */
50
Sieu Mun Tang58305062022-05-11 10:16:40 +080051#define FCS_ALIAS_CERT 0x01
52#define FCS_DEV_ID_SELF_SIGN_CERT 0x02
53#define FCS_DEV_ID_ENROLL_CERT 0x04
54#define FCS_ENROLL_SELF_SIGN_CERT 0x08
55#define FCS_PLAT_KEY_CERT 0x10
Sieu Mun Tang581182c2022-05-09 10:48:53 +080056
Sieu Mun Tang342a0612022-05-09 14:16:14 +080057/* FCS Crypto Service */
58
Sieu Mun Tang58305062022-05-11 10:16:40 +080059#define FCS_CS_KEY_OBJ_MAX_WORD_SIZE 88U
60#define FCS_CS_KEY_INFO_MAX_WORD_SIZE 36U
61#define FCS_CS_KEY_RESP_STATUS_MASK 0xFF
62#define FCS_CS_KEY_RESP_STATUS_OFFSET 16U
Sieu Mun Tang342a0612022-05-09 14:16:14 +080063
Sieu Mun Tang58305062022-05-11 10:16:40 +080064#define FCS_CS_FIELD_SIZE_MASK 0xFFFF
65#define FCS_CS_FIELD_FLAG_OFFSET 24
66#define FCS_CS_FIELD_FLAG_INIT BIT(0)
67#define FCS_CS_FIELD_FLAG_UPDATE BIT(1)
68#define FCS_CS_FIELD_FLAG_FINALIZE BIT(2)
Sieu Mun Tang24f9dc82022-05-10 17:18:19 +080069
Sieu Mun Tang58305062022-05-11 10:16:40 +080070#define FCS_AES_MAX_DATA_SIZE 0x10000000 /* 256 MB */
71#define FCS_AES_MIN_DATA_SIZE 0x20 /* 32 Byte */
72#define FCS_AES_CMD_MAX_WORD_SIZE 15U
Sieu Mun Tang67263902022-05-10 17:30:00 +080073
Sieu Mun Tang58305062022-05-11 10:16:40 +080074#define FCS_GET_DIGEST_CMD_MAX_WORD_SIZE 7U
75#define FCS_GET_DIGEST_RESP_MAX_WORD_SIZE 19U
76#define FCS_MAC_VERIFY_CMD_MAX_WORD_SIZE 23U
77#define FCS_MAC_VERIFY_RESP_MAX_WORD_SIZE 4U
78#define FCS_SHA_HMAC_CRYPTO_PARAM_SIZE_OFFSET 8U
Sieu Mun Tangd2fee942022-05-10 17:36:32 +080079
Sieu Mun Tang58305062022-05-11 10:16:40 +080080#define FCS_ECDSA_GET_PUBKEY_MAX_WORD_SIZE 5U
81#define FCS_ECDSA_SHA2_DATA_SIGN_CMD_MAX_WORD_SIZE 7U
82#define FCS_ECDSA_SHA2_DATA_SIG_VERIFY_CMD_MAX_WORD_SIZE 43U
Sieu Mun Tang49446862022-05-10 17:48:11 +080083#define FCS_ECDH_REQUEST_CMD_MAX_WORD_SIZE 29U
Sieu Mun Tang286b96f2022-03-02 11:04:09 +080084/* FCS Payload Structure */
Sieu Mun Tang24f9dc82022-05-10 17:18:19 +080085typedef struct fcs_rng_payload_t {
86 uint32_t session_id;
87 uint32_t context_id;
88 uint32_t crypto_header;
89 uint32_t size;
90} fcs_rng_payload;
Sieu Mun Tang286b96f2022-03-02 11:04:09 +080091
Sieu Mun Tang02d3ef32022-05-11 09:49:25 +080092typedef struct fcs_encrypt_payload_t {
Sieu Mun Tang286b96f2022-03-02 11:04:09 +080093 uint32_t first_word;
94 uint32_t src_addr;
95 uint32_t src_size;
96 uint32_t dst_addr;
97 uint32_t dst_size;
Sieu Mun Tang02d3ef32022-05-11 09:49:25 +080098} fcs_encrypt_payload;
99
100typedef struct fcs_decrypt_payload_t {
101 uint32_t first_word;
102 uint32_t owner_id[2];
103 uint32_t src_addr;
104 uint32_t src_size;
105 uint32_t dst_addr;
106 uint32_t dst_size;
107} fcs_decrypt_payload;
Sieu Mun Tang286b96f2022-03-02 11:04:09 +0800108
Sieu Mun Tang537ff052022-05-09 16:05:58 +0800109typedef struct fcs_encrypt_ext_payload_t {
110 uint32_t session_id;
111 uint32_t context_id;
112 uint32_t crypto_header;
113 uint32_t src_addr;
114 uint32_t src_size;
115 uint32_t dst_addr;
116 uint32_t dst_size;
117} fcs_encrypt_ext_payload;
118
119typedef struct fcs_decrypt_ext_payload_t {
120 uint32_t session_id;
121 uint32_t context_id;
122 uint32_t crypto_header;
123 uint32_t owner_id[2];
124 uint32_t src_addr;
125 uint32_t src_size;
126 uint32_t dst_addr;
127 uint32_t dst_size;
128} fcs_decrypt_ext_payload;
129
Sieu Mun Tangd1740832022-05-11 09:59:55 +0800130typedef struct psgsigma_teardown_msg_t {
131 uint32_t reserved_word;
132 uint32_t magic_word;
133 uint32_t session_id;
134} psgsigma_teardown_msg;
135
Sieu Mun Tang7facace2022-05-11 10:01:54 +0800136typedef struct fcs_cntr_set_preauth_payload_t {
137 uint32_t first_word;
138 uint32_t counter_value;
139} fcs_cntr_set_preauth_payload;
Sieu Mun Tangd1740832022-05-11 09:59:55 +0800140
Sieu Mun Tang342a0612022-05-09 14:16:14 +0800141typedef struct fcs_cs_key_payload_t {
142 uint32_t session_id;
143 uint32_t reserved0;
144 uint32_t reserved1;
145 uint32_t key_id;
146} fcs_cs_key_payload;
147
Sieu Mun Tang7e8249a2022-05-10 17:24:05 +0800148typedef struct fcs_crypto_service_data_t {
149 uint32_t session_id;
150 uint32_t context_id;
151 uint32_t key_id;
152 uint32_t crypto_param_size;
153 uint64_t crypto_param;
154} fcs_crypto_service_data;
155
Sieu Mun Tang67263902022-05-10 17:30:00 +0800156typedef struct fcs_crypto_service_aes_data_t {
157 uint32_t session_id;
158 uint32_t context_id;
159 uint32_t param_size;
160 uint32_t key_id;
161 uint32_t crypto_param[7];
162} fcs_crypto_service_aes_data;
163
Sieu Mun Tang286b96f2022-03-02 11:04:09 +0800164/* Functions Definitions */
165
166uint32_t intel_fcs_random_number_gen(uint64_t addr, uint64_t *ret_size,
167 uint32_t *mbox_error);
Sieu Mun Tang24f9dc82022-05-10 17:18:19 +0800168int intel_fcs_random_number_gen_ext(uint32_t session_id, uint32_t context_id,
169 uint32_t size, uint32_t *send_id);
Sieu Mun Tang286b96f2022-03-02 11:04:09 +0800170uint32_t intel_fcs_send_cert(uint64_t addr, uint64_t size,
171 uint32_t *send_id);
172uint32_t intel_fcs_get_provision_data(uint32_t *send_id);
Sieu Mun Tang7facace2022-05-11 10:01:54 +0800173uint32_t intel_fcs_cntr_set_preauth(uint8_t counter_type,
174 int32_t counter_value,
175 uint32_t test_bit,
176 uint32_t *mbox_error);
Sieu Mun Tang02d3ef32022-05-11 09:49:25 +0800177uint32_t intel_fcs_encryption(uint32_t src_addr, uint32_t src_size,
178 uint32_t dst_addr, uint32_t dst_size,
179 uint32_t *send_id);
180
181uint32_t intel_fcs_decryption(uint32_t src_addr, uint32_t src_size,
182 uint32_t dst_addr, uint32_t dst_size,
183 uint32_t *send_id);
Sieu Mun Tang286b96f2022-03-02 11:04:09 +0800184
Sieu Mun Tang537ff052022-05-09 16:05:58 +0800185int intel_fcs_encryption_ext(uint32_t session_id, uint32_t context_id,
186 uint32_t src_addr, uint32_t src_size,
187 uint32_t dst_addr, uint32_t *dst_size,
188 uint32_t *mbox_error);
189int intel_fcs_decryption_ext(uint32_t sesion_id, uint32_t context_id,
190 uint32_t src_addr, uint32_t src_size,
191 uint32_t dst_addr, uint32_t *dst_size,
192 uint32_t *mbox_error);
193
Sieu Mun Tangd1740832022-05-11 09:59:55 +0800194int intel_fcs_sigma_teardown(uint32_t session_id, uint32_t *mbox_error);
195int intel_fcs_chip_id(uint32_t *id_low, uint32_t *id_high, uint32_t *mbox_error);
196int intel_fcs_attestation_subkey(uint64_t src_addr, uint32_t src_size,
197 uint64_t dst_addr, uint32_t *dst_size,
198 uint32_t *mbox_error);
199int intel_fcs_get_measurement(uint64_t src_addr, uint32_t src_size,
200 uint64_t dst_addr, uint32_t *dst_size,
201 uint32_t *mbox_error);
Sieu Mun Tang77902fc2022-03-17 03:11:55 +0800202uint32_t intel_fcs_get_rom_patch_sha384(uint64_t addr, uint64_t *ret_size,
203 uint32_t *mbox_error);
204
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800205int intel_fcs_create_cert_on_reload(uint32_t cert_request,
206 uint32_t *mbox_error);
207int intel_fcs_get_attestation_cert(uint32_t cert_request, uint64_t dst_addr,
208 uint32_t *dst_size, uint32_t *mbox_error);
209
Sieu Mun Tang6dc00c22022-05-09 12:08:42 +0800210int intel_fcs_open_crypto_service_session(uint32_t *session_id,
211 uint32_t *mbox_error);
212int intel_fcs_close_crypto_service_session(uint32_t session_id,
213 uint32_t *mbox_error);
214
Sieu Mun Tang342a0612022-05-09 14:16:14 +0800215int intel_fcs_import_crypto_service_key(uint64_t src_addr, uint32_t src_size,
216 uint32_t *mbox_error);
217int intel_fcs_export_crypto_service_key(uint32_t session_id, uint32_t key_id,
218 uint64_t dst_addr, uint32_t *dst_size,
219 uint32_t *mbox_error);
220int intel_fcs_remove_crypto_service_key(uint32_t session_id, uint32_t key_id,
221 uint32_t *mbox_error);
222int intel_fcs_get_crypto_service_key_info(uint32_t session_id, uint32_t key_id,
223 uint64_t dst_addr, uint32_t *dst_size,
224 uint32_t *mbox_error);
225
Sieu Mun Tang7e8249a2022-05-10 17:24:05 +0800226int intel_fcs_get_digest_init(uint32_t session_id, uint32_t context_id,
227 uint32_t key_id, uint32_t param_size,
228 uint64_t param_data, uint32_t *mbox_error);
229int intel_fcs_get_digest_finalize(uint32_t session_id, uint32_t context_id,
230 uint32_t src_addr, uint32_t src_size,
231 uint64_t dst_addr, uint32_t *dst_size,
232 uint32_t *mbox_error);
233
Sieu Mun Tangc05ea292022-05-10 17:27:12 +0800234int intel_fcs_mac_verify_init(uint32_t session_id, uint32_t context_id,
235 uint32_t key_id, uint32_t param_size,
236 uint64_t param_data, uint32_t *mbox_error);
237int intel_fcs_mac_verify_finalize(uint32_t session_id, uint32_t context_id,
238 uint32_t src_addr, uint32_t src_size,
239 uint64_t dst_addr, uint32_t *dst_size,
240 uint32_t data_size, uint32_t *mbox_error);
241
Sieu Mun Tang07912da2022-05-10 17:39:26 +0800242int intel_fcs_ecdsa_sha2_data_sign_init(uint32_t session_id,
243 uint32_t context_id, uint32_t key_id,
244 uint32_t param_size, uint64_t param_data,
245 uint32_t *mbox_error);
246int intel_fcs_ecdsa_sha2_data_sign_finalize(uint32_t session_id,
247 uint32_t context_id, uint32_t src_addr,
248 uint32_t src_size, uint64_t dst_addr,
249 uint32_t *dst_size, uint32_t *mbox_error);
250
Sieu Mun Tang58305062022-05-11 10:16:40 +0800251int intel_fcs_ecdsa_sha2_data_sig_verify_init(uint32_t session_id,
252 uint32_t context_id, uint32_t key_id,
253 uint32_t param_size, uint64_t param_data,
254 uint32_t *mbox_error);
255int intel_fcs_ecdsa_sha2_data_sig_verify_finalize(uint32_t session_id,
256 uint32_t context_id, uint32_t src_addr,
257 uint32_t src_size, uint64_t dst_addr,
258 uint32_t *dst_size, uint32_t data_size,
259 uint32_t *mbox_error);
260
Sieu Mun Tangd2fee942022-05-10 17:36:32 +0800261int intel_fcs_ecdsa_get_pubkey_init(uint32_t session_id, uint32_t context_id,
262 uint32_t key_id, uint32_t param_size,
263 uint64_t param_data, uint32_t *mbox_error);
264int intel_fcs_ecdsa_get_pubkey_finalize(uint32_t session_id, uint32_t context_id,
265 uint64_t dst_addr, uint32_t *dst_size,
266 uint32_t *mbox_error);
267
Sieu Mun Tang49446862022-05-10 17:48:11 +0800268int intel_fcs_ecdh_request_init(uint32_t session_id, uint32_t context_id,
269 uint32_t key_id, uint32_t param_size,
270 uint64_t param_data, uint32_t *mbox_error);
271int intel_fcs_ecdh_request_finalize(uint32_t session_id, uint32_t context_id,
272 uint32_t src_addr, uint32_t src_size,
273 uint64_t dst_addr, uint32_t *dst_size,
274 uint32_t *mbox_error);
275
Sieu Mun Tang67263902022-05-10 17:30:00 +0800276int intel_fcs_aes_crypt_init(uint32_t session_id, uint32_t context_id,
277 uint32_t key_id, uint64_t param_addr,
278 uint32_t param_size, uint32_t *mbox_error);
279int intel_fcs_aes_crypt_finalize(uint32_t session_id, uint32_t context_id,
280 uint64_t src_addr, uint32_t src_size,
281 uint64_t dst_addr, uint32_t dst_size,
282 uint32_t *send_id);
283
Sieu Mun Tang286b96f2022-03-02 11:04:09 +0800284#endif /* SOCFPGA_FCS_H */