blob: 4985dd06240227a2e95d7b06db5fa5334c5c0351 [file] [log] [blame]
Soby Mathewd9bdaf22014-08-14 16:19:29 +01001#
John Tsichritzisda6d75a2019-02-19 13:49:06 +00002# Copyright (c) 2014-2019, ARM Limited and Contributors. All rights reserved.
Soby Mathewd9bdaf22014-08-14 16:19:29 +01003#
dp-arm82cb2c12017-05-03 09:38:09 +01004# SPDX-License-Identifier: BSD-3-Clause
Soby Mathewd9bdaf22014-08-14 16:19:29 +01005#
6
Soby Mathew5541bb32014-09-22 14:13:34 +01007# Cortex A57 specific optimisation to skip L1 cache flush when
8# cluster is powered down.
9SKIP_A57_L1_FLUSH_PWR_DWN ?=0
10
Sandrine Bailleux54035fc2016-01-13 14:57:38 +000011# Flag to disable the cache non-temporal hint.
12# It is enabled by default.
13A53_DISABLE_NON_TEMPORAL_HINT ?=1
14
15# Flag to disable the cache non-temporal hint.
16# It is enabled by default.
17A57_DISABLE_NON_TEMPORAL_HINT ?=1
18
Dimitris Papastamosf62ad322017-11-30 14:53:53 +000019WORKAROUND_CVE_2017_5715 ?=1
Dimitris Papastamosb8a25bb2018-04-05 14:38:26 +010020WORKAROUND_CVE_2018_3639 ?=1
Dimitris Papastamosfe007b22018-05-16 11:36:14 +010021DYNAMIC_WORKAROUND_CVE_2018_3639 ?=0
Dimitris Papastamosf62ad322017-11-30 14:53:53 +000022
Soby Mathew5541bb32014-09-22 14:13:34 +010023# Process SKIP_A57_L1_FLUSH_PWR_DWN flag
24$(eval $(call assert_boolean,SKIP_A57_L1_FLUSH_PWR_DWN))
25$(eval $(call add_define,SKIP_A57_L1_FLUSH_PWR_DWN))
26
Sandrine Bailleux54035fc2016-01-13 14:57:38 +000027# Process A53_DISABLE_NON_TEMPORAL_HINT flag
28$(eval $(call assert_boolean,A53_DISABLE_NON_TEMPORAL_HINT))
29$(eval $(call add_define,A53_DISABLE_NON_TEMPORAL_HINT))
30
31# Process A57_DISABLE_NON_TEMPORAL_HINT flag
32$(eval $(call assert_boolean,A57_DISABLE_NON_TEMPORAL_HINT))
33$(eval $(call add_define,A57_DISABLE_NON_TEMPORAL_HINT))
34
Dimitris Papastamosf62ad322017-11-30 14:53:53 +000035# Process WORKAROUND_CVE_2017_5715 flag
36$(eval $(call assert_boolean,WORKAROUND_CVE_2017_5715))
37$(eval $(call add_define,WORKAROUND_CVE_2017_5715))
Soby Mathew5541bb32014-09-22 14:13:34 +010038
Dimitris Papastamosb8a25bb2018-04-05 14:38:26 +010039# Process WORKAROUND_CVE_2018_3639 flag
40$(eval $(call assert_boolean,WORKAROUND_CVE_2018_3639))
41$(eval $(call add_define,WORKAROUND_CVE_2018_3639))
42
Dimitris Papastamosfe007b22018-05-16 11:36:14 +010043$(eval $(call assert_boolean,DYNAMIC_WORKAROUND_CVE_2018_3639))
44$(eval $(call add_define,DYNAMIC_WORKAROUND_CVE_2018_3639))
45
46ifneq (${DYNAMIC_WORKAROUND_CVE_2018_3639},0)
47 ifeq (${WORKAROUND_CVE_2018_3639},0)
48 $(error "Error: WORKAROUND_CVE_2018_3639 must be 1 if DYNAMIC_WORKAROUND_CVE_2018_3639 is 1")
49 endif
50endif
51
Sandrine Bailleux097b7872016-04-14 12:59:42 +010052# CPU Errata Build flags.
53# These should be enabled by the platform if the erratum workaround needs to be
54# applied.
Soby Mathewd9bdaf22014-08-14 16:19:29 +010055
Ambroise Vincentbd393702019-02-21 14:16:24 +000056# Flag to apply erratum 819472 workaround during reset. This erratum applies
57# only to revision <= r0p1 of the Cortex A53 cpu.
58ERRATA_A53_819472 ?=0
59
60# Flag to apply erratum 824069 workaround during reset. This erratum applies
61# only to revision <= r0p2 of the Cortex A53 cpu.
62ERRATA_A53_824069 ?=0
63
Sandrine Bailleux097b7872016-04-14 12:59:42 +010064# Flag to apply erratum 826319 workaround during reset. This erratum applies
65# only to revision <= r0p2 of the Cortex A53 cpu.
Jimmy Huang6b0d97b2015-07-29 20:55:31 +080066ERRATA_A53_826319 ?=0
67
Ambroise Vincentbd393702019-02-21 14:16:24 +000068# Flag to apply erratum 827319 workaround during reset. This erratum applies
69# only to revision <= r0p2 of the Cortex A53 cpu.
70ERRATA_A53_827319 ?=0
71
Douglas Raillarda94cc372017-06-19 15:38:02 +010072# Flag to apply erratum 835769 workaround at compile and link time. This
73# erratum applies to revision <= r0p4 of the Cortex A53 cpu. Enabling this
74# workaround can lead the linker to create "*.stub" sections.
75ERRATA_A53_835769 ?=0
76
Sandrine Bailleux097b7872016-04-14 12:59:42 +010077# Flag to apply erratum 836870 workaround during reset. This erratum applies
78# only to revision <= r0p3 of the Cortex A53 cpu. From r0p4 and onwards, this
Douglas Raillard3fbe46d2017-02-15 17:38:43 +000079# erratum workaround is enabled by default in hardware.
Jimmy Huang6b0d97b2015-07-29 20:55:31 +080080ERRATA_A53_836870 ?=0
81
Douglas Raillarda94cc372017-06-19 15:38:02 +010082# Flag to apply erratum 843419 workaround at link time.
83# This erratum applies to revision <= r0p4 of the Cortex A53 cpu. Enabling this
84# workaround could lead the linker to emit "*.stub" sections which are 4kB
85# aligned.
86ERRATA_A53_843419 ?=0
87
Andre Przywarab75dc0e2016-10-06 16:54:53 +010088# Flag to apply errata 855873 during reset. This errata applies to all
89# revisions of the Cortex A53 CPU, but this firmware workaround only works
90# for revisions r0p3 and higher. Earlier revisions are taken care
91# of by the rich OS.
92ERRATA_A53_855873 ?=0
93
Ambroise Vincent1afeee92019-02-21 16:20:43 +000094# Flag to apply erratum 768277 workaround during reset. This erratum applies
95# only to revision r0p0 of the Cortex A55 cpu.
96ERRATA_A55_768277 ?=0
97
Ambroise Vincenta6cc6612019-02-21 16:25:37 +000098# Flag to apply erratum 778703 workaround during reset. This erratum applies
99# only to revision r0p0 of the Cortex A55 cpu.
100ERRATA_A55_778703 ?=0
101
Ambroise Vincent6ab87d22019-02-21 16:27:34 +0000102# Flag to apply erratum 798797 workaround during reset. This erratum applies
103# only to revision r0p0 of the Cortex A55 cpu.
104ERRATA_A55_798797 ?=0
105
Ambroise Vincent6e789732019-02-21 16:29:16 +0000106# Flag to apply erratum 846532 workaround during reset. This erratum applies
107# only to revision <= r0p1 of the Cortex A55 cpu.
108ERRATA_A55_846532 ?=0
109
Ambroise Vincent47949f32019-02-21 16:29:50 +0000110# Flag to apply erratum 903758 workaround during reset. This erratum applies
111# only to revision <= r0p1 of the Cortex A55 cpu.
112ERRATA_A55_903758 ?=0
113
Sandrine Bailleux097b7872016-04-14 12:59:42 +0100114# Flag to apply erratum 806969 workaround during reset. This erratum applies
115# only to revision r0p0 of the Cortex A57 cpu.
Soby Mathewd9bdaf22014-08-14 16:19:29 +0100116ERRATA_A57_806969 ?=0
117
Antonio Nino Diazccbec912017-02-24 11:39:22 +0000118# Flag to apply erratum 813419 workaround during reset. This erratum applies
119# only to revision r0p0 of the Cortex A57 cpu.
120ERRATA_A57_813419 ?=0
121
Sandrine Bailleux097b7872016-04-14 12:59:42 +0100122# Flag to apply erratum 813420 workaround during reset. This erratum applies
123# only to revision r0p0 of the Cortex A57 cpu.
Soby Mathewd9bdaf22014-08-14 16:19:29 +0100124ERRATA_A57_813420 ?=0
125
Ambroise Vincent0f6fbbd2019-02-21 16:35:07 +0000126# Flag to apply erratum 814670 workaround during reset. This erratum applies
127# only to revision r0p0 of the Cortex A57 cpu.
128ERRATA_A57_814670 ?=0
129
Ambroise Vincent5bd2c242019-02-21 16:35:49 +0000130# Flag to apply erratum 817169 workaround during power down. This erratum
131# applies only to revision <= r0p1 of the Cortex A57 cpu.
132ERRATA_A57_817169 ?=0
133
Sandrine Bailleuxdf22d602016-04-14 13:32:31 +0100134# Flag to apply erratum 826974 workaround during reset. This erratum applies
135# only to revision <= r1p1 of the Cortex A57 cpu.
136ERRATA_A57_826974 ?=0
137
Sandrine Bailleux07288862016-04-14 14:24:13 +0100138# Flag to apply erratum 826977 workaround during reset. This erratum applies
139# only to revision <= r1p1 of the Cortex A57 cpu.
140ERRATA_A57_826977 ?=0
141
Sandrine Bailleuxa8b1c762016-04-14 14:04:48 +0100142# Flag to apply erratum 828024 workaround during reset. This erratum applies
143# only to revision <= r1p1 of the Cortex A57 cpu.
144ERRATA_A57_828024 ?=0
145
Sandrine Bailleux0b771972016-04-14 14:18:07 +0100146# Flag to apply erratum 829520 workaround during reset. This erratum applies
147# only to revision <= r1p2 of the Cortex A57 cpu.
148ERRATA_A57_829520 ?=0
149
Sandrine Bailleuxadeecf92016-04-21 11:10:52 +0100150# Flag to apply erratum 833471 workaround during reset. This erratum applies
151# only to revision <= r1p2 of the Cortex A57 cpu.
152ERRATA_A57_833471 ?=0
153
Eleanor Bonnici45b52c22017-08-02 16:35:04 +0100154# Flag to apply erratum 855972 workaround during reset. This erratum applies
155# only to revision <= r1p3 of the Cortex A57 cpu.
156ERRATA_A57_859972 ?=0
157
Eleanor Bonnici6de9b332017-08-02 18:33:41 +0100158# Flag to apply erratum 855971 workaround during reset. This erratum applies
159# only to revision <= r0p3 of the Cortex A72 cpu.
160ERRATA_A72_859971 ?=0
161
Louis Mayencourt25278ea2019-02-27 14:24:16 +0000162# Flag to apply erratum 852427 workaround during reset. This erratum applies
163# only to revision r0p0 of the Cortex A73 cpu.
164ERRATA_A73_852427 ?=0
165
Louis Mayencourte6cab152019-02-21 16:38:16 +0000166# Flag to apply erratum 855423 workaround during reset. This erratum applies
167# only to revision <= r0p1 of the Cortex A73 cpu.
168ERRATA_A73_855423 ?=0
169
Louis Mayencourt5f5d1ed2019-02-20 12:11:41 +0000170# Flag to apply erratum 764081 workaround during reset. This erratum applies
171# only to revision <= r0p0 of the Cortex A75 cpu.
172ERRATA_A75_764081 ?=0
173
Louis Mayencourt98551592019-02-25 14:57:57 +0000174# Flag to apply erratum 790748 workaround during reset. This erratum applies
175# only to revision <= r0p0 of the Cortex A75 cpu.
176ERRATA_A75_790748 ?=0
177
Louis Mayencourt5c6aa012019-02-25 15:17:44 +0000178# Flag to apply erratum 1073348 workaround during reset. This erratum applies
179# only to revision <= r1p0 of the Cortex A76 cpu.
180ERRATA_A76_1073348 ?=0
181
Louis Mayencourt508d7112019-02-21 17:35:07 +0000182# Flag to apply erratum 1130799 workaround during reset. This erratum applies
183# only to revision <= r2p0 of the Cortex A76 cpu.
184ERRATA_A76_1130799 ?=0
185
Louis Mayencourt5cc8c7b2019-02-25 11:37:38 +0000186# Flag to apply erratum 1220197 workaround during reset. This erratum applies
187# only to revision <= r2p0 of the Cortex A76 cpu.
188ERRATA_A76_1220197 ?=0
189
Dimitris Papastamos040b5462018-03-26 16:46:01 +0100190# Flag to apply T32 CLREX workaround during reset. This erratum applies
John Tsichritzisda6d75a2019-02-19 13:49:06 +0000191# only to r0p0 and r1p0 of the Neoverse N1 cpu.
192ERRATA_N1_1043202 ?=1
Dimitris Papastamos040b5462018-03-26 16:46:01 +0100193
John Tsichritzis8a677182018-07-23 09:11:59 +0100194# Flag to apply DSU erratum 936184. This erratum applies to DSUs containing
195# the ACP interface and revision < r2p0. Applying the workaround results in
196# higher DSU power consumption on idle.
197ERRATA_DSU_936184 ?=0
198
Ambroise Vincentbd393702019-02-21 14:16:24 +0000199# Process ERRATA_A53_819472 flag
200$(eval $(call assert_boolean,ERRATA_A53_819472))
201$(eval $(call add_define,ERRATA_A53_819472))
202
203# Process ERRATA_A53_824069 flag
204$(eval $(call assert_boolean,ERRATA_A53_824069))
205$(eval $(call add_define,ERRATA_A53_824069))
206
Jimmy Huang6b0d97b2015-07-29 20:55:31 +0800207# Process ERRATA_A53_826319 flag
208$(eval $(call assert_boolean,ERRATA_A53_826319))
209$(eval $(call add_define,ERRATA_A53_826319))
210
Ambroise Vincentbd393702019-02-21 14:16:24 +0000211# Process ERRATA_A53_827319 flag
212$(eval $(call assert_boolean,ERRATA_A53_827319))
213$(eval $(call add_define,ERRATA_A53_827319))
214
Douglas Raillarda94cc372017-06-19 15:38:02 +0100215# Process ERRATA_A53_835769 flag
216$(eval $(call assert_boolean,ERRATA_A53_835769))
217$(eval $(call add_define,ERRATA_A53_835769))
218
Jimmy Huang6b0d97b2015-07-29 20:55:31 +0800219# Process ERRATA_A53_836870 flag
220$(eval $(call assert_boolean,ERRATA_A53_836870))
221$(eval $(call add_define,ERRATA_A53_836870))
222
Douglas Raillarda94cc372017-06-19 15:38:02 +0100223# Process ERRATA_A53_843419 flag
224$(eval $(call assert_boolean,ERRATA_A53_843419))
225$(eval $(call add_define,ERRATA_A53_843419))
226
Andre Przywarab75dc0e2016-10-06 16:54:53 +0100227# Process ERRATA_A53_855873 flag
228$(eval $(call assert_boolean,ERRATA_A53_855873))
229$(eval $(call add_define,ERRATA_A53_855873))
230
Ambroise Vincent1afeee92019-02-21 16:20:43 +0000231# Process ERRATA_A55_768277 flag
232$(eval $(call assert_boolean,ERRATA_A55_768277))
233$(eval $(call add_define,ERRATA_A55_768277))
234
Ambroise Vincenta6cc6612019-02-21 16:25:37 +0000235# Process ERRATA_A55_778703 flag
236$(eval $(call assert_boolean,ERRATA_A55_778703))
237$(eval $(call add_define,ERRATA_A55_778703))
238
Ambroise Vincent6ab87d22019-02-21 16:27:34 +0000239# Process ERRATA_A55_798797 flag
240$(eval $(call assert_boolean,ERRATA_A55_798797))
241$(eval $(call add_define,ERRATA_A55_798797))
242
Ambroise Vincent6e789732019-02-21 16:29:16 +0000243# Process ERRATA_A55_846532 flag
244$(eval $(call assert_boolean,ERRATA_A55_846532))
245$(eval $(call add_define,ERRATA_A55_846532))
246
Ambroise Vincent47949f32019-02-21 16:29:50 +0000247# Process ERRATA_A55_903758 flag
248$(eval $(call assert_boolean,ERRATA_A55_903758))
249$(eval $(call add_define,ERRATA_A55_903758))
250
Soby Mathewd9bdaf22014-08-14 16:19:29 +0100251# Process ERRATA_A57_806969 flag
252$(eval $(call assert_boolean,ERRATA_A57_806969))
253$(eval $(call add_define,ERRATA_A57_806969))
254
Antonio Nino Diazccbec912017-02-24 11:39:22 +0000255# Process ERRATA_A57_813419 flag
256$(eval $(call assert_boolean,ERRATA_A57_813419))
257$(eval $(call add_define,ERRATA_A57_813419))
258
Soby Mathewd9bdaf22014-08-14 16:19:29 +0100259# Process ERRATA_A57_813420 flag
260$(eval $(call assert_boolean,ERRATA_A57_813420))
261$(eval $(call add_define,ERRATA_A57_813420))
Sandrine Bailleuxdf22d602016-04-14 13:32:31 +0100262
Ambroise Vincent0f6fbbd2019-02-21 16:35:07 +0000263# Process ERRATA_A57_814670 flag
264$(eval $(call assert_boolean,ERRATA_A57_814670))
265$(eval $(call add_define,ERRATA_A57_814670))
266
Ambroise Vincent5bd2c242019-02-21 16:35:49 +0000267# Process ERRATA_A57_817169 flag
268$(eval $(call assert_boolean,ERRATA_A57_817169))
269$(eval $(call add_define,ERRATA_A57_817169))
270
Sandrine Bailleuxdf22d602016-04-14 13:32:31 +0100271# Process ERRATA_A57_826974 flag
272$(eval $(call assert_boolean,ERRATA_A57_826974))
273$(eval $(call add_define,ERRATA_A57_826974))
Sandrine Bailleuxa8b1c762016-04-14 14:04:48 +0100274
Sandrine Bailleux07288862016-04-14 14:24:13 +0100275# Process ERRATA_A57_826977 flag
276$(eval $(call assert_boolean,ERRATA_A57_826977))
277$(eval $(call add_define,ERRATA_A57_826977))
278
Sandrine Bailleuxa8b1c762016-04-14 14:04:48 +0100279# Process ERRATA_A57_828024 flag
280$(eval $(call assert_boolean,ERRATA_A57_828024))
281$(eval $(call add_define,ERRATA_A57_828024))
Sandrine Bailleux0b771972016-04-14 14:18:07 +0100282
283# Process ERRATA_A57_829520 flag
284$(eval $(call assert_boolean,ERRATA_A57_829520))
285$(eval $(call add_define,ERRATA_A57_829520))
Sandrine Bailleuxadeecf92016-04-21 11:10:52 +0100286
287# Process ERRATA_A57_833471 flag
288$(eval $(call assert_boolean,ERRATA_A57_833471))
289$(eval $(call add_define,ERRATA_A57_833471))
Douglas Raillarda94cc372017-06-19 15:38:02 +0100290
Eleanor Bonnici45b52c22017-08-02 16:35:04 +0100291# Process ERRATA_A57_859972 flag
292$(eval $(call assert_boolean,ERRATA_A57_859972))
293$(eval $(call add_define,ERRATA_A57_859972))
294
Eleanor Bonnici6de9b332017-08-02 18:33:41 +0100295# Process ERRATA_A72_859971 flag
296$(eval $(call assert_boolean,ERRATA_A72_859971))
297$(eval $(call add_define,ERRATA_A72_859971))
298
Louis Mayencourt25278ea2019-02-27 14:24:16 +0000299# Process ERRATA_A73_852427 flag
300$(eval $(call assert_boolean,ERRATA_A73_852427))
301$(eval $(call add_define,ERRATA_A73_852427))
302
Louis Mayencourte6cab152019-02-21 16:38:16 +0000303# Process ERRATA_A73_855423 flag
304$(eval $(call assert_boolean,ERRATA_A73_855423))
305$(eval $(call add_define,ERRATA_A73_855423))
306
Louis Mayencourt5f5d1ed2019-02-20 12:11:41 +0000307# Process ERRATA_A75_764081 flag
308$(eval $(call assert_boolean,ERRATA_A75_764081))
309$(eval $(call add_define,ERRATA_A75_764081))
310
Louis Mayencourt98551592019-02-25 14:57:57 +0000311# Process ERRATA_A75_790748 flag
312$(eval $(call assert_boolean,ERRATA_A75_790748))
313$(eval $(call add_define,ERRATA_A75_790748))
314
Louis Mayencourt5c6aa012019-02-25 15:17:44 +0000315# Process ERRATA_A76_1073348 flag
316$(eval $(call assert_boolean,ERRATA_A76_1073348))
317$(eval $(call add_define,ERRATA_A76_1073348))
318
Louis Mayencourt508d7112019-02-21 17:35:07 +0000319# Process ERRATA_A76_1130799 flag
320$(eval $(call assert_boolean,ERRATA_A76_1130799))
321$(eval $(call add_define,ERRATA_A76_1130799))
322
Louis Mayencourt5cc8c7b2019-02-25 11:37:38 +0000323# Process ERRATA_A76_1220197 flag
324$(eval $(call assert_boolean,ERRATA_A76_1220197))
325$(eval $(call add_define,ERRATA_A76_1220197))
326
John Tsichritzisda6d75a2019-02-19 13:49:06 +0000327# Process ERRATA_N1_1043202 flag
328$(eval $(call assert_boolean,ERRATA_N1_1043202))
329$(eval $(call add_define,ERRATA_N1_1043202))
Dimitris Papastamos040b5462018-03-26 16:46:01 +0100330
John Tsichritzis8a677182018-07-23 09:11:59 +0100331# Process ERRATA_DSU_936184 flag
332$(eval $(call assert_boolean,ERRATA_DSU_936184))
333$(eval $(call add_define,ERRATA_DSU_936184))
334
Douglas Raillarda94cc372017-06-19 15:38:02 +0100335# Errata build flags
336ifneq (${ERRATA_A53_843419},0)
Douglas Raillardc2b88062017-06-22 14:44:48 +0100337TF_LDFLAGS_aarch64 += --fix-cortex-a53-843419
Douglas Raillarda94cc372017-06-19 15:38:02 +0100338endif
339
340ifneq (${ERRATA_A53_835769},0)
341TF_CFLAGS_aarch64 += -mfix-cortex-a53-835769
Douglas Raillardc2b88062017-06-22 14:44:48 +0100342TF_LDFLAGS_aarch64 += --fix-cortex-a53-835769
Douglas Raillarda94cc372017-06-19 15:38:02 +0100343endif