blob: db44e647172c7be2dc2361ffa2c1ed3892fa5461 [file] [log] [blame]
Dimitris Papastamos0767d502017-11-13 09:49:45 +00001/*
johpow01873d4242020-10-02 13:41:11 -05002 * Copyright (c) 2017-2021, ARM Limited and Contributors. All rights reserved.
Dimitris Papastamos0767d502017-11-13 09:49:45 +00003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diaz40daecc2018-10-25 16:52:26 +01007#ifndef AMU_PRIVATE_H
8#define AMU_PRIVATE_H
Dimitris Papastamos0767d502017-11-13 09:49:45 +00009
10#include <stdint.h>
11
Chris Kayb4b726e2021-05-24 21:00:07 +010012#include <lib/cassert.h>
13#include <lib/extensions/amu.h>
14#include <lib/utils_def.h>
15
16#include <platform_def.h>
17
18/* All group 0 counters */
19#define AMU_GROUP0_COUNTERS_MASK U(0xf)
20#define AMU_GROUP0_NR_COUNTERS U(4)
21
Chris Kay1fd685a2021-05-25 10:42:56 +010022#if ENABLE_AMU_AUXILIARY_COUNTERS
Chris Kayb4b726e2021-05-24 21:00:07 +010023#define AMU_GROUP1_COUNTERS_MASK U(0)
24
25/* Calculate number of group 1 counters */
26#if (AMU_GROUP1_COUNTERS_MASK & (1 << 15))
27#define AMU_GROUP1_NR_COUNTERS 16U
28#elif (AMU_GROUP1_COUNTERS_MASK & (1 << 14))
29#define AMU_GROUP1_NR_COUNTERS 15U
30#elif (AMU_GROUP1_COUNTERS_MASK & (1 << 13))
31#define AMU_GROUP1_NR_COUNTERS 14U
32#elif (AMU_GROUP1_COUNTERS_MASK & (1 << 12))
33#define AMU_GROUP1_NR_COUNTERS 13U
34#elif (AMU_GROUP1_COUNTERS_MASK & (1 << 11))
35#define AMU_GROUP1_NR_COUNTERS 12U
36#elif (AMU_GROUP1_COUNTERS_MASK & (1 << 10))
37#define AMU_GROUP1_NR_COUNTERS 11U
38#elif (AMU_GROUP1_COUNTERS_MASK & (1 << 9))
39#define AMU_GROUP1_NR_COUNTERS 10U
40#elif (AMU_GROUP1_COUNTERS_MASK & (1 << 8))
41#define AMU_GROUP1_NR_COUNTERS 9U
42#elif (AMU_GROUP1_COUNTERS_MASK & (1 << 7))
43#define AMU_GROUP1_NR_COUNTERS 8U
44#elif (AMU_GROUP1_COUNTERS_MASK & (1 << 6))
45#define AMU_GROUP1_NR_COUNTERS 7U
46#elif (AMU_GROUP1_COUNTERS_MASK & (1 << 5))
47#define AMU_GROUP1_NR_COUNTERS 6U
48#elif (AMU_GROUP1_COUNTERS_MASK & (1 << 4))
49#define AMU_GROUP1_NR_COUNTERS 5U
50#elif (AMU_GROUP1_COUNTERS_MASK & (1 << 3))
51#define AMU_GROUP1_NR_COUNTERS 4U
52#elif (AMU_GROUP1_COUNTERS_MASK & (1 << 2))
53#define AMU_GROUP1_NR_COUNTERS 3U
54#elif (AMU_GROUP1_COUNTERS_MASK & (1 << 1))
55#define AMU_GROUP1_NR_COUNTERS 2U
56#elif (AMU_GROUP1_COUNTERS_MASK & (1 << 0))
57#define AMU_GROUP1_NR_COUNTERS 1U
58#else
59#define AMU_GROUP1_NR_COUNTERS 0U
60#endif
61
62CASSERT(AMU_GROUP1_COUNTERS_MASK <= 0xffff, invalid_amu_group1_counters_mask);
Chris Kay1fd685a2021-05-25 10:42:56 +010063#endif
Chris Kayb4b726e2021-05-24 21:00:07 +010064
65struct amu_ctx {
66 uint64_t group0_cnts[AMU_GROUP0_NR_COUNTERS];
67#if __aarch64__
68 /* Architected event counter 1 does not have an offset register. */
69 uint64_t group0_voffsets[AMU_GROUP0_NR_COUNTERS-1];
70#endif
71
Chris Kay1fd685a2021-05-25 10:42:56 +010072#if ENABLE_AMU_AUXILIARY_COUNTERS
Chris Kayb4b726e2021-05-24 21:00:07 +010073 uint64_t group1_cnts[AMU_GROUP1_NR_COUNTERS];
74#if __aarch64__
75 uint64_t group1_voffsets[AMU_GROUP1_NR_COUNTERS];
76#endif
77#endif
78};
79
Alexei Fedorovf3ccf032020-07-14 08:17:56 +010080uint64_t amu_group0_cnt_read_internal(unsigned int idx);
81void amu_group0_cnt_write_internal(unsigned int idx, uint64_t val);
Dimitris Papastamos0767d502017-11-13 09:49:45 +000082
Chris Kay1fd685a2021-05-25 10:42:56 +010083#if ENABLE_AMU_AUXILIARY_COUNTERS
Alexei Fedorovf3ccf032020-07-14 08:17:56 +010084uint64_t amu_group1_cnt_read_internal(unsigned int idx);
85void amu_group1_cnt_write_internal(unsigned int idx, uint64_t val);
86void amu_group1_set_evtype_internal(unsigned int idx, unsigned int val);
Chris Kay1fd685a2021-05-25 10:42:56 +010087#endif
Dimitris Papastamos0767d502017-11-13 09:49:45 +000088
johpow01873d4242020-10-02 13:41:11 -050089#if __aarch64__
90uint64_t amu_group0_voffset_read_internal(unsigned int idx);
91void amu_group0_voffset_write_internal(unsigned int idx, uint64_t val);
92
Chris Kay1fd685a2021-05-25 10:42:56 +010093#if ENABLE_AMU_AUXILIARY_COUNTERS
johpow01873d4242020-10-02 13:41:11 -050094uint64_t amu_group1_voffset_read_internal(unsigned int idx);
95void amu_group1_voffset_write_internal(unsigned int idx, uint64_t val);
96#endif
Chris Kay1fd685a2021-05-25 10:42:56 +010097#endif
johpow01873d4242020-10-02 13:41:11 -050098
Antonio Nino Diaz40daecc2018-10-25 16:52:26 +010099#endif /* AMU_PRIVATE_H */