blob: 3bcfe91682b2dbc9ee831775660c7e2b7d59759a [file] [log] [blame]
Ryan Harkin25cff832014-01-13 12:37:03 +00001#
johpow01aaabf972020-10-15 13:40:04 -05002# Copyright (c) 2013-2021, Arm Limited and Contributors. All rights reserved.
Ryan Harkin25cff832014-01-13 12:37:03 +00003#
dp-arm82cb2c12017-05-03 09:38:09 +01004# SPDX-License-Identifier: BSD-3-Clause
Ryan Harkin25cff832014-01-13 12:37:03 +00005#
6
Soby Mathewa8af6a42016-04-07 17:40:04 +01007# Use the GICv3 driver on the FVP by default
8FVP_USE_GIC_DRIVER := FVP_GICV3
Jeenu Viswambharan11ad8f22016-11-15 13:53:57 +00009
Jeenu Viswambharan11ad8f22016-11-15 13:53:57 +000010# Default cluster count for FVP
11FVP_CLUSTER_COUNT := 2
12
Jeenu Viswambharanfe7210c2018-01-31 14:52:08 +000013# Default number of CPUs per cluster on FVP
14FVP_MAX_CPUS_PER_CLUSTER := 4
15
Jeenu Viswambharan11ad8f22016-11-15 13:53:57 +000016# Default number of threads per CPU on FVP
17FVP_MAX_PE_PER_CPU := 1
18
Manish V Badarkhef98630f2021-01-24 03:26:50 +000019# Disable redistributor frame of inactive/fused CPU cores by marking it as read
20# only; enable redistributor frames of all CPU cores by default.
21FVP_GICR_REGION_PROTECTION := 0
22
Soby Mathewce6d9642018-02-08 11:39:38 +000023FVP_DT_PREFIX := fvp-base-gicv3-psci
24
Achin Gupta27573c52015-11-03 14:18:34 +000025# The FVP platform depends on this macro to build with correct GIC driver.
26$(eval $(call add_define,FVP_USE_GIC_DRIVER))
27
Jeenu Viswambharan11ad8f22016-11-15 13:53:57 +000028# Pass FVP_CLUSTER_COUNT to the build system.
Soby Mathew01080472016-02-01 14:04:34 +000029$(eval $(call add_define,FVP_CLUSTER_COUNT))
Soby Mathew71237872016-03-24 10:12:42 +000030
Jeenu Viswambharanfe7210c2018-01-31 14:52:08 +000031# Pass FVP_MAX_CPUS_PER_CLUSTER to the build system.
32$(eval $(call add_define,FVP_MAX_CPUS_PER_CLUSTER))
33
Jeenu Viswambharan11ad8f22016-11-15 13:53:57 +000034# Pass FVP_MAX_PE_PER_CPU to the build system.
35$(eval $(call add_define,FVP_MAX_PE_PER_CPU))
36
Manish V Badarkhef98630f2021-01-24 03:26:50 +000037# Pass FVP_GICR_REGION_PROTECTION to the build system.
38$(eval $(call add_define,FVP_GICR_REGION_PROTECTION))
39
Soby Mathew71237872016-03-24 10:12:42 +000040# Sanity check the cluster count and if FVP_CLUSTER_COUNT <= 2,
41# choose the CCI driver , else the CCN driver
42ifeq ($(FVP_CLUSTER_COUNT), 0)
43$(error "Incorrect cluster count specified for FVP port")
44else ifeq ($(FVP_CLUSTER_COUNT),$(filter $(FVP_CLUSTER_COUNT),1 2))
45FVP_INTERCONNECT_DRIVER := FVP_CCI
46else
47FVP_INTERCONNECT_DRIVER := FVP_CCN
Soby Mathew01080472016-02-01 14:04:34 +000048endif
49
Soby Mathew71237872016-03-24 10:12:42 +000050$(eval $(call add_define,FVP_INTERCONNECT_DRIVER))
51
Alexei Fedorova6ea06f2020-03-23 18:45:17 +000052# Choose the GIC sources depending upon the how the FVP will be invoked
Andre Przywarab4ad3652020-03-25 15:50:38 +000053ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV3)
Alexei Fedorove6e10ec2020-04-07 11:48:00 +010054
Andre Przywarab4ad3652020-03-25 15:50:38 +000055# The GIC model (GIC-600 or GIC-500) will be detected at runtime
56GICV3_SUPPORT_GIC600 := 1
Alexei Fedorova6ea06f2020-03-23 18:45:17 +000057GICV3_OVERRIDE_DISTIF_PWR_OPS := 1
58
59# Include GICv3 driver files
60include drivers/arm/gic/v3/gicv3.mk
61
62FVP_GIC_SOURCES := ${GICV3_SOURCES} \
Achin Gupta27573c52015-11-03 14:18:34 +000063 plat/common/plat_gicv3.c \
64 plat/arm/common/arm_gicv3.c
Jeenu Viswambharane1c59ab2016-12-06 16:15:22 +000065
laurenw-arm8370c8c2020-05-12 10:58:11 -050066 ifeq ($(filter 1,${BL2_AT_EL3} ${RESET_TO_BL31} ${RESET_TO_SP_MIN}),)
67 FVP_GIC_SOURCES += plat/arm/board/fvp/fvp_gicv3.c
68 endif
69
Achin Gupta27573c52015-11-03 14:18:34 +000070else ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV2)
Alexei Fedorove6e10ec2020-04-07 11:48:00 +010071
72# No GICv4 extension
73GIC_ENABLE_V4_EXTN := 0
74$(eval $(call add_define,GIC_ENABLE_V4_EXTN))
75
Alexei Fedorov1322dc92020-07-14 10:47:25 +010076# Include GICv2 driver files
77include drivers/arm/gic/v2/gicv2.mk
Alexei Fedorove6e10ec2020-04-07 11:48:00 +010078
Alexei Fedorov1322dc92020-07-14 10:47:25 +010079FVP_GIC_SOURCES := ${GICV2_SOURCES} \
Achin Gupta27573c52015-11-03 14:18:34 +000080 plat/common/plat_gicv2.c \
81 plat/arm/common/arm_gicv2.c
Soby Mathewce6d9642018-02-08 11:39:38 +000082
83FVP_DT_PREFIX := fvp-base-gicv2-psci
Achin Gupta27573c52015-11-03 14:18:34 +000084else
85$(error "Incorrect GIC driver chosen on FVP port")
86endif
87
Soby Mathew71237872016-03-24 10:12:42 +000088ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCI)
Jeenu Viswambharan955242d2017-07-18 15:42:50 +010089FVP_INTERCONNECT_SOURCES := drivers/arm/cci/cci.c
Soby Mathew71237872016-03-24 10:12:42 +000090else ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCN)
91FVP_INTERCONNECT_SOURCES := drivers/arm/ccn/ccn.c \
92 plat/arm/common/arm_ccn.c
93else
94$(error "Incorrect CCN driver chosen on FVP port")
95endif
Vikram Kanigiri6355f232016-02-15 11:54:14 +000096
Soby Mathew57f78202016-02-26 14:23:19 +000097FVP_SECURITY_SOURCES := drivers/arm/tzc/tzc400.c \
Vikram Kanigiria9cc84d2016-02-10 14:50:53 +000098 plat/arm/board/fvp/fvp_security.c \
99 plat/arm/common/arm_tzc400.c
100
Vikram Kanigiri6355f232016-02-15 11:54:14 +0000101
Juan Castillo95cfd4a2015-04-14 12:49:03 +0100102PLAT_INCLUDES := -Iplat/arm/board/fvp/include
Sandrine Bailleux53514b22014-05-20 17:28:25 +0100103
Ryan Harkin25cff832014-01-13 12:37:03 +0000104
Soby Mathew3e4b8fd2016-04-08 16:42:58 +0100105PLAT_BL_COMMON_SOURCES := plat/arm/board/fvp/fvp_common.c
Ryan Harkin25cff832014-01-13 12:37:03 +0000106
Soby Mathew877cf3f2016-07-11 14:13:56 +0100107FVP_CPU_LIBS := lib/cpus/${ARCH}/aem_generic.S
108
109ifeq (${ARCH}, aarch64)
John Tsichritzis076b5f02019-03-19 17:20:52 +0000110
John Tsichritzis629d04f2019-06-03 13:54:30 +0100111# select a different set of CPU files, depending on whether we compile for
112# hardware assisted coherency cores or not
John Tsichritzis076b5f02019-03-19 17:20:52 +0000113ifeq (${HW_ASSISTED_COHERENCY}, 0)
John Tsichritziscd3c5b42019-08-13 10:11:41 +0100114# Cores used without DSU
John Tsichritzis076b5f02019-03-19 17:20:52 +0000115 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a35.S \
Soby Mathew9b476842014-08-14 11:33:56 +0100116 lib/cpus/aarch64/cortex_a53.S \
117 lib/cpus/aarch64/cortex_a57.S \
Yatharth Kochar2460ac12016-02-09 12:00:03 +0000118 lib/cpus/aarch64/cortex_a72.S \
John Tsichritzis076b5f02019-03-19 17:20:52 +0000119 lib/cpus/aarch64/cortex_a73.S
120else
John Tsichritziscd3c5b42019-08-13 10:11:41 +0100121# Cores used with DSU only
John Tsichritzis629d04f2019-06-03 13:54:30 +0100122 ifeq (${CTX_INCLUDE_AARCH32_REGS}, 0)
John Tsichritziscd3c5b42019-08-13 10:11:41 +0100123 # AArch64-only cores
John Tsichritzis629d04f2019-06-03 13:54:30 +0100124 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a76.S \
125 lib/cpus/aarch64/cortex_a76ae.S \
Balint Dobszayf363deb2019-07-03 13:02:56 +0200126 lib/cpus/aarch64/cortex_a77.S \
Jimmy Brisson83c15842020-06-01 16:49:34 -0500127 lib/cpus/aarch64/cortex_a78.S \
Javier Almansa Sobrino25bbbd22020-10-23 13:22:07 +0100128 lib/cpus/aarch64/neoverse_n_common.S \
John Tsichritzis629d04f2019-06-03 13:54:30 +0100129 lib/cpus/aarch64/neoverse_n1.S \
Javier Almansa Sobrino25bbbd22020-10-23 13:22:07 +0100130 lib/cpus/aarch64/neoverse_n2.S \
John Tsichritzis629d04f2019-06-03 13:54:30 +0100131 lib/cpus/aarch64/neoverse_e1.S \
Jimmy Brisson467937b2020-09-30 15:28:03 -0500132 lib/cpus/aarch64/neoverse_v1.S \
Jimmy Brisson5effe0b2020-09-30 15:34:51 -0500133 lib/cpus/aarch64/cortex_a78_ae.S \
Jimmy Brissonf4744722019-12-09 14:02:22 -0600134 lib/cpus/aarch64/cortex_klein.S \
Jimmy Brissonda3b47e2020-01-08 13:52:51 -0600135 lib/cpus/aarch64/cortex_matterhorn.S \
johpow01aaabf972020-10-15 13:40:04 -0500136 lib/cpus/aarch64/cortex_makalu.S \
Imre Kis78f02ae2019-07-22 14:36:30 +0200137 lib/cpus/aarch64/cortex_a65.S \
138 lib/cpus/aarch64/cortex_a65ae.S
John Tsichritzis629d04f2019-06-03 13:54:30 +0100139 endif
John Tsichritziscd3c5b42019-08-13 10:11:41 +0100140 # AArch64/AArch32 cores
141 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a55.S \
142 lib/cpus/aarch64/cortex_a75.S
John Tsichritzis076b5f02019-03-19 17:20:52 +0000143endif
John Tsichritzisa4546e82018-10-08 17:09:43 +0100144
Yatharth Kochar03a30422016-07-12 15:47:03 +0100145else
146FVP_CPU_LIBS += lib/cpus/aarch32/cortex_a32.S
Soby Mathew877cf3f2016-07-11 14:13:56 +0100147endif
Sandrine Bailleuxb13ed5e2016-01-13 09:04:26 +0000148
Alexei Fedorov1461ad92019-05-09 12:14:40 +0100149BL1_SOURCES += drivers/arm/smmu/smmu_v3.c \
150 drivers/arm/sp805/sp805.c \
Alexei Fedorov1b597c22019-08-16 14:15:59 +0100151 drivers/delay_timer/delay_timer.c \
Aditya Angadib0c97da2019-04-16 11:29:14 +0530152 drivers/io/io_semihosting.c \
Dan Handley60eea552015-03-19 19:17:53 +0000153 lib/semihosting/semihosting.c \
Yatharth Kochar83fc4a92016-07-04 11:03:49 +0100154 lib/semihosting/${ARCH}/semihosting_call.S \
155 plat/arm/board/fvp/${ARCH}/fvp_helpers.S \
Dan Handley3fc41242015-04-27 19:17:18 +0100156 plat/arm/board/fvp/fvp_bl1_setup.c \
Ambroise Vincent37b70032019-07-04 14:58:45 +0100157 plat/arm/board/fvp/fvp_err.c \
Vikram Kanigiri6355f232016-02-15 11:54:14 +0000158 plat/arm/board/fvp/fvp_io_storage.c \
159 ${FVP_CPU_LIBS} \
160 ${FVP_INTERCONNECT_SOURCES}
161
Madhukar Pappireddyfddfb3b2020-08-12 13:18:19 -0500162ifeq (${USE_SP804_TIMER},1)
Alexei Fedorov1b597c22019-08-16 14:15:59 +0100163BL1_SOURCES += drivers/arm/sp804/sp804_delay_timer.c
164else
165BL1_SOURCES += drivers/delay_timer/generic_delay_timer.c
166endif
167
Dan Handley60eea552015-03-19 19:17:53 +0000168
Ambroise Vincent37b70032019-07-04 14:58:45 +0100169BL2_SOURCES += drivers/arm/sp805/sp805.c \
170 drivers/io/io_semihosting.c \
Roberto Vargas9d57a142018-08-06 13:35:31 +0100171 lib/utils/mem_region.c \
Dan Handley60eea552015-03-19 19:17:53 +0000172 lib/semihosting/semihosting.c \
Yatharth Kochar6fe8aa22016-07-04 11:26:14 +0100173 lib/semihosting/${ARCH}/semihosting_call.S \
Dan Handley3fc41242015-04-27 19:17:18 +0100174 plat/arm/board/fvp/fvp_bl2_setup.c \
Ambroise Vincent37b70032019-07-04 14:58:45 +0100175 plat/arm/board/fvp/fvp_err.c \
Dan Handley3fc41242015-04-27 19:17:18 +0100176 plat/arm/board/fvp/fvp_io_storage.c \
Roberto Vargas9d57a142018-08-06 13:35:31 +0100177 plat/arm/common/arm_nor_psci_mem_protect.c \
Vikram Kanigiria9cc84d2016-02-10 14:50:53 +0000178 ${FVP_SECURITY_SOURCES}
Dan Handley60eea552015-03-19 19:17:53 +0000179
Roberto Vargas9d57a142018-08-06 13:35:31 +0100180
Manish V Badarkhe14d095c2020-08-23 09:58:44 +0100181ifeq (${COT_DESC_IN_DTB},1)
182BL2_SOURCES += plat/arm/common/fconf/fconf_nv_cntr_getter.c
183endif
Roberto Vargas9d57a142018-08-06 13:35:31 +0100184
Roberto Vargas81528db2017-11-17 13:22:18 +0000185ifeq (${BL2_AT_EL3},1)
186BL2_SOURCES += plat/arm/board/fvp/${ARCH}/fvp_helpers.S \
187 plat/arm/board/fvp/fvp_bl2_el3_setup.c \
188 ${FVP_CPU_LIBS} \
189 ${FVP_INTERCONNECT_SOURCES}
190endif
191
Madhukar Pappireddyfddfb3b2020-08-12 13:18:19 -0500192ifeq (${USE_SP804_TIMER},1)
Antonio Nino Diaz32cd95f2016-05-17 09:48:10 +0100193BL2_SOURCES += drivers/arm/sp804/sp804_delay_timer.c
Antonio Nino Diaz32cd95f2016-05-17 09:48:10 +0100194endif
195
Yatharth Kochardcda29f2015-10-14 15:28:11 +0100196BL2U_SOURCES += plat/arm/board/fvp/fvp_bl2u_setup.c \
Vikram Kanigiria9cc84d2016-02-10 14:50:53 +0000197 ${FVP_SECURITY_SOURCES}
Yatharth Kochardcda29f2015-10-14 15:28:11 +0100198
Madhukar Pappireddyfddfb3b2020-08-12 13:18:19 -0500199ifeq (${USE_SP804_TIMER},1)
Alexei Fedorov1b597c22019-08-16 14:15:59 +0100200BL2U_SOURCES += drivers/arm/sp804/sp804_delay_timer.c
201endif
202
Antonio Nino Diaz560293b2019-01-23 21:50:09 +0000203BL31_SOURCES += drivers/arm/fvp/fvp_pwrc.c \
204 drivers/arm/smmu/smmu_v3.c \
Alexei Fedorov1b597c22019-08-16 14:15:59 +0100205 drivers/delay_timer/delay_timer.c \
Antonio Nino Diazaa7877c2018-10-10 11:14:44 +0100206 drivers/cfi/v2m/v2m_flash.c \
Roberto Vargas9d57a142018-08-06 13:35:31 +0100207 lib/utils/mem_region.c \
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100208 plat/arm/board/fvp/fvp_bl31_setup.c \
Madhukar Pappireddy12d13432020-04-16 17:54:25 -0500209 plat/arm/board/fvp/fvp_console.c \
Dan Handley3fc41242015-04-27 19:17:18 +0100210 plat/arm/board/fvp/fvp_pm.c \
Dan Handley3fc41242015-04-27 19:17:18 +0100211 plat/arm/board/fvp/fvp_topology.c \
212 plat/arm/board/fvp/aarch64/fvp_helpers.S \
Roberto Vargas9d57a142018-08-06 13:35:31 +0100213 plat/arm/common/arm_nor_psci_mem_protect.c \
Vikram Kanigiri6355f232016-02-15 11:54:14 +0000214 ${FVP_CPU_LIBS} \
Vikram Kanigiria9cc84d2016-02-10 14:50:53 +0000215 ${FVP_GIC_SOURCES} \
Vikram Kanigiri6355f232016-02-15 11:54:14 +0000216 ${FVP_INTERCONNECT_SOURCES} \
Vikram Kanigiria9cc84d2016-02-10 14:50:53 +0000217 ${FVP_SECURITY_SOURCES}
Juan Castillo6eadf762015-01-07 10:39:25 +0000218
Madhukar Pappireddy26d1e0c2020-01-27 13:37:51 -0600219# Support for fconf in BL31
220# Added separately from the above list for better readability
Madhukar Pappireddy493545b2020-03-13 13:00:17 -0500221ifeq ($(filter 1,${BL2_AT_EL3} ${RESET_TO_BL31}),)
Madhukar Pappireddy26d1e0c2020-01-27 13:37:51 -0600222BL31_SOURCES += common/fdt_wrappers.c \
223 lib/fconf/fconf.c \
Manish V Badarkhe7fb9bcd2020-05-30 17:40:44 +0100224 lib/fconf/fconf_dyn_cfg_getter.c \
Madhukar Pappireddy26d1e0c2020-01-27 13:37:51 -0600225 plat/arm/board/fvp/fconf/fconf_hw_config_getter.c
Madhukar Pappireddy452d5e52020-06-02 09:26:30 -0500226
227ifeq (${SEC_INT_DESC_IN_FCONF},1)
228BL31_SOURCES += plat/arm/common/fconf/fconf_sec_intr_config.c
229endif
230
Madhukar Pappireddy493545b2020-03-13 13:00:17 -0500231endif
Madhukar Pappireddy26d1e0c2020-01-27 13:37:51 -0600232
Madhukar Pappireddyfddfb3b2020-08-12 13:18:19 -0500233ifeq (${USE_SP804_TIMER},1)
Alexei Fedorov1b597c22019-08-16 14:15:59 +0100234BL31_SOURCES += drivers/arm/sp804/sp804_delay_timer.c
235else
236BL31_SOURCES += drivers/delay_timer/generic_delay_timer.c
237endif
238
Soby Mathew09cc7a62018-02-27 11:17:14 +0000239# Add the FDT_SOURCES and options for Dynamic Config (only for Unix env)
240ifdef UNIX_MK
Soby Mathewce6d9642018-02-08 11:39:38 +0000241FVP_HW_CONFIG_DTS := fdts/${FVP_DT_PREFIX}.dts
Soby Mathew1d71ba12018-04-04 09:40:32 +0100242FDT_SOURCES += $(addprefix plat/arm/board/fvp/fdts/, \
Louis Mayencourt25ac8792019-12-17 13:17:25 +0000243 ${PLAT}_fw_config.dts \
Manish V Badarkhe3cb84a52020-05-31 08:53:40 +0100244 ${PLAT}_tb_fw_config.dts \
Soby Mathew1d71ba12018-04-04 09:40:32 +0100245 ${PLAT}_soc_fw_config.dts \
246 ${PLAT}_nt_fw_config.dts \
247 )
248
Manish V Badarkhe3cb84a52020-05-31 08:53:40 +0100249FVP_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_fw_config.dtb
250FVP_TB_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_tb_fw_config.dtb
Soby Mathew1d71ba12018-04-04 09:40:32 +0100251FVP_SOC_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_soc_fw_config.dtb
252FVP_NT_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_nt_fw_config.dtb
253
254ifeq (${SPD},tspd)
255FDT_SOURCES += plat/arm/board/fvp/fdts/${PLAT}_tsp_fw_config.dts
256FVP_TOS_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_tsp_fw_config.dtb
257
258# Add the TOS_FW_CONFIG to FIP and specify the same to certtool
Anders Dellien3ab336a2020-08-23 19:32:48 +0100259$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG}))
Soby Mathew1d71ba12018-04-04 09:40:32 +0100260endif
Soby Mathewce6d9642018-02-08 11:39:38 +0000261
Achin Gupta0cb64d02019-10-11 14:54:48 +0100262ifeq (${SPD},spmd)
Olivier Deprezdb1ef412020-04-01 21:28:26 +0200263
264ifeq ($(ARM_SPMC_MANIFEST_DTS),)
265ARM_SPMC_MANIFEST_DTS := plat/arm/board/fvp/fdts/${PLAT}_spmc_manifest.dts
266endif
267
268FDT_SOURCES += ${ARM_SPMC_MANIFEST_DTS}
269FVP_TOS_FW_CONFIG := ${BUILD_PLAT}/fdts/$(notdir $(basename ${ARM_SPMC_MANIFEST_DTS})).dtb
Achin Gupta0cb64d02019-10-11 14:54:48 +0100270
271# Add the TOS_FW_CONFIG to FIP and specify the same to certtool
Anders Dellien3ab336a2020-08-23 19:32:48 +0100272$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG}))
Achin Gupta0cb64d02019-10-11 14:54:48 +0100273endif
274
Manish V Badarkhe3cb84a52020-05-31 08:53:40 +0100275# Add the FW_CONFIG to FIP and specify the same to certtool
Anders Dellien3ab336a2020-08-23 19:32:48 +0100276$(eval $(call TOOL_ADD_PAYLOAD,${FVP_FW_CONFIG},--fw-config,${FVP_FW_CONFIG}))
Soby Mathewce6d9642018-02-08 11:39:38 +0000277# Add the TB_FW_CONFIG to FIP and specify the same to certtool
Anders Dellien3ab336a2020-08-23 19:32:48 +0100278$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TB_FW_CONFIG},--tb-fw-config,${FVP_TB_FW_CONFIG}))
Soby Mathew1d71ba12018-04-04 09:40:32 +0100279# Add the SOC_FW_CONFIG to FIP and specify the same to certtool
Anders Dellien3ab336a2020-08-23 19:32:48 +0100280$(eval $(call TOOL_ADD_PAYLOAD,${FVP_SOC_FW_CONFIG},--soc-fw-config,${FVP_SOC_FW_CONFIG}))
Soby Mathew1d71ba12018-04-04 09:40:32 +0100281# Add the NT_FW_CONFIG to FIP and specify the same to certtool
Anders Dellien3ab336a2020-08-23 19:32:48 +0100282$(eval $(call TOOL_ADD_PAYLOAD,${FVP_NT_FW_CONFIG},--nt-fw-config,${FVP_NT_FW_CONFIG}))
Soby Mathewce6d9642018-02-08 11:39:38 +0000283
284FDT_SOURCES += ${FVP_HW_CONFIG_DTS}
285$(eval FVP_HW_CONFIG := ${BUILD_PLAT}/$(patsubst %.dts,%.dtb,$(FVP_HW_CONFIG_DTS)))
286
287# Add the HW_CONFIG to FIP and specify the same to certtool
Anders Dellien3ab336a2020-08-23 19:32:48 +0100288$(eval $(call TOOL_ADD_PAYLOAD,${FVP_HW_CONFIG},--hw-config,${FVP_HW_CONFIG}))
Soby Mathew09cc7a62018-02-27 11:17:14 +0000289endif
Soby Mathewce6d9642018-02-08 11:39:38 +0000290
Dimitris Papastamos3a6a9ad2017-11-14 13:27:41 +0000291# Enable Activity Monitor Unit extensions by default
292ENABLE_AMU := 1
293
Dimitris Papastamosee7cda32018-05-31 14:10:06 +0100294# Enable dynamic mitigation support by default
295DYNAMIC_WORKAROUND_CVE_2018_3639 := 1
296
Manish Pandey133a5c62019-11-06 13:17:46 +0000297# Enable reclaiming of BL31 initialisation code for secondary cores
Ambroise Vincenta6ffd372019-07-17 11:17:28 +0100298# stacks for FVP. However, don't enable reclaiming for clang.
Soby Mathewfc922ca2018-10-14 08:13:44 +0100299ifneq (${RESET_TO_BL31},1)
Ambroise Vincenta6ffd372019-07-17 11:17:28 +0100300ifeq ($(findstring clang,$(notdir $(CC))),)
Daniel Boulbycb4adb02018-09-18 11:52:49 +0100301RECLAIM_INIT_CODE := 1
Soby Mathewfc922ca2018-10-14 08:13:44 +0100302endif
Ambroise Vincenta6ffd372019-07-17 11:17:28 +0100303endif
Daniel Boulbycb4adb02018-09-18 11:52:49 +0100304
Dimitris Papastamos53bfb942017-12-11 11:45:35 +0000305ifeq (${ENABLE_AMU},1)
John Tsichritzis076b5f02019-03-19 17:20:52 +0000306BL31_SOURCES += lib/cpus/aarch64/cpuamu.c \
Dimitris Papastamosa2e702a2018-02-14 10:00:06 +0000307 lib/cpus/aarch64/cpuamu_helpers.S
John Tsichritzis076b5f02019-03-19 17:20:52 +0000308
309ifeq (${HW_ASSISTED_COHERENCY}, 1)
310BL31_SOURCES += lib/cpus/aarch64/cortex_a75_pubsub.c \
311 lib/cpus/aarch64/neoverse_n1_pubsub.c
312endif
Dimitris Papastamos53bfb942017-12-11 11:45:35 +0000313endif
314
Jeenu Viswambharana7055c52018-06-08 08:44:36 +0100315ifeq (${RAS_EXTENSION},1)
316BL31_SOURCES += plat/arm/board/fvp/aarch64/fvp_ras.c
317endif
318
Douglas Raillard51faada2017-02-24 18:14:15 +0000319ifneq (${ENABLE_STACK_PROTECTOR},0)
320PLAT_BL_COMMON_SOURCES += plat/arm/board/fvp/fvp_stack_protector.c
321endif
322
dp-arma4409002017-02-15 11:07:55 +0000323ifeq (${ARCH},aarch32)
324 NEED_BL32 := yes
325endif
326
Antonio Nino Diaz3661d8e2019-01-23 16:23:07 +0000327# Enable the dynamic translation tables library.
328ifeq (${ARCH},aarch32)
329 ifeq (${RESET_TO_SP_MIN},1)
Masahiro Yamada1dc17562020-04-01 14:28:24 +0900330 BL32_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC
Antonio Nino Diaz3661d8e2019-01-23 16:23:07 +0000331 endif
Petre-Ionut Tudor60e8f3c2019-11-07 15:18:03 +0000332else # AArch64
Antonio Nino Diaz3661d8e2019-01-23 16:23:07 +0000333 ifeq (${RESET_TO_BL31},1)
Masahiro Yamada1dc17562020-04-01 14:28:24 +0900334 BL31_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC
Antonio Nino Diaz3661d8e2019-01-23 16:23:07 +0000335 endif
Antonio Nino Diaz819dcd72019-02-12 13:32:03 +0000336 ifeq (${SPD},trusty)
Masahiro Yamada1dc17562020-04-01 14:28:24 +0900337 BL31_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC
Antonio Nino Diaz819dcd72019-02-12 13:32:03 +0000338 endif
Antonio Nino Diaz3661d8e2019-01-23 16:23:07 +0000339endif
340
Petre-Ionut Tudor60e8f3c2019-11-07 15:18:03 +0000341ifeq (${ALLOW_RO_XLAT_TABLES}, 1)
342 ifeq (${ARCH},aarch32)
Masahiro Yamada1dc17562020-04-01 14:28:24 +0900343 BL32_CPPFLAGS += -DPLAT_RO_XLAT_TABLES
Petre-Ionut Tudor60e8f3c2019-11-07 15:18:03 +0000344 else # AArch64
Masahiro Yamada1dc17562020-04-01 14:28:24 +0900345 BL31_CPPFLAGS += -DPLAT_RO_XLAT_TABLES
Petre-Ionut Tudor60e8f3c2019-11-07 15:18:03 +0000346 ifeq (${SPD},tspd)
Masahiro Yamada1dc17562020-04-01 14:28:24 +0900347 BL32_CPPFLAGS += -DPLAT_RO_XLAT_TABLES
Petre-Ionut Tudor60e8f3c2019-11-07 15:18:03 +0000348 endif
349 endif
350endif
351
Ambroise Vincent992f0912019-07-12 13:47:03 +0100352ifeq (${USE_DEBUGFS},1)
Masahiro Yamada1dc17562020-04-01 14:28:24 +0900353 BL31_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC
Ambroise Vincent992f0912019-07-12 13:47:03 +0100354endif
355
Soby Mathewa22dffc2017-10-05 12:27:33 +0100356# Add support for platform supplied linker script for BL31 build
357$(eval $(call add_define,PLAT_EXTRA_LD_SCRIPT))
358
Roberto Vargas76d26732018-01-16 10:35:23 +0000359ifneq (${BL2_AT_EL3}, 0)
360 override BL1_SOURCES =
361endif
362
Juan Castillo95cfd4a2015-04-14 12:49:03 +0100363include plat/arm/board/common/board_common.mk
Dan Handley60eea552015-03-19 19:17:53 +0000364include plat/arm/common/arm_common.mk
Soby Mathew6e79f9f2018-03-26 15:16:46 +0100365
Max Shvetsova6ffdde2019-12-06 11:50:12 +0000366ifeq (${TRUSTED_BOARD_BOOT}, 1)
367BL1_SOURCES += plat/arm/board/fvp/fvp_trusted_boot.c
368BL2_SOURCES += plat/arm/board/fvp/fvp_trusted_boot.c
Alexei Fedorov4a135bc2020-07-13 14:59:02 +0100369
370ifeq (${MEASURED_BOOT},1)
371BL2_SOURCES += plat/arm/board/fvp/fvp_measured_boot.c
372endif
373
Soby Mathew6e79f9f2018-03-26 15:16:46 +0100374# FVP being a development platform, enable capability to disable Authentication
Antonio Nino Diaz60e19f52018-09-25 11:37:23 +0100375# dynamically if TRUSTED_BOARD_BOOT is set.
Max Shvetsova6ffdde2019-12-06 11:50:12 +0000376DYN_DISABLE_AUTH := 1
Soby Mathew6e79f9f2018-03-26 15:16:46 +0100377endif