blob: 2e4270f0add409bb663a54c05d07e35d7598ead3 [file] [log] [blame]
Soby Mathewb48349e2015-06-29 16:30:12 +01001/*
Soby Mathew4067dc32015-05-05 16:33:16 +01002 * Copyright (c) 2013-2015, ARM Limited and Contributors. All rights reserved.
Soby Mathewb48349e2015-06-29 16:30:12 +01003 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
31#include <assert.h>
32#include <bl_common.h>
33#include <arch.h>
34#include <arch_helpers.h>
35#include <context.h>
36#include <context_mgmt.h>
37#include <cpu_data.h>
38#include <debug.h>
39#include <platform.h>
40#include <runtime_svc.h>
41#include <stddef.h>
42#include "psci_private.h"
43
Soby Mathewb48349e2015-06-29 16:30:12 +010044/*******************************************************************************
Soby Mathew8ee24982015-04-07 12:16:56 +010045 * This function does generic and platform specific operations after a wake-up
46 * from standby/retention states at multiple power levels.
Soby Mathewb48349e2015-06-29 16:30:12 +010047 ******************************************************************************/
Soby Mathew8ee24982015-04-07 12:16:56 +010048static void psci_suspend_to_standby_finisher(unsigned int cpu_idx,
49 psci_power_state_t *state_info,
50 unsigned int end_pwrlvl)
Soby Mathewb48349e2015-06-29 16:30:12 +010051{
Soby Mathew8ee24982015-04-07 12:16:56 +010052 psci_acquire_pwr_domain_locks(end_pwrlvl,
53 cpu_idx);
54
55 /*
56 * Plat. management: Allow the platform to do operations
57 * on waking up from retention.
58 */
59 psci_plat_pm_ops->pwr_domain_suspend_finish(state_info);
60
61 /*
62 * Set the requested and target state of this CPU and all the higher
63 * power domain levels for this CPU to run.
64 */
65 psci_set_pwr_domains_to_run(end_pwrlvl);
66
67 psci_release_pwr_domain_locks(end_pwrlvl,
68 cpu_idx);
Soby Mathewb48349e2015-06-29 16:30:12 +010069}
70
71/*******************************************************************************
Soby Mathew8ee24982015-04-07 12:16:56 +010072 * This function does generic and platform specific suspend to power down
73 * operations.
Soby Mathewb48349e2015-06-29 16:30:12 +010074 ******************************************************************************/
Soby Mathew8ee24982015-04-07 12:16:56 +010075static void psci_suspend_to_pwrdown_start(int end_pwrlvl,
76 entry_point_info_t *ep,
77 psci_power_state_t *state_info)
Soby Mathewb48349e2015-06-29 16:30:12 +010078{
Soby Mathew8ee24982015-04-07 12:16:56 +010079 /* Save PSCI target power level for the suspend finisher handler */
80 psci_set_suspend_pwrlvl(end_pwrlvl);
Soby Mathewb48349e2015-06-29 16:30:12 +010081
Soby Mathew8ee24982015-04-07 12:16:56 +010082 /*
83 * Flush the target power level as it will be accessed on power up with
84 * Data cache disabled.
85 */
86 flush_cpu_data(psci_svc_cpu_data.target_pwrlvl);
Soby Mathewb48349e2015-06-29 16:30:12 +010087
Soby Mathew8ee24982015-04-07 12:16:56 +010088 /*
89 * Call the cpu suspend handler registered by the Secure Payload
90 * Dispatcher to let it do any book-keeping. If the handler encounters an
91 * error, it's expected to assert within
92 */
93 if (psci_spd_pm && psci_spd_pm->svc_suspend)
94 psci_spd_pm->svc_suspend(0);
Soby Mathewb48349e2015-06-29 16:30:12 +010095
Soby Mathew8ee24982015-04-07 12:16:56 +010096 /*
97 * Store the re-entry information for the non-secure world.
98 */
99 cm_init_my_context(ep);
Soby Mathewb48349e2015-06-29 16:30:12 +0100100
Soby Mathew8ee24982015-04-07 12:16:56 +0100101 /*
102 * Arch. management. Perform the necessary steps to flush all
103 * cpu caches. Currently we assume that the power level correspond
104 * the cache level.
105 * TODO : Introduce a mechanism to query the cache level to flush
106 * and the cpu-ops power down to perform from the platform.
107 */
108 psci_do_pwrdown_cache_maintenance(psci_find_max_off_lvl(state_info));
Soby Mathewb48349e2015-06-29 16:30:12 +0100109}
110
111/*******************************************************************************
Soby Mathewb48349e2015-06-29 16:30:12 +0100112 * Top level handler which is called when a cpu wants to suspend its execution.
Soby Mathew4067dc32015-05-05 16:33:16 +0100113 * It is assumed that along with suspending the cpu power domain, power domains
Soby Mathew8ee24982015-04-07 12:16:56 +0100114 * at higher levels until the target power level will be suspended as well. It
115 * coordinates with the platform to negotiate the target state for each of
116 * the power domain level till the target power domain level. It then performs
117 * generic, architectural, platform setup and state management required to
118 * suspend that power domain level and power domain levels below it.
119 * e.g. For a cpu that's to be suspended, it could mean programming the
120 * power controller whereas for a cluster that's to be suspended, it will call
121 * the platform specific code which will disable coherency at the interconnect
122 * level if the cpu is the last in the cluster and also the program the power
123 * controller.
Soby Mathewb48349e2015-06-29 16:30:12 +0100124 *
125 * All the required parameter checks are performed at the beginning and after
Soby Mathew6590ce22015-06-30 11:00:24 +0100126 * the state transition has been done, no further error is expected and it is
127 * not possible to undo any of the actions taken beyond that point.
Soby Mathewb48349e2015-06-29 16:30:12 +0100128 ******************************************************************************/
Soby Mathew8ee24982015-04-07 12:16:56 +0100129void psci_cpu_suspend_start(entry_point_info_t *ep,
130 int end_pwrlvl,
131 psci_power_state_t *state_info,
132 unsigned int is_power_down_state)
Soby Mathewb48349e2015-06-29 16:30:12 +0100133{
134 int skip_wfi = 0;
Soby Mathew8ee24982015-04-07 12:16:56 +0100135 unsigned int idx = plat_my_core_pos();
Soby Mathew6590ce22015-06-30 11:00:24 +0100136 unsigned long psci_entrypoint;
Soby Mathewb48349e2015-06-29 16:30:12 +0100137
138 /*
139 * This function must only be called on platforms where the
140 * CPU_SUSPEND platform hooks have been implemented.
141 */
Soby Mathew4067dc32015-05-05 16:33:16 +0100142 assert(psci_plat_pm_ops->pwr_domain_suspend &&
143 psci_plat_pm_ops->pwr_domain_suspend_finish);
Soby Mathewb48349e2015-06-29 16:30:12 +0100144
145 /*
Soby Mathew4067dc32015-05-05 16:33:16 +0100146 * This function acquires the lock corresponding to each power
Soby Mathewb48349e2015-06-29 16:30:12 +0100147 * level so that by the time all locks are taken, the system topology
148 * is snapshot and state management can be done safely.
149 */
Soby Mathew82dcc032015-04-08 17:42:06 +0100150 psci_acquire_pwr_domain_locks(end_pwrlvl,
151 idx);
Soby Mathewb48349e2015-06-29 16:30:12 +0100152
153 /*
154 * We check if there are any pending interrupts after the delay
155 * introduced by lock contention to increase the chances of early
156 * detection that a wake-up interrupt has fired.
157 */
158 if (read_isr_el1()) {
159 skip_wfi = 1;
160 goto exit;
161 }
162
163 /*
Soby Mathew8ee24982015-04-07 12:16:56 +0100164 * This function is passed the requested state info and
165 * it returns the negotiated state info for each power level upto
166 * the end level specified.
Soby Mathewb48349e2015-06-29 16:30:12 +0100167 */
Soby Mathew8ee24982015-04-07 12:16:56 +0100168 psci_do_state_coordination(end_pwrlvl, state_info);
Soby Mathewb48349e2015-06-29 16:30:12 +0100169
Soby Mathew8ee24982015-04-07 12:16:56 +0100170 psci_entrypoint = 0;
171 if (is_power_down_state) {
172 psci_suspend_to_pwrdown_start(end_pwrlvl, ep, state_info);
Soby Mathewb48349e2015-06-29 16:30:12 +0100173
Soby Mathew8ee24982015-04-07 12:16:56 +0100174 /* Set the secure world (EL3) re-entry point after BL1. */
175 psci_entrypoint =
176 (unsigned long) psci_cpu_suspend_finish_entry;
177 }
Soby Mathew6590ce22015-06-30 11:00:24 +0100178
179 /*
180 * Plat. management: Allow the platform to perform the
181 * necessary actions to turn off this cpu e.g. set the
182 * platform defined mailbox with the psci entrypoint,
183 * program the power controller etc.
184 */
Soby Mathew8ee24982015-04-07 12:16:56 +0100185 psci_plat_pm_ops->pwr_domain_suspend(psci_entrypoint, state_info);
Soby Mathewb48349e2015-06-29 16:30:12 +0100186
187exit:
188 /*
Soby Mathew4067dc32015-05-05 16:33:16 +0100189 * Release the locks corresponding to each power level in the
Soby Mathewb48349e2015-06-29 16:30:12 +0100190 * reverse order to which they were acquired.
191 */
Soby Mathew82dcc032015-04-08 17:42:06 +0100192 psci_release_pwr_domain_locks(end_pwrlvl,
Soby Mathew8ee24982015-04-07 12:16:56 +0100193 idx);
194 if (skip_wfi)
195 return;
196
197 if (is_power_down_state)
Soby Mathewb48349e2015-06-29 16:30:12 +0100198 psci_power_down_wfi();
Soby Mathew8ee24982015-04-07 12:16:56 +0100199
200 /*
201 * We will reach here if only retention/standby states have been
202 * requested at multiple power levels. This means that the cpu
203 * context will be preserved.
204 */
205 wfi();
206
207 /*
208 * After we wake up from context retaining suspend, call the
209 * context retaining suspend finisher.
210 */
211 psci_suspend_to_standby_finisher(idx, state_info, end_pwrlvl);
Soby Mathewb48349e2015-06-29 16:30:12 +0100212}
213
214/*******************************************************************************
Soby Mathew4067dc32015-05-05 16:33:16 +0100215 * The following functions finish an earlier suspend request. They
Soby Mathew8ee24982015-04-07 12:16:56 +0100216 * are called by the common finisher routine in psci_common.c. The `state_info`
217 * is the psci_power_state from which this CPU has woken up from.
Soby Mathewb48349e2015-06-29 16:30:12 +0100218 ******************************************************************************/
Soby Mathew8ee24982015-04-07 12:16:56 +0100219void psci_cpu_suspend_finish(unsigned int cpu_idx,
220 psci_power_state_t *state_info)
Soby Mathewb48349e2015-06-29 16:30:12 +0100221{
Soby Mathewb48349e2015-06-29 16:30:12 +0100222 int32_t suspend_level;
223 uint64_t counter_freq;
224
Soby Mathewb48349e2015-06-29 16:30:12 +0100225 /* Ensure we have been woken up from a suspended state */
Soby Mathew8ee24982015-04-07 12:16:56 +0100226 assert(psci_get_aff_info_state() == AFF_STATE_ON && is_local_state_off(\
227 state_info->pwr_domain_state[PSCI_CPU_PWR_LVL]));
Soby Mathewb48349e2015-06-29 16:30:12 +0100228
229 /*
230 * Plat. management: Perform the platform specific actions
231 * before we change the state of the cpu e.g. enabling the
232 * gic or zeroing the mailbox register. If anything goes
233 * wrong then assert as there is no way to recover from this
234 * situation.
235 */
Soby Mathew8ee24982015-04-07 12:16:56 +0100236 psci_plat_pm_ops->pwr_domain_suspend_finish(state_info);
Soby Mathewb48349e2015-06-29 16:30:12 +0100237
238 /*
239 * Arch. management: Enable the data cache, manage stack memory and
240 * restore the stashed EL3 architectural context from the 'cpu_context'
241 * structure for this cpu.
242 */
243 psci_do_pwrup_cache_maintenance();
244
245 /* Re-init the cntfrq_el0 register */
246 counter_freq = plat_get_syscnt_freq();
247 write_cntfrq_el0(counter_freq);
248
249 /*
250 * Call the cpu suspend finish handler registered by the Secure Payload
251 * Dispatcher to let it do any bookeeping. If the handler encounters an
252 * error, it's expected to assert within
253 */
254 if (psci_spd_pm && psci_spd_pm->svc_suspend) {
Soby Mathew4067dc32015-05-05 16:33:16 +0100255 suspend_level = psci_get_suspend_pwrlvl();
Soby Mathewb48349e2015-06-29 16:30:12 +0100256 assert (suspend_level != PSCI_INVALID_DATA);
257 psci_spd_pm->svc_suspend_finish(suspend_level);
258 }
259
Soby Mathew8ee24982015-04-07 12:16:56 +0100260 /* Invalidate the suspend level for the cpu */
261 psci_set_suspend_pwrlvl(PSCI_INVALID_DATA);
Soby Mathewb48349e2015-06-29 16:30:12 +0100262
263 /*
264 * Generic management: Now we just need to retrieve the
265 * information that we had stashed away during the suspend
266 * call to set this cpu on its way.
267 */
268 cm_prepare_el3_exit(NON_SECURE);
269
270 /* Clean caches before re-entering normal world */
271 dcsw_op_louis(DCCSW);
272}