blob: 0b38c63f1569effeebaaace0ea91094bf9d7ecf0 [file] [log] [blame]
Rex-BC Chende310e12022-07-07 19:30:22 +08001/*
2 * Copyright (c) 2022, ARM Limited and Contributors. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#ifndef PLATFORM_DEF_H
8#define PLATFORM_DEF_H
9
10#define PLAT_PRIMARY_CPU (0x0)
11
12#define MT_GIC_BASE (0x0C000000)
13#define MCUCFG_BASE (0x0C530000)
14#define IO_PHYS (0x10000000)
15
16/* Aggregate of all devices for MMU mapping */
17#define MTK_DEV_RNG0_BASE (MT_GIC_BASE)
18#define MTK_DEV_RNG0_SIZE (0x600000)
19#define MTK_DEV_RNG1_BASE (IO_PHYS)
20#define MTK_DEV_RNG1_SIZE (0x10000000)
21
22/*******************************************************************************
23 * UART related constants
24 ******************************************************************************/
25#define UART0_BASE (IO_PHYS + 0x01002000)
26#define UART_BAUDRATE (115200)
27
28/*******************************************************************************
Hui Liue9310c32022-07-28 20:28:32 +080029 * PMIC related constants
30 ******************************************************************************/
31#define PMIC_WRAP_BASE (IO_PHYS + 0x00024000)
32
33/*******************************************************************************
Chengci Xube457242022-07-20 16:20:15 +080034 * Infra IOMMU related constants
35 ******************************************************************************/
36#define PERICFG_AO_BASE (IO_PHYS + 0x01003000)
37#define PERICFG_AO_REG_SIZE (0x1000)
38
39/*******************************************************************************
Rex-BC Chencfb05162022-07-08 13:58:33 +080040 * GIC-600 & interrupt handling related constants
41 ******************************************************************************/
42/* Base MTK_platform compatible GIC memory map */
43#define BASE_GICD_BASE (MT_GIC_BASE)
44#define MT_GIC_RDIST_BASE (MT_GIC_BASE + 0x40000)
45
46/*******************************************************************************
Rex-BC Chencc768962022-07-08 14:48:56 +080047 * CIRQ related constants
48 ******************************************************************************/
49#define SYS_CIRQ_BASE (IO_PHYS + 0x204000)
50#define MD_WDT_IRQ_BIT_ID (141)
51#define CIRQ_IRQ_NUM (730)
52#define CIRQ_REG_NUM (23)
53#define CIRQ_SPI_START (96)
54
55/*******************************************************************************
Chengci Xube457242022-07-20 16:20:15 +080056 * MM IOMMU & SMI related constants
57 ******************************************************************************/
58#define SMI_LARB_0_BASE (IO_PHYS + 0x0c022000)
59#define SMI_LARB_1_BASE (IO_PHYS + 0x0c023000)
60#define SMI_LARB_2_BASE (IO_PHYS + 0x0c102000)
61#define SMI_LARB_3_BASE (IO_PHYS + 0x0c103000)
62#define SMI_LARB_4_BASE (IO_PHYS + 0x04013000)
63#define SMI_LARB_5_BASE (IO_PHYS + 0x04f02000)
64#define SMI_LARB_6_BASE (IO_PHYS + 0x04f03000)
65#define SMI_LARB_7_BASE (IO_PHYS + 0x04e04000)
66#define SMI_LARB_9_BASE (IO_PHYS + 0x05001000)
67#define SMI_LARB_10_BASE (IO_PHYS + 0x05120000)
68#define SMI_LARB_11A_BASE (IO_PHYS + 0x05230000)
69#define SMI_LARB_11B_BASE (IO_PHYS + 0x05530000)
70#define SMI_LARB_11C_BASE (IO_PHYS + 0x05630000)
71#define SMI_LARB_12_BASE (IO_PHYS + 0x05340000)
72#define SMI_LARB_13_BASE (IO_PHYS + 0x06001000)
73#define SMI_LARB_14_BASE (IO_PHYS + 0x06002000)
74#define SMI_LARB_15_BASE (IO_PHYS + 0x05140000)
75#define SMI_LARB_16A_BASE (IO_PHYS + 0x06008000)
76#define SMI_LARB_16B_BASE (IO_PHYS + 0x0600a000)
77#define SMI_LARB_17A_BASE (IO_PHYS + 0x06009000)
78#define SMI_LARB_17B_BASE (IO_PHYS + 0x0600b000)
79#define SMI_LARB_19_BASE (IO_PHYS + 0x0a010000)
80#define SMI_LARB_21_BASE (IO_PHYS + 0x0802e000)
81#define SMI_LARB_23_BASE (IO_PHYS + 0x0800d000)
82#define SMI_LARB_27_BASE (IO_PHYS + 0x07201000)
83#define SMI_LARB_28_BASE (IO_PHYS + 0x00000000)
84#define SMI_LARB_REG_RNG_SIZE (0x1000)
85
86/*******************************************************************************
Rex-BC Chena4e50232022-07-11 19:03:35 +080087 * DP related constants
88 ******************************************************************************/
89#define EDP_SEC_BASE (IO_PHYS + 0x0C504000)
90#define DP_SEC_BASE (IO_PHYS + 0x0C604000)
91#define EDP_SEC_SIZE (0x1000)
92#define DP_SEC_SIZE (0x1000)
93
94/*******************************************************************************
Rex-BC Chende310e12022-07-07 19:30:22 +080095 * System counter frequency related constants
96 ******************************************************************************/
97#define SYS_COUNTER_FREQ_IN_HZ (13000000)
98#define SYS_COUNTER_FREQ_IN_MHZ (13)
99
100/*******************************************************************************
101 * Platform binary types for linking
102 ******************************************************************************/
103#define PLATFORM_LINKER_FORMAT "elf64-littleaarch64"
104#define PLATFORM_LINKER_ARCH aarch64
105
106/*******************************************************************************
107 * Generic platform constants
108 ******************************************************************************/
109#define PLATFORM_STACK_SIZE (0x800)
110
111#define FIRMWARE_WELCOME_STR "Booting Trusted Firmware\n"
112
113#define PLAT_MAX_PWR_LVL U(3)
114#define PLAT_MAX_RET_STATE U(1)
115#define PLAT_MAX_OFF_STATE U(9)
116
117#define PLATFORM_SYSTEM_COUNT U(1)
118#define PLATFORM_MCUSYS_COUNT U(1)
119#define PLATFORM_CLUSTER_COUNT U(1)
120#define PLATFORM_CLUSTER0_CORE_COUNT U(8)
121#define PLATFORM_CLUSTER1_CORE_COUNT U(0)
122
123#define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER0_CORE_COUNT)
124#define PLATFORM_MAX_CPUS_PER_CLUSTER U(8)
125
126#define SOC_CHIP_ID U(0x8188)
127
128/*******************************************************************************
129 * Platform memory map related constants
130 ******************************************************************************/
131#define TZRAM_BASE (0x54600000)
132#define TZRAM_SIZE (0x00030000)
133
134/*******************************************************************************
135 * BL31 specific defines.
136 ******************************************************************************/
137/*
138 * Put BL3-1 at the top of the Trusted SRAM (just below the shared memory, if
139 * present). BL31_BASE is calculated using the current BL3-1 debug size plus a
140 * little space for growth.
141 */
142#define BL31_BASE (TZRAM_BASE + 0x1000)
143#define BL31_LIMIT (TZRAM_BASE + TZRAM_SIZE)
144
145/*******************************************************************************
146 * Platform specific page table and MMU setup constants
147 ******************************************************************************/
148#define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32)
149#define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32)
150#define MAX_XLAT_TABLES (16)
151#define MAX_MMAP_REGIONS (16)
152
153/*******************************************************************************
154 * Declarations and constants to access the mailboxes safely. Each mailbox is
155 * aligned on the biggest cache line size in the platform. This is known only
156 * to the platform as it might have a combination of integrated and external
157 * caches. Such alignment ensures that two maiboxes do not sit on the same cache
158 * line at any cache level. They could belong to different cpus/clusters &
159 * get written while being protected by different locks causing corruption of
160 * a valid mailbox address.
161 ******************************************************************************/
162#define CACHE_WRITEBACK_SHIFT (6)
163#define CACHE_WRITEBACK_GRANULE (1 << CACHE_WRITEBACK_SHIFT)
164
165#endif /* PLATFORM_DEF_H */