blob: 65fdf775215018841b0f4a47418c9ed95f904aa2 [file] [log] [blame]
Leonardo Sandovalc4dfbb02020-08-17 10:21:44 -05001#!/usr/bin/env bash
Fathi Boudra422bf772019-12-02 11:10:16 +02002#
Rohit Mathew17675f22024-02-14 22:41:37 +00003# Copyright (c) 2019-2024, Arm Limited and Contributors. All rights reserved.
Fathi Boudra422bf772019-12-02 11:10:16 +02004#
5# SPDX-License-Identifier: BSD-3-Clause
6#
7
8#
9# This script builds the TF in different configs.
10# Rather than telling cov-build to build TF using a simple 'make all' command,
11# the goal here is to combine several build flags to analyse more of our source
12# code in a single 'build'. The Coverity Scan service does not have the notion
13# of separate types of build - there is just one linear sequence of builds in
14# the project history.
15#
16
Harrison Mutaiee958c12023-09-06 12:16:21 +010017set -E
Harrison Mutai3f483132024-05-09 09:48:58 +000018error() {
19 rc=$?;
20 error_count=$((error_count+1));
21 echo "ERROR: signal $rc at ${1} ${2} (error_count = $error_count)"
22}
23trap 'error "${BASH_SOURCE}" "${LINENO}"' ERR INT
Fathi Boudra422bf772019-12-02 11:10:16 +020024
25TF_SOURCES=$1
26if [ ! -d "$TF_SOURCES" ]; then
27 echo "ERROR: '$TF_SOURCES' does not exist or is not a directory"
28 echo "Usage: $(basename "$0") <trusted-firmware-directory>"
29 exit 1
30fi
31
Leonardo Sandovalc4dfbb02020-08-17 10:21:44 -050032containing_dir="$(readlink -f "$(dirname "$0")/")"
33. $containing_dir/common-def.sh
34
Fathi Boudra422bf772019-12-02 11:10:16 +020035# Get mbed TLS library code to build Trusted Firmware with Trusted Board Boot
36# support. The version of mbed TLS to use here must be the same as when
37# building TF in the usual context.
Leonardo Sandovalc4dfbb02020-08-17 10:21:44 -050038if [ ! -d "$MBED_TLS_DIR" ]; then
39 git clone -q --depth 1 -b "$MBED_TLS_SOURCES_TAG" "$MBED_TLS_URL_REPO" "$MBED_TLS_DIR"
Fathi Boudra422bf772019-12-02 11:10:16 +020040fi
Leonardo Sandovalc4dfbb02020-08-17 10:21:44 -050041
David Vincze82db6932024-02-21 12:05:50 +010042if [ ! -d "$QCBOR_LIB_DIR" ]; then
43 git clone "$QCBOR_URL_REPO" "$QCBOR_LIB_DIR"
44 cd "$QCBOR_LIB_DIR"
45 git checkout v1.2
46fi
47
Fathi Boudra422bf772019-12-02 11:10:16 +020048cd "$TF_SOURCES"
49
50# Clean TF source dir to make sure we don't analyse temporary files.
51make distclean
52
53#
54# Build TF in different configurations to get as much coverage as possible
55#
56
Fathi Boudra422bf772019-12-02 11:10:16 +020057#
58# FVP platform
59# We'll use the following flags for all FVP builds.
60#
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -050061fvp_common_flags="$(common_flags) PLAT=fvp"
Fathi Boudra422bf772019-12-02 11:10:16 +020062
63# Try all possible SPDs.
Chris Kayab29d432023-08-10 13:06:18 +000064clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} ARM_TSP_RAM_LOCATION=dram \
65 SPD=tspd FVP_TRUSTED_SRAM_SIZE=384
Fathi Boudra422bf772019-12-02 11:10:16 +020066clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} ARM_TSP_RAM_LOCATION=dram SPD=tspd TSP_INIT_ASYNC=1 \
Sona Mathew40e5be92023-08-10 16:31:45 -050067 TSP_NS_INTR_ASYNC_PREEMPT=1 FVP_TRUSTED_SRAM_SIZE=384
Manish V Badarkhe48ed0bf2023-06-28 09:33:16 +010068clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} SPD=opteed FVP_TRUSTED_SRAM_SIZE=384
Elizabeth Ho1a04df12023-07-27 16:06:24 +010069clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} SPD=tlkd FVP_TRUSTED_SRAM_SIZE=384
Manish V Badarkhee7528ff2023-07-01 10:20:05 +010070clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} SPD=pncd SPD_PNCD_NS_IRQ=126 \
71 SPD_PNCD_S_IRQ=15 FVP_TRUSTED_SRAM_SIZE=384
Fathi Boudra422bf772019-12-02 11:10:16 +020072
Zelalemc9531f82020-08-04 15:37:08 -050073# Dualroot chain of trust.
Harrison Mutai0dd5f532024-03-15 13:42:40 +000074clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} SPD=tspd COT=dualroot \
75 FVP_TRUSTED_SRAM_SIZE=384
Zelalemc9531f82020-08-04 15:37:08 -050076
laurenw-armf48e9d22022-04-22 11:30:13 -050077# FEAT_RME with CCA chain of trust.
Manish V Badarkhe5304aaf2023-08-18 14:38:20 +010078clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} USE_ROMLIB=1 \
Manish V Badarkhed5e9c752023-11-07 17:57:36 +000079 ENABLE_RME=1 MEASURED_BOOT=1
laurenw-armf48e9d22022-04-22 11:30:13 -050080
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -050081clean_build $fvp_common_flags SPD=trusty
82clean_build $fvp_common_flags SPD=trusty TRUSTY_SPD_WITH_GENERIC_SERVICES=1
Fathi Boudra422bf772019-12-02 11:10:16 +020083
Sona Mathewff9c2a72023-05-10 21:18:01 -050084# ERRATA ABI
85clean_build $fvp_common_flags ERRATA_ABI_SUPPORT=1
86
Fathi Boudra422bf772019-12-02 11:10:16 +020087# SDEI
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -050088clean_build $fvp_common_flags SDEI_SUPPORT=1 EL3_EXCEPTION_HANDLING=1
Fathi Boudra422bf772019-12-02 11:10:16 +020089
Zelalemc9531f82020-08-04 15:37:08 -050090# SDEI with fconf
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -050091clean_build $fvp_common_flags SDEI_IN_FCONF=1 SDEI_SUPPORT=1 EL3_EXCEPTION_HANDLING=1
Zelalemc9531f82020-08-04 15:37:08 -050092
Zelalem4f3633e2021-06-18 11:53:47 -050093# PCI Service
94clean_build $fvp_common_flags SMC_PCI_SUPPORT=1
95
Zelalemc9531f82020-08-04 15:37:08 -050096# Secure interrupt descriptors with fconf
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -050097clean_build $fvp_common_flags SEC_INT_DESC_IN_FCONF=1
Zelalemc9531f82020-08-04 15:37:08 -050098
Fathi Boudra422bf772019-12-02 11:10:16 +020099# Without coherent memory
Sona Mathewa06f62d2023-08-24 16:34:13 -0500100clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} ARM_TSP_RAM_LOCATION=dram SPD=tspd \
101 USE_COHERENT_MEM=0 FVP_TRUSTED_SRAM_SIZE=384
Fathi Boudra422bf772019-12-02 11:10:16 +0200102
103# Using PSCI extended State ID format rather than the original format
Sona Mathewa06f62d2023-08-24 16:34:13 -0500104clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} ARM_TSP_RAM_LOCATION=dram SPD=tspd \
105 PSCI_EXTENDED_STATE_ID=1 ARM_RECOM_STATE_ID_ENC=1 FVP_TRUSTED_SRAM_SIZE=384
Fathi Boudra422bf772019-12-02 11:10:16 +0200106
107# Alternative boot flows (This changes some of the platform initialisation code)
Elizabeth Ho4cdb2f42023-07-11 12:27:14 +0100108clean_build $fvp_common_flags EL3_PAYLOAD_BASE=0x80000000
Fathi Boudra422bf772019-12-02 11:10:16 +0200109clean_build $fvp_common_flags PRELOADED_BL33_BASE=0x80000000
110
111# Using the SP804 timer instead of the Generic Timer
112clean_build $fvp_common_flags FVP_USE_SP804_TIMER=1
113
114# Using the CCN driver and multi cluster topology
115clean_build $fvp_common_flags FVP_CLUSTER_COUNT=4
116
117# PMF
118clean_build $fvp_common_flags ENABLE_PMF=1
119
120# stack protector
121clean_build $fvp_common_flags ENABLE_STACK_PROTECTOR=strong
122
123# AArch32 build
Leonardo Sandoval1c24ae52020-07-08 11:47:23 -0500124clean_build $fvp_common_flags CROSS_COMPILE=arm-none-eabi- \
Fathi Boudra422bf772019-12-02 11:10:16 +0200125 ARCH=aarch32 AARCH32_SP=sp_min \
126 RESET_TO_SP_MIN=1 PRELOADED_BL33_BASE=0x80000000
Leonardo Sandoval1c24ae52020-07-08 11:47:23 -0500127clean_build $fvp_common_flags CROSS_COMPILE=arm-none-eabi- \
Fathi Boudra422bf772019-12-02 11:10:16 +0200128 ARCH=aarch32 AARCH32_SP=sp_min
129
130# Xlat tables lib version 1 (AArch64 and AArch32)
131clean_build $fvp_common_flags ARM_XLAT_TABLES_LIB_V1=1 RECLAIM_INIT_CODE=0
Leonardo Sandoval1c24ae52020-07-08 11:47:23 -0500132clean_build $fvp_common_flags CROSS_COMPILE=arm-none-eabi- \
Fathi Boudra422bf772019-12-02 11:10:16 +0200133 ARCH=aarch32 AARCH32_SP=sp_min ARM_XLAT_TABLES_LIB_V1=1 RECLAIM_INIT_CODE=0
134
Zelalemc9531f82020-08-04 15:37:08 -0500135# SPM support based on Management Mode Interface Specification
Manish Pandeyaa9a03b2021-11-17 10:03:17 +0000136clean_build $fvp_common_flags SPM_MM=1 EL3_EXCEPTION_HANDLING=1 ENABLE_SVE_FOR_NS=0
Fathi Boudra422bf772019-12-02 11:10:16 +0200137
Zelalemc9531f82020-08-04 15:37:08 -0500138# SPM support with TOS(optee) as SPM sitting at S-EL1
139clean_build $fvp_common_flags SPD=spmd SPMD_SPM_AT_SEL2=0
140
Shruti Gupta8cc89b92022-08-09 12:23:46 +0100141# SPM support with SPM at EL3 and TSP at S-EL1
142clean_build $fvp_common_flags CTX_INCLUDE_PAUTH_REGS=1 CTX_INCLUDE_EL2_REGS=0 EL3_EXCEPTION_HANDLING=0 \
143 SPD=spmd SPMD_SPM_AT_SEL2=0 SPMC_AT_EL3=1 \
144 ARM_SPMC_MANIFEST_DTS=plat/arm/board/fvp/fdts/fvp_tsp_sp_manifest.dts
145
Zelalemc9531f82020-08-04 15:37:08 -0500146# SPM support with Secure hafnium as SPM sitting at S-EL2
147# SP_LAYOUT_FILE is used only during FIP creation but build won't progress
148# if we have NULL value to it, so passing a dummy string.
149clean_build $fvp_common_flags SPD=spmd SPMD_SPM_AT_SEL2=1 ARM_ARCH_MINOR=4 \
Max Shvetsov44d2a702021-02-18 16:41:45 +0000150 CTX_INCLUDE_EL2_REGS=1 SP_LAYOUT_FILE=dummy
Fathi Boudra422bf772019-12-02 11:10:16 +0200151
J-Alves85ba07b2023-07-12 14:37:45 +0100152# SPM support with logical partitions in the SPMD.
153clean_build $fvp_common_flags SPD=spmd SPMD_SPM_AT_SEL2=1 ARM_ARCH_MINOR=4 \
154 CTX_INCLUDE_EL2_REGS=1 SP_LAYOUT_FILE=dummy ENABLE_SPMD_LP=1
155
Marc Bonnici502fdaa2022-01-10 12:38:23 +0000156# SPM support with SPM sitting at EL3
157clean_build $fvp_common_flags SPD=spmd SPMD_SPM_AT_SEL2=0 SPMC_AT_EL3=1
158
Harrison Mutaib352c0e2023-08-11 18:27:57 +0100159# Firmware Handoff framework support
160clean_build $fvp_common_flags TRANSFER_LIST=1
161
Fathi Boudra422bf772019-12-02 11:10:16 +0200162#BL2 at EL3 support
Harrison Mutaic3c8cfc2023-09-05 12:03:03 +0100163clean_build $fvp_common_flags RESET_TO_BL2=1 FVP_TRUSTED_SRAM_SIZE=384
Leonardo Sandoval1c24ae52020-07-08 11:47:23 -0500164clean_build $fvp_common_flags CROSS_COMPILE=arm-none-eabi- \
Maksims Svecovs7a0da522023-03-06 16:28:27 +0000165 ARCH=aarch32 AARCH32_SP=sp_min RESET_TO_BL2=1
Fathi Boudra422bf772019-12-02 11:10:16 +0200166
Zelalemc9531f82020-08-04 15:37:08 -0500167# RAS Extension Support
Manish Pandeyc1fa25b2023-02-16 17:35:36 +0000168clean_build $fvp_common_flags EL3_EXCEPTION_HANDLING=1 ENABLE_FEAT_RAS=1 \
Manish Pandeyf3816802023-10-11 17:13:58 +0100169 FAULT_INJECTION_SUPPORT=1 HANDLE_EA_EL3_FIRST_NS=1 \
Manish Pandey010e9b42023-04-24 15:49:27 +0100170 SDEI_SUPPORT=1 PLATFORM_TEST_RAS_FFH=1
Zelalemc9531f82020-08-04 15:37:08 -0500171
Manish Pandeyfd4c6b72023-04-24 10:29:52 +0100172# EA handled in EL3 first
173clean_build $fvp_common_flags HANDLE_EA_EL3_FIRST_NS=1 PLATFORM_TEST_EA_FFH=1
174
Zelalemc9531f82020-08-04 15:37:08 -0500175# Hardware Assisted Coherency(DynamIQ)
176clean_build $fvp_common_flags FVP_CLUSTER_COUNT=1 FVP_MAX_CPUS_PER_CLUSTER=8 \
177 HW_ASSISTED_COHERENCY=1 USE_COHERENT_MEM=0
178
179# Pointer Authentication Support
180clean_build $fvp_common_flags CTX_INCLUDE_PAUTH_REGS=1 \
Sona Mathewa06f62d2023-08-24 16:34:13 -0500181 ARM_ARCH_MINOR=5 EL3_EXCEPTION_HANDLING=1 BRANCH_PROTECTION=1 SDEI_SUPPORT=1 SPD=tspd \
Sona Mathew08c17962023-08-28 09:36:17 -0500182 TSP_NS_INTR_ASYNC_PREEMPT=1 FVP_TRUSTED_SRAM_SIZE=384
Zelalemc9531f82020-08-04 15:37:08 -0500183
184# Undefined Behaviour Sanitizer
185# Building with UBSAN SANITIZE_UB=on increases the executable size.
186# Hence it is only properly supported in bl31 with RESET_TO_BL31 enabled
187make $fvp_common_flags clean
Manish V Badarkhe4e79cab2023-09-07 10:07:58 +0100188make $fvp_common_flags SANITIZE_UB=on RESET_TO_BL31=1 FVP_TRUSTED_SRAM_SIZE=384 bl31
Zelalemc9531f82020-08-04 15:37:08 -0500189
190# debugfs feature
191clean_build $fvp_common_flags DEBUG=1 USE_DEBUGFS=1
192
193# MPAM feature
Arvind Ram Prakashbd4e43a2023-10-02 11:12:34 -0500194clean_build $fvp_common_flags ENABLE_FEAT_MPAM=1
Zelalemc9531f82020-08-04 15:37:08 -0500195
Arvind Ram Prakashd2e27e62024-06-17 14:28:12 -0500196# Debugv8p9 feature
197clean_build $fvp_common_flags ENABLE_FEAT_DEBUGV8P9=1
198
Arvind Ram Prakasha6b9b4c2024-06-17 13:49:31 -0500199# Feat_FGT2 (Fine-grained Traps 2) feature
200clean_build $fvp_common_flags ENABLE_FEAT_FGT2=1
201
Jayanth Dodderi Chidanandfb69c8a2024-09-04 22:03:27 +0100202# FEAT_TCR2
203clean_build $fvp_common_flags ENABLE_FEAT_TCR2=1
204
Zelalemc9531f82020-08-04 15:37:08 -0500205# Using GICv3.1 driver with extended PPI and SPI range
206clean_build $fvp_common_flags GIC_EXT_INTID=1
207
208# Using GICv4 features with extended PPI and SPI range
209clean_build $fvp_common_flags GIC_ENABLE_V4_EXTN=1 GIC_EXT_INTID=1
210
Alexei Fedorov20fdf502020-07-27 17:36:38 +0100211# Measured Boot
laurenw-arm8531e702022-06-09 15:32:37 -0500212clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} MBOOT_EL_HASH_ALG=sha256 MEASURED_BOOT=1 USE_ROMLIB=1
Alexei Fedorov20fdf502020-07-27 17:36:38 +0100213
Manish V Badarkhef43e3f52022-06-21 20:37:25 +0100214# DRTM
215clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} TPM_HASH_ALG=sha256 DRTM_SUPPORT=1 USE_ROMLIB=1
216
Manish V Badarkhe447e31a2020-09-03 07:57:17 +0100217# CoT descriptors in device tree
laurenw-arm23b77592024-06-07 15:54:30 -0500218# TBBR chain of trust
Manish V Badarkhe81102d12020-10-05 08:02:30 +0100219clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} COT_DESC_IN_DTB=1 USE_ROMLIB=1
laurenw-arm23b77592024-06-07 15:54:30 -0500220# Dualroot chain of trust
221clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} COT_DESC_IN_DTB=1 COT=dualroot FVP_TRUSTED_SRAM_SIZE=384 SPD=tspd
222# CCA chain of trust
223clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} COT_DESC_IN_DTB=1 COT=cca FVP_TRUSTED_SRAM_SIZE=384
Manish V Badarkhe447e31a2020-09-03 07:57:17 +0100224
Chris Kayf4789fe2023-06-12 15:52:28 +0100225# PSA FWU support
226clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} ARM_GPT_SUPPORT=1 PSA_FWU_SUPPORT=1 USE_ROMLIB=1 FVP_TRUSTED_SRAM_SIZE=384
Manish V Badarkhe107c8e32021-08-02 19:49:32 +0100227
Manish V Badarkhe92616ae2023-09-18 10:06:00 +0100228# PSA Crypto support
229clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} PSA_CRYPTO=1 FVP_TRUSTED_SRAM_SIZE=384
230
johpow01153c8b22021-11-03 14:38:36 -0500231# SME and HCX features
232clean_build $fvp_common_flags ENABLE_SME_FOR_NS=1 ENABLE_FEAT_HCX=1
233
Jayanth Dodderi Chidanand41edd012023-01-12 14:50:34 +0000234# SME2
235clean_build $fvp_common_flags ENABLE_SME2_FOR_NS=1 ENABLE_SME_FOR_NS=1 ENABLE_FEAT_HCX=1
236
Jayanth Dodderi Chidanand84da1962022-04-11 11:38:44 +0100237# Architectural Feature Detection mechanism
238clean_build $fvp_common_flags FEATURE_DETECTION=1
239
Manish Pandeye3561fd2023-01-05 10:46:25 +0000240# RNG trap feature
241clean_build $fvp_common_flags ENABLE_FEAT_RNG=1 ENABLE_FEAT_RNG_TRAP=1
242
Yi Choua765ae42023-05-26 15:51:02 +0800243# OPTEE_ALLOW_SMC_LOAD and CROS_WIDEVINE_SMC features
244clean_build $fvp_common_flags ${ARM_TBB_OPTIONS} SPD=opteed OPTEE_ALLOW_SMC_LOAD=1 CROS_WIDEVINE_SMC=1 PLAT_XLAT_TABLES_DYNAMIC=1 FVP_TRUSTED_SRAM_SIZE=384
Jeffrey Kardatzke09e18e22023-01-25 12:24:13 -0800245
Jayanth Dodderi Chidanand508936d2023-12-22 14:33:38 +0000246# Report Context_Memory
247clean_build $fvp_common_flags PLATFORM_REPORT_CTX_MEM_USE=1
248
Govindraj Rajaef67db82024-05-02 09:57:13 -0500249# Build newer CPU's with no model available yet.
250clean_build $fvp_common_flags CTX_INCLUDE_AARCH32_REGS=0 HW_ASSISTED_COHERENCY=1 \
251 USE_COHERENT_MEM=0 BUILD_CPUS_WITH_NO_FVP_MODEL=1 FVP_TRUSTED_SRAM_SIZE=384
252
Fathi Boudra422bf772019-12-02 11:10:16 +0200253#
254# Juno platform
255# We'll use the following flags for all Juno builds.
256#
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500257juno_common_flags="$(common_flags) PLAT=juno"
Fathi Boudra422bf772019-12-02 11:10:16 +0200258clean_build $juno_common_flags SPD=tspd ${ARM_TBB_OPTIONS}
Elizabeth Ho4cdb2f42023-07-11 12:27:14 +0100259clean_build $juno_common_flags EL3_PAYLOAD_BASE=0x80000000
Manish V Badarkhe05626442023-09-12 09:54:50 +0100260clean_build $juno_common_flags ENABLE_STACK_PROTECTOR=strong ETHOSN_NPU_DRIVER=1
Harrison Mutaid8aff2a2024-05-08 10:40:21 +0000261# FIXME: temporarily disable debug builds for this configuration until BL2 size
262# issues are resolved.
Harrison Mutaic70ba542024-05-09 13:17:12 +0000263clean_build "$(common_flags release) PLAT=juno" ${ARM_TBB_OPTIONS} \
Harrison Mutaid8aff2a2024-05-08 10:40:21 +0000264 ENABLE_STACK_PROTECTOR=strong ETHOSN_NPU_DRIVER=1 ETHOSN_NPU_TZMP1=1
Fathi Boudra422bf772019-12-02 11:10:16 +0200265clean_build $juno_common_flags CSS_USE_SCMI_SDS_DRIVER=0
Leonardo Sandovaleb1d3ce2020-08-06 16:04:29 -0500266
Jayanth Dodderi Chidanand055394a2022-10-19 09:20:20 +0100267# TRNG Service
268clean_build $juno_common_flags TRNG_SUPPORT=1
269
Fathi Boudra422bf772019-12-02 11:10:16 +0200270#
Aditya Angadi634d61f2021-01-04 09:30:20 +0530271# Reference Design platform RD-V1
Zelalemc9531f82020-08-04 15:37:08 -0500272#
Aditya Angadi634d61f2021-01-04 09:30:20 +0530273make $(common_flags) PLAT=rdv1 ${ARM_TBB_OPTIONS} all
Zelalemc9531f82020-08-04 15:37:08 -0500274
275#
Aditya Angadi61c54762021-01-04 09:30:52 +0530276# Reference Design platform RD-V1-MC
Zelalemc9531f82020-08-04 15:37:08 -0500277#
Rohit Mathew17675f22024-02-14 22:41:37 +0000278make $(common_flags) PLAT=rdv1mc ${ARM_TBB_OPTIONS} NRD_CHIP_COUNT=4 all
Zelalemc9531f82020-08-04 15:37:08 -0500279
280#
Vijayenthiran Subramaniama66de332020-11-23 14:20:14 +0530281# Reference Design Platform RD-N2
282#
283make $(common_flags) PLAT=rdn2 ${ARM_TBB_OPTIONS} all
Manish Pandeyf3816802023-10-11 17:13:58 +0100284
Nishant Sharmabd7092e2023-10-11 09:17:13 +0100285# SPMC At EL3 Support
286make $(common_flags) PLAT=rdn2 ${ARM_TBB_OPTIONS} SPMC_AT_EL3=1 SPD=spmd \
287 SPMD_SPM_AT_SEL2=0 BL32=1 SPMC_AT_EL3_SEL0_SP=1 EL3_EXCEPTION_HANDLING=1 \
288 PLAT_RO_XLAT_TABLES=1 all
Vijayenthiran Subramaniama66de332020-11-23 14:20:14 +0530289
290#
Jerry Wang700472b2024-07-12 11:36:42 +0100291# Reference Design Platform RD-V3
Nuno Lopesd791e272024-04-25 14:46:49 +0100292#
Jerry Wang700472b2024-07-12 11:36:42 +0100293make $(common_flags) PLAT=rdv3 ${ARM_TBB_OPTIONS} COT=cca DEBUG=1 \
Nuno Lopesd791e272024-04-25 14:46:49 +0100294 ENABLE_RME=1 MEASURED_BOOT=1 PLAT_MHU_VERSION=3 RMM=/dev/null \
295 RME_GPT_BITLOCK_BLOCK=0 all
296
297#
Zelalemc9531f82020-08-04 15:37:08 -0500298# Neoverse N1 SDP platform
299#
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500300make $(common_flags) PLAT=n1sdp ${ARM_TBB_OPTIONS} all
Zelalemc9531f82020-08-04 15:37:08 -0500301
302#
303# FVP VE platform
304#
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500305make $(common_flags) PLAT=fvp_ve AARCH32_SP=sp_min ARCH=aarch32 \
Zelalemc9531f82020-08-04 15:37:08 -0500306 CROSS_COMPILE=arm-none-eabi- ARM_ARCH_MAJOR=7 \
307 ARM_CORTEX_A5=yes ARM_XLAT_TABLES_LIB_V1=1 \
308 FVP_HW_CONFIG_DTS=fdts/fvp-ve-Cortex-A5x1.dts all
309
310#
311# A5 DesignStart Platform
312#
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500313make $(common_flags) PLAT=a5ds AARCH32_SP=sp_min ARCH=aarch32 \
Zelalemc9531f82020-08-04 15:37:08 -0500314 ARM_ARCH_MAJOR=7 ARM_CORTEX_A5=yes ARM_XLAT_TABLES_LIB_V1=1 \
315 CROSS_COMPILE=arm-none-eabi- FVP_HW_CONFIG_DTS=fdts/a5ds.dts
316
317#
318# Corstone700 Platform
319#
320
321corstone700_common_flags="CROSS_COMPILE=arm-none-eabi- \
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500322 $(common_flags) \
Zelalemc9531f82020-08-04 15:37:08 -0500323 PLAT=corstone700 \
324 ARCH=aarch32 \
325 RESET_TO_SP_MIN=1 \
326 AARCH32_SP=sp_min \
327 ARM_LINUX_KERNEL_AS_BL33=0 \
328 ARM_PRELOADED_DTB_BASE=0x80400000 \
329 ENABLE_PIE=1 \
Zelalemc9531f82020-08-04 15:37:08 -0500330 ENABLE_STACK_PROTECTOR=all \
331 all"
332
333echo "Info: Building Corstone700 FVP ..."
334
335make TARGET_PLATFORM=fvp ${corstone700_common_flags}
336
337echo "Info: Building Corstone700 FPGA ..."
338
339make TARGET_PLATFORM=fpga ${corstone700_common_flags}
340
341#
342# Arm internal FPGA port
343#
Andre Przywara13361b62022-04-26 11:16:55 +0100344make PLAT=arm_fpga $(common_flags release) \
345 FPGA_PRELOADED_DTB_BASE=0x88000000 PRELOADED_BL33_BASE=0x82080000 all
Zelalemc9531f82020-08-04 15:37:08 -0500346
347#
Usama Arifcba711d2021-08-04 15:53:42 +0100348# Total Compute platforms
Zelalemc9531f82020-08-04 15:37:08 -0500349#
Joel Goddard571a93c2024-02-29 15:31:48 +0000350clean_build $(common_flags) PLAT=tc TARGET_PLATFORM=2 ${ARM_TBB_OPTIONS} MEASURED_BOOT=1 \
351 PLAT_MHU_VERSION=3
David Vincze82db6932024-02-21 12:05:50 +0100352clean_build $(common_flags) PLAT=tc TARGET_PLATFORM=2 ${ARM_TBB_OPTIONS} MEASURED_BOOT=1 \
353 DICE_PROTECTION_ENVIRONMENT=1 QCBOR_DIR=$(pwd)/qcbor
David Vinczed8ed5622024-02-23 17:00:12 +0100354clean_build $(common_flags) PLAT=tc TARGET_PLATFORM=2 ${ARM_TBB_OPTIONS} PLATFORM_TEST=rse-nv-counters
Manish V Badarkhe58a88f02023-11-06 21:42:11 +0000355clean_build $(common_flags) PLAT=tc TARGET_PLATFORM=2 ${ARM_TBB_OPTIONS} PLATFORM_TEST=tfm-testsuite \
Manish V Badarkhe8f3a3fa2024-03-13 11:37:46 +0000356 MEASURED_BOOT=1 TF_M_TESTS_PATH=$(pwd)/../tf-m-tests TF_M_EXTRAS_PATH=$(pwd)/../tf-m-extras
Quoc Khanh Le2acaceb2024-06-20 15:07:43 +0100357clean_build $(common_flags) PLAT=tc TARGET_PLATFORM=3 ${ARM_TBB_OPTIONS} \
358 PLAT_MHU_VERSION=3
359clean_build $(common_flags) PLAT=tc TARGET_PLATFORM=3 ${ARM_TBB_OPTIONS} PLATFORM_TEST=rse-rotpk
360clean_build $(common_flags) PLAT=tc TARGET_PLATFORM=3 ${ARM_TBB_OPTIONS} PLATFORM_TEST=rse-nv-counters
361clean_build $(common_flags) PLAT=tc TARGET_PLATFORM=3 ${ARM_TBB_OPTIONS} PLATFORM_TEST=tfm-testsuite \
362 TF_M_TESTS_PATH=$(pwd)/../tf-m-tests TF_M_EXTRAS_PATH=$(pwd)/../tf-m-extras
Leo Yan45d51632024-08-27 16:02:28 +0100363clean_build $(common_flags) PLAT=tc TARGET_PLATFORM=4 ${ARM_TBB_OPTIONS} \
364 PLAT_MHU_VERSION=3
Fathi Boudra422bf772019-12-02 11:10:16 +0200365
Chandni Cherukurifb803e12020-10-01 17:49:08 +0530366#
367# Morello platform
368#
Chandni Cherukuricbd45962021-12-12 13:37:33 +0530369clean_build $(common_flags) PLAT=morello TARGET_PLATFORM=fvp ${ARM_TBB_OPTIONS}
370clean_build $(common_flags) PLAT=morello TARGET_PLATFORM=soc ${ARM_TBB_OPTIONS}
Chandni Cherukurifb803e12020-10-01 17:49:08 +0530371
Abdellatif El Khlific16fe912021-08-03 12:35:16 +0100372#
Vishnu Banavath2cb72b32022-01-20 14:27:55 +0000373# corstone1000 Platform
Abdellatif El Khlific16fe912021-08-03 12:35:16 +0100374#
375
376make $(common_flags) \
Vishnu Banavath2cb72b32022-01-20 14:27:55 +0000377 PLAT=corstone1000 \
Abdellatif El Khlific16fe912021-08-03 12:35:16 +0100378 SPD=spmd \
379 TARGET_PLATFORM=fpga \
380 ENABLE_STACK_PROTECTOR=strong \
381 ENABLE_PIE=1 \
Maksims Svecovs7a0da522023-03-06 16:28:27 +0000382 RESET_TO_BL2=1 \
Abdellatif El Khlific16fe912021-08-03 12:35:16 +0100383 SPMD_SPM_AT_SEL2=0 \
384 ${ARM_TBB_OPTIONS} \
385 CREATE_KEYS=1 \
386 COT=tbbr \
387 ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem \
388 bl2 \
389 bl31
390
johpow01aac58582021-10-05 16:51:34 -0500391#
392# FVP-R platform
393#
394clean_build $(common_flags) PLAT=fvp_r ${ARM_TBB_OPTIONS} ENABLE_STACK_PROTECTOR=all
395
Fathi Boudra422bf772019-12-02 11:10:16 +0200396# Partners' platforms.
397# Enable as many features as possible.
398# We don't need to clean between each build here because we only do one build
399# per platform so we don't hit the build flags dependency problem.
Fathi Boudra422bf772019-12-02 11:10:16 +0200400
Manish Pandey9c0ee742021-07-08 09:55:59 +0100401# Platforms from Mediatek
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500402make PLAT=mt8173 $(common_flags) all
403make PLAT=mt8183 $(common_flags) all
Rex-BC Chen946cace2021-11-17 10:15:42 +0800404make PLAT=mt8186 $(common_flags) COREBOOT=1 all
Bo-Chen Chen4d63afd2022-08-30 16:34:57 +0800405make PLAT=mt8188 $(common_flags) COREBOOT=1 all
Zelalemd86e8762020-08-21 18:24:28 -0500406make PLAT=mt8192 $(common_flags) COREBOOT=1 all
Manish Pandey9c0ee742021-07-08 09:55:59 +0100407make PLAT=mt8195 $(common_flags) COREBOOT=1 all
Zelalemd86e8762020-08-21 18:24:28 -0500408
409# Platforms from Qualcomm
410make PLAT=sc7180 $(common_flags) COREBOOT=1 all
Fathi Boudra422bf772019-12-02 11:10:16 +0200411
Zelalemc9531f82020-08-04 15:37:08 -0500412make PLAT=rk3288 CROSS_COMPILE=arm-none-eabi- \
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500413 $(common_flags) ARCH=aarch32 AARCH32_SP=sp_min all
Madhukar Pappireddyd491ad02020-12-03 10:37:05 -0600414make PLAT=rk3368 $(common_flags) COREBOOT=1 \
415 ENABLE_STACK_PROTECTOR=strong all
416make PLAT=rk3399 $(common_flags) COREBOOT=1 PLAT_RK_DP_HDCP=1 \
417 ENABLE_STACK_PROTECTOR=strong all
418make PLAT=rk3328 $(common_flags) COREBOOT=1 PLAT_RK_SECURE_DDR_MINILOADER=1 \
419 ENABLE_STACK_PROTECTOR=strong all
XiaoDong Huang9c7c0af2023-07-05 14:26:39 +0800420make PLAT=rk3588 $(common_flags) COREBOOT=1 PLAT_RK_SECURE_DDR_MINILOADER=1 \
421 ENABLE_STACK_PROTECTOR=strong all
Madhukar Pappireddyd491ad02020-12-03 10:37:05 -0600422make PLAT=px30 $(common_flags) PLAT_RK_SECURE_DDR_MINILOADER=1 \
423 ENABLE_STACK_PROTECTOR=strong all
Fathi Boudra422bf772019-12-02 11:10:16 +0200424
425# Although we do several consecutive builds for the Tegra platform below, we
426# don't need to clean between each one because the Tegra makefiles specify
427# a different build directory per SoC.
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500428make PLAT=tegra TARGET_SOC=t210 $(common_flags) all
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500429make PLAT=tegra TARGET_SOC=t186 $(common_flags) all
430make PLAT=tegra TARGET_SOC=t194 $(common_flags) all
Fathi Boudra422bf772019-12-02 11:10:16 +0200431
432# For the Xilinx platform, artificially increase the extents of BL31 memory
433# (using the platform-specific build options ZYNQMP_ATF_MEM_{BASE,SIZE}).
434# If we keep the default values, BL31 doesn't fit when it is built with all
435# these build flags.
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500436make PLAT=zynqmp $(common_flags) \
Fathi Boudra422bf772019-12-02 11:10:16 +0200437 RESET_TO_BL31=1 SPD=tspd \
Zelalem4f3633e2021-06-18 11:53:47 -0500438 SDEI_SUPPORT=1 \
Fathi Boudra422bf772019-12-02 11:10:16 +0200439 ZYNQMP_ATF_MEM_BASE=0xFFFC0000 ZYNQMP_ATF_MEM_SIZE=0x00040000 \
440 all
441
Zelalemc9531f82020-08-04 15:37:08 -0500442# Build both for silicon (default) and virtual QEMU platform.
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500443clean_build PLAT=versal $(common_flags)
444clean_build PLAT=versal $(common_flags) VERSAL_PLATFORM=versal_virt
Zelalemc9531f82020-08-04 15:37:08 -0500445
Michal Simek0f135242022-09-20 15:24:56 +0200446# Build Xilinx Versal NET platform
447clean_build PLAT=versal_net $(common_flags)
448
Jayanth Dodderi Chidanand0a2dd1e2022-10-27 11:17:37 +0100449# Build Xilinx Versal NET without Platform Management support
450clean_build PLAT=versal_net $(common_flags) TFA_NO_PM=1
451
Amit Nagalfb428442024-06-11 12:01:23 +0530452# Build Xilinx Versal Gen 2 platform
453clean_build PLAT=versal2 $(common_flags)
454
Zelalemc9531f82020-08-04 15:37:08 -0500455# Platforms from Allwinner
Andre Przywara3a78c102022-04-26 11:08:54 +0100456clean_build PLAT=sun50i_a64 $(common_flags release) all
457clean_build PLAT=sun50i_a64 $(common_flags release) SUNXI_PSCI_USE_NATIVE=0 all
458clean_build PLAT=sun50i_a64 $(common_flags release) SUNXI_PSCI_USE_SCPI=0 all
459clean_build PLAT=sun50i_a64 $(common_flags release) SUNXI_AMEND_DTB=1 all
Andre Przywaracf78a512021-09-03 14:59:38 +0100460clean_build PLAT=sun50i_h6 $(common_flags) all
461clean_build PLAT=sun50i_h6 $(common_flags) SUNXI_PSCI_USE_NATIVE=0 all
462clean_build PLAT=sun50i_h6 $(common_flags) SUNXI_PSCI_USE_SCPI=0 all
463clean_build PLAT=sun50i_h616 $(common_flags) all
464clean_build PLAT=sun50i_r329 $(common_flags) all
Zelalemc9531f82020-08-04 15:37:08 -0500465
466# Platforms from i.MX
467make AARCH32_SP=optee ARCH=aarch32 ARM_ARCH_MAJOR=7 ARM_CORTEX_A7=yes \
468 CROSS_COMPILE=arm-none-eabi- PLAT=warp7 ${TBB_OPTIONS} \
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500469 $(common_flags) all
Zelalemc9531f82020-08-04 15:37:08 -0500470make AARCH32_SP=optee ARCH=aarch32 CROSS_COMPILE=arm-none-eabi- PLAT=picopi \
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500471 $(common_flags) all
Ying-Chun Liu (PaulLiu)f6528982021-11-17 17:20:00 +0800472make PLAT=imx8mm $(common_flags) NEED_BL2=yes MEASURED_BOOT=1 \
laurenw-arm8531e702022-06-09 15:32:37 -0500473 MBOOT_EL_HASH_ALG=sha256 ${TBB_OPTIONS} all
Madhukar Pappireddyc3ec06b2022-05-18 11:15:16 -0500474make PLAT=imx8mn $(common_flags) SDEI_SUPPORT=1 all
Ying-Chun Liu (PaulLiu)413e6102021-09-14 00:22:08 +0800475make PLAT=imx8mp $(common_flags) NEED_BL2=yes ${TBB_OPTIONS} all
Zelalemc9531f82020-08-04 15:37:08 -0500476
Jacky Baib6cecc82021-06-07 09:49:46 +0800477# Due to the limited OCRAM space that can be used for TF-A, build test
478# will report failure caused by too small RAM size, so comment out the
479# build test for imx8mq in CI. It can also resolve the following ticket:
Zelalemc9531f82020-08-04 15:37:08 -0500480# https://developer.trustedfirmware.org/T626
Jacky Baib6cecc82021-06-07 09:49:46 +0800481#make PLAT=imx8mq $(common_flags release) all
Zelalemc9531f82020-08-04 15:37:08 -0500482
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500483make PLAT=imx8qm $(common_flags) all
484make PLAT=imx8qx $(common_flags) all
Zelalemc9531f82020-08-04 15:37:08 -0500485
Jacky Baif5e936c2023-12-27 11:11:09 +0800486make PLAT=imx8ulp $(common_flags) all
487
Jacky Bai87091a62023-06-21 16:25:12 +0800488make PLAT=imx93 $(common_flags) all
489
Olivier Deprezbac70192021-04-02 08:55:36 +0200490# Platforms for NXP Layerscape
Jiafei Pane48e56c2021-09-30 10:32:54 +0800491nxp_sb_flags="TRUSTED_BOARD_BOOT=1 CST_DIR=$(pwd) SPD=opteed"
492nxp_sb_fuse_flags="${nxp_sb_flags} FUSE_PROG=1"
493
494# Platform lx2
Olivier Deprezbac70192021-04-02 08:55:36 +0200495make PLAT=lx2160aqds $(common_flags) all
496make PLAT=lx2160ardb $(common_flags) all
Madhukar Pappireddyf93a4d42021-06-01 17:44:51 -0500497
498#CSF Based CoT:
Jiafei Pane48e56c2021-09-30 10:32:54 +0800499clean_build PLAT=lx2162aqds $(common_flags) BOOT_MODE=flexspi_nor \
500 $nxp_sb_fuse_flags DDR_PHY_BIN_PATH=$(pwd)
Madhukar Pappireddyf93a4d42021-06-01 17:44:51 -0500501
502#X509 Based CoT
Jiafei Pane48e56c2021-09-30 10:32:54 +0800503clean_build PLAT=lx2162aqds $(common_flags) BOOT_MODE=flexspi_nor \
504 $nxp_sb_flags GENERATE_COT=1 \
Madhukar Pappireddyf93a4d42021-06-01 17:44:51 -0500505 MBEDTLS_DIR=$(pwd)/mbedtls
506
507#BOOT_MODE=emmc and Stack protector
Jiafei Pane48e56c2021-09-30 10:32:54 +0800508clean_build PLAT=lx2162aqds $(common_flags) BOOT_MODE=emmc \
509 $nxp_sb_fuse_flags ENABLE_STACK_PROTECTOR=strong
510
511# Platform ls1028ardb
512clean_build PLAT=ls1028ardb $(common_flags) all BOOT_MODE=flexspi_nor
513clean_build PLAT=ls1028ardb $(common_flags) all BOOT_MODE=emmc
514clean_build PLAT=ls1028ardb $(common_flags) all BOOT_MODE=sd
515
Jiafei Pan5aa8fc72021-11-17 22:12:12 +0800516# ls1028a Secure Boot
Jiafei Pane48e56c2021-09-30 10:32:54 +0800517clean_build PLAT=ls1028ardb $(common_flags) all BOOT_MODE=flexspi_nor $nxp_sb_fuse_flags
518clean_build PLAT=ls1028ardb $(common_flags) all BOOT_MODE=emmc $nxp_sb_fuse_flags
519clean_build PLAT=ls1028ardb $(common_flags) all BOOT_MODE=sd $nxp_sb_fuse_flags
Olivier Deprezbac70192021-04-02 08:55:36 +0200520
Jiafei Pan5aa8fc72021-11-17 22:12:12 +0800521# Platform ls1043ardb
522clean_build PLAT=ls1043ardb $(common_flags) all BOOT_MODE=nor
523clean_build PLAT=ls1043ardb $(common_flags) all BOOT_MODE=nand
524clean_build PLAT=ls1043ardb $(common_flags) all BOOT_MODE=sd
525
526# ls1043ardb Secure Boot
527clean_build PLAT=ls1043ardb $(common_flags) all BOOT_MODE=nor $nxp_sb_fuse_flags
528clean_build PLAT=ls1043ardb $(common_flags) all BOOT_MODE=nand $nxp_sb_fuse_flags
529clean_build PLAT=ls1043ardb $(common_flags) all BOOT_MODE=sd $nxp_sb_fuse_flags
530
Jiafei Panbd0c22a2022-01-29 00:04:44 +0800531# ls1046ardb Secure Boot
532clean_build PLAT=ls1046ardb $(common_flags) all BOOT_MODE=qspi $nxp_sb_fuse_flags
533clean_build PLAT=ls1046ardb $(common_flags) all BOOT_MODE=sd $nxp_sb_fuse_flags
534clean_build PLAT=ls1046ardb $(common_flags) all BOOT_MODE=emmc $nxp_sb_fuse_flags
535
536# ls1046afrwy Secure Boot
537clean_build PLAT=ls1046afrwy $(common_flags) all BOOT_MODE=qspi $nxp_sb_fuse_flags
538clean_build PLAT=ls1046afrwy $(common_flags) all BOOT_MODE=sd $nxp_sb_fuse_flags
539
540# ls1046aqds Secure Boot
541clean_build PLAT=ls1046aqds $(common_flags) all BOOT_MODE=qspi $nxp_sb_fuse_flags
542clean_build PLAT=ls1046aqds $(common_flags) all BOOT_MODE=sd $nxp_sb_fuse_flags
543clean_build PLAT=ls1046aqds $(common_flags) all BOOT_MODE=nor $nxp_sb_fuse_flags
544clean_build PLAT=ls1046aqds $(common_flags) all BOOT_MODE=nand $nxp_sb_fuse_flags
545
Jiafei Pan332cd792022-02-24 16:44:48 +0800546# ls1088ardb Secure Boot
547clean_build PLAT=ls1088ardb $(common_flags) all BOOT_MODE=qspi $nxp_sb_fuse_flags
548clean_build PLAT=ls1088ardb $(common_flags) all BOOT_MODE=sd $nxp_sb_fuse_flags
549
550# ls1088aqds Secure Boot
551clean_build PLAT=ls1088aqds $(common_flags) all BOOT_MODE=qspi $nxp_sb_fuse_flags
552clean_build PLAT=ls1088aqds $(common_flags) all BOOT_MODE=sd $nxp_sb_fuse_flags
553clean_build PLAT=ls1088aqds $(common_flags) all BOOT_MODE=nor $nxp_sb_fuse_flags
554
Ghennadi Procopciuc731b0042024-02-01 09:22:26 +0200555# s32g274ardb2
556clean_build PLAT=s32g274ardb2 $(common_flags) all
557
Zelalemc9531f82020-08-04 15:37:08 -0500558# Platforms from Intel
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500559make PLAT=stratix10 $(common_flags) all
560make PLAT=agilex $(common_flags) all
Sieu Mun Tang9081bac2023-05-29 18:08:24 +0800561make PLAT=agilex5 $(common_flags) all
Sieu Mun Tang03b57362022-03-05 01:54:59 +0800562make PLAT=n5x $(common_flags) all
Zelalemc9531f82020-08-04 15:37:08 -0500563
564# Platforms from Broadcom
Madhukar Pappireddy97ad2582021-11-15 10:29:23 -0600565clean_build PLAT=stingray $(common_flags) BOARD_CFG=bcm958742t \
566 INCLUDE_EMMC_DRIVER_ERASE_CODE=1 DRIVER_I2C_ENABLE=1
567clean_build PLAT=stingray $(common_flags) BOARD_CFG=bcm958742t-ns3 \
568 INCLUDE_EMMC_DRIVER_ERASE_CODE=1 USE_USB=yes
Zelalemc9531f82020-08-04 15:37:08 -0500569
570# Platforms from Marvell
Madhukar Pappireddy4fce99e2021-09-15 14:33:35 -0500571make PLAT=a3700 $(common_flags) SCP_BL2=/dev/null CM3_SYSTEM_RESET=1 \
Manish Pandey9ef33c52022-10-25 16:41:49 +0100572 A3720_DB_PM_WAKEUP_SRC=1 HANDLE_EA_EL3_FIRST_NS=1 all
Zelalemc9531f82020-08-04 15:37:08 -0500573
Leonardo Sandovalc0443772020-11-12 11:22:48 -0600574# Source files from mv-ddr-marvell repository are necessary
575# to build below four platforms
Manish Pandey7c1e7452021-11-05 12:54:15 +0000576wget https://downloads.trustedfirmware.org/tf-a/mv-ddr-marvell/mv-ddr-marvell-5d41a995637de1dbc93f193db6ef0c8954cab316.tar.gz 2> /dev/null
577tar -xzf mv-ddr-marvell-5d41a995637de1dbc93f193db6ef0c8954cab316.tar.gz 2> /dev/null
Leonardo Sandovalc0443772020-11-12 11:22:48 -0600578mv mv-ddr-marvell drivers/marvell/mv_ddr
Zelalemc9531f82020-08-04 15:37:08 -0500579
Leonardo Sandovalc0443772020-11-12 11:22:48 -0600580# These platforms from Marvell have dependency on GCC-6.2.1 toolchain
Pali Rohár8f890402021-07-19 13:48:05 +0200581make PLAT=a80x0 DEBUG=1 SCP_BL2=/dev/null BL33=/dev/null MV_DDR_PATH=$PWD/drivers/marvell/mv_ddr \
Pali Rohárc344a622021-07-15 22:01:04 +0200582 CROSS_COMPILE="$(set_cross_compile_gcc_linaro_toolchain)" all mrvl_flash
Pali Rohár8f890402021-07-19 13:48:05 +0200583make PLAT=a80x0_mcbin DEBUG=1 SCP_BL2=/dev/null BL33=/dev/null MV_DDR_PATH=$PWD/drivers/marvell/mv_ddr \
Pali Rohárc344a622021-07-15 22:01:04 +0200584 CROSS_COMPILE="$(set_cross_compile_gcc_linaro_toolchain)" all mrvl_flash
Pali Rohár8f890402021-07-19 13:48:05 +0200585make PLAT=a70x0 DEBUG=1 SCP_BL2=/dev/null BL33=/dev/null MV_DDR_PATH=$PWD/drivers/marvell/mv_ddr \
Pali Rohárc344a622021-07-15 22:01:04 +0200586 CROSS_COMPILE="$(set_cross_compile_gcc_linaro_toolchain)" all mrvl_flash
Pali Rohár8f890402021-07-19 13:48:05 +0200587make PLAT=a70x0_amc DEBUG=1 SCP_BL2=/dev/null BL33=/dev/null MV_DDR_PATH=$PWD/drivers/marvell/mv_ddr \
Pali Rohárc344a622021-07-15 22:01:04 +0200588 CROSS_COMPILE="$(set_cross_compile_gcc_linaro_toolchain)" all mrvl_flash
Robert Markodf3319e2021-10-20 11:01:12 +0200589make PLAT=a70x0_mochabin DEBUG=1 SCP_BL2=/dev/null BL33=/dev/null MV_DDR_PATH=$PWD/drivers/marvell/mv_ddr \
590 CROSS_COMPILE="$(set_cross_compile_gcc_linaro_toolchain)" all mrvl_flash
Pali Rohár8f890402021-07-19 13:48:05 +0200591make PLAT=a80x0_puzzle DEBUG=1 SCP_BL2=/dev/null BL33=/dev/null MV_DDR_PATH=$PWD/drivers/marvell/mv_ddr \
Pali Rohárc344a622021-07-15 22:01:04 +0200592 CROSS_COMPILE="$(set_cross_compile_gcc_linaro_toolchain)" all mrvl_flash
Pali Rohár8f890402021-07-19 13:48:05 +0200593make PLAT=t9130 DEBUG=1 SCP_BL2=/dev/null BL33=/dev/null MV_DDR_PATH=$PWD/drivers/marvell/mv_ddr \
Pali Rohárc344a622021-07-15 22:01:04 +0200594 CROSS_COMPILE="$(set_cross_compile_gcc_linaro_toolchain)" all mrvl_flash
Madhukar Pappireddy4fce99e2021-09-15 14:33:35 -0500595make PLAT=t9130_cex7_eval DEBUG=1 SCP_BL2=/dev/null BL33=/dev/null MV_DDR_PATH=$PWD/drivers/marvell/mv_ddr \
596 CROSS_COMPILE="$(set_cross_compile_gcc_linaro_toolchain)" all mrvl_flash
Leonardo Sandovaleb1d3ce2020-08-06 16:04:29 -0500597
Leonardo Sandovalc0443772020-11-12 11:22:48 -0600598# Removing the source files
599rm -rf drivers/marvell/mv_ddr 2> /dev/null
Zelalemc9531f82020-08-04 15:37:08 -0500600
601# Platforms from Meson
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500602make PLAT=gxbb $(common_flags) all
603make PLAT=gxl $(common_flags) all
604make PLAT=g12a $(common_flags) all
Zelalemc9531f82020-08-04 15:37:08 -0500605
606# Platforms from Renesas
607# Renesas R-Car D3 Automotive SoC
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500608clean_build PLAT=rcar $(common_flags) BL32=Makefile \
Zelalemc9531f82020-08-04 15:37:08 -0500609 BL33=Makefile LIFEC_DBSC_PROTECT_ENABLE=0 LSI=D3 \
610 MBEDTLS_DIR=$(pwd)/mbedtls PMIC_ROHM_BD9571=0 \
611 RCAR_AVS_SETTING_ENABLE=0 SPD=none RCAR_LOSSY_ENABLE=0 \
612 RCAR_SA0_SIZE=0 RCAR_SYSTEM_SUSPEND=0 TRUSTED_BOARD_BOOT=1
613
614# Renesas R-Car H3 Automotive SoC
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500615clean_build PLAT=rcar $(common_flags) BL32=Makefile \
Zelalemc9531f82020-08-04 15:37:08 -0500616 BL33=Makefile MBEDTLS_DIR=$(pwd)/mbedtls LSI=H3 \
617 MACHINE=ulcb PMIC_LEVEL_MODE=0 RCAR_DRAM_LPDDR4_MEMCONF=0 \
618 RCAR_DRAM_SPLIT=1 RCAR_GEN3_ULCB=1 SPD=opteed \
619 TRUSTED_BOARD_BOOT=1
620
621# Renesas R-Car H3N Automotive SoC
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500622clean_build PLAT=rcar $(common_flags) BL32=Makefile \
Zelalemc9531f82020-08-04 15:37:08 -0500623 BL33=Makefile MBEDTLS_DIR=$(pwd)/mbedtls LSI=H3N \
624 SPD=opteed TRUSTED_BOARD_BOOT=1
625
626# Renesas R-Car M3 Automotive SoC
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500627clean_build PLAT=rcar $(common_flags) BL32=Makefile \
Zelalemc9531f82020-08-04 15:37:08 -0500628 BL33=Makefile MBEDTLS_DIR=$(pwd)/mbedtls LSI=M3 \
629 MACHINE=ulcb PMIC_LEVEL_MODE=0 RCAR_DRAM_LPDDR4_MEMCONF=0 \
630 RCAR_DRAM_SPLIT=2 RCAR_GEN3_ULCB=1 SPD=opteed \
631 TRUSTED_BOARD_BOOT=1
632
633# Renesas R-Car M3N Automotive SoC
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500634clean_build PLAT=rcar $(common_flags) BL32=Makefile \
Zelalemc9531f82020-08-04 15:37:08 -0500635 BL33=Makefile MBEDTLS_DIR=$(pwd)/mbedtls LSI=M3N \
636 MACHINE=ulcb PMIC_LEVEL_MODE=0 RCAR_DRAM_LPDDR4_MEMCONF=0 \
637 RCAR_GEN3_ULCB=1 SPD=opteed TRUSTED_BOARD_BOOT=1
638
639# Renesas R-Car E3 Automotive SoC
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500640clean_build PLAT=rcar $(common_flags) BL32=Makefile \
Zelalemc9531f82020-08-04 15:37:08 -0500641 BL33=Makefile MBEDTLS_DIR=$(pwd)/mbedtls LSI=E3 \
642 RCAR_AVS_SETTING_ENABLE=0 RCAR_DRAM_DDR3L_MEMCONF=0 \
643 RCAR_SA0_SIZE=0 SPD=opteed TRUSTED_BOARD_BOOT=1
644
645# Renesas R-Car V3M Automotive SoC
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500646clean_build PLAT=rcar $(common_flags) BL32=Makefile \
Zelalemc9531f82020-08-04 15:37:08 -0500647 MBEDTLS_DIR=$(pwd)/mbedtls BL33=Makefile LSI=V3M MACHINE=eagle \
648 PMIC_ROHM_BD9571=0 RCAR_DRAM_SPLIT=0 RCAR_SYSTEM_SUSPEND=0 \
649 AVS_SETTING_ENABLE=0 SPD=none TRUSTED_BOARD_BOOT=1
650
Zelalemf4299672021-01-29 12:52:59 -0600651# Renesas HiHope RZ/G2M development kit
652clean_build PLAT=rzg $(common_flags) \
653 MBEDTLS_DIR=$(pwd)/mbedtls LSI=G2M \
654 RCAR_DRAM_SPLIT=2 RCAR_LOSSY_ENABLE=1 SPD=none
655
Zelalemc9531f82020-08-04 15:37:08 -0500656# Platforms from ST
Yann Gautier868044b2024-06-19 10:42:51 +0200657stm32mp1_common_flags="ARCH=aarch32 \
Yann Gautierdfd8aa82022-11-02 14:34:26 +0100658 ARM_ARCH_MAJOR=7 \
659 CROSS_COMPILE=arm-none-eabi- \
660 ENABLE_STACK_PROTECTOR=strong \
661 PLAT=stm32mp1"
662
Yann Gautiera69cf792021-09-01 11:19:01 +0200663# STM32MP1 SDMMC boot
Yann Gautierb6821192024-06-19 10:45:56 +0200664clean_build $(common_flags) ${stm32mp1_common_flags} STM32MP_SDMMC=1 \
Yann Gautiera69cf792021-09-01 11:19:01 +0200665 BUILD_PLAT=build/stm32mp1-sdmmc/debug \
Yann Gautierdfd8aa82022-11-02 14:34:26 +0100666 AARCH32_SP=sp_min bl2 bl32
Yann Gautiera69cf792021-09-01 11:19:01 +0200667
Yann Gautier15c45392023-08-21 11:03:33 +0200668# STM32MP1 SDMMC boot BL2 without AARCH32_SP
Yann Gautierb6821192024-06-19 10:45:56 +0200669clean_build $(common_flags) ${stm32mp1_common_flags} STM32MP_SDMMC=1 \
Yann Gautier15c45392023-08-21 11:03:33 +0200670 BUILD_PLAT=build/stm32mp1-sdmmc/debug \
671 bl2
672
Yann Gautierbd871522024-01-05 15:13:58 +0100673# STM32MP1 SDMMC boot BL2 with OP-TEE & FWU
Yann Gautierb6821192024-06-19 10:45:56 +0200674clean_build $(common_flags) ${stm32mp1_common_flags} STM32MP_SDMMC=1 \
Yann Gautierbd871522024-01-05 15:13:58 +0100675 BUILD_PLAT=build/stm32mp1-sdmmc/debug \
676 PSA_FWU_SUPPORT=1 AARCH32_SP=optee \
677 bl2
678
Yann Gautiera69cf792021-09-01 11:19:01 +0200679# STM32MP1 eMMC boot
Yann Gautierb6821192024-06-19 10:45:56 +0200680clean_build $(common_flags) ${stm32mp1_common_flags} STM32MP_EMMC=1 \
Yann Gautiera69cf792021-09-01 11:19:01 +0200681 BUILD_PLAT=build/stm32mp1-emmc/debug \
Yann Gautierdfd8aa82022-11-02 14:34:26 +0100682 AARCH32_SP=sp_min bl2 bl32
Yann Gautiera69cf792021-09-01 11:19:01 +0200683
684# STM32MP1 Raw NAND boot
Yann Gautierb6821192024-06-19 10:45:56 +0200685clean_build $(common_flags) ${stm32mp1_common_flags} STM32MP_RAW_NAND=1 \
Yann Gautiera69cf792021-09-01 11:19:01 +0200686 BUILD_PLAT=build/stm32mp1-nand/debug \
Yann Gautierbd871522024-01-05 15:13:58 +0100687 PSA_FWU_SUPPORT=1 AARCH32_SP=optee \
688 bl2
Yann Gautiera69cf792021-09-01 11:19:01 +0200689
690# STM32MP1 SPI NAND boot
Yann Gautierb6821192024-06-19 10:45:56 +0200691clean_build $(common_flags) ${stm32mp1_common_flags} STM32MP_SPI_NAND=1 \
Yann Gautiera69cf792021-09-01 11:19:01 +0200692 BUILD_PLAT=build/stm32mp1-snand/debug \
Yann Gautierdfd8aa82022-11-02 14:34:26 +0100693 AARCH32_SP=sp_min bl2 bl32
Yann Gautiera69cf792021-09-01 11:19:01 +0200694
695# STM32MP1 SPI NOR boot
Yann Gautierb6821192024-06-19 10:45:56 +0200696clean_build $(common_flags) ${stm32mp1_common_flags} STM32MP_SPI_NOR=1 \
Yann Gautiera69cf792021-09-01 11:19:01 +0200697 BUILD_PLAT=build/stm32mp1-snor/debug \
Govindraj Raja95f855c2023-03-01 13:11:42 +0000698 AARCH32_SP=sp_min bl2 bl32
Yann Gautiera69cf792021-09-01 11:19:01 +0200699
Patrick Delaunayd2017a42021-11-02 14:57:50 +0100700# STM32MP1 UART boot
Yann Gautierb6821192024-06-19 10:45:56 +0200701clean_build $(common_flags) ${stm32mp1_common_flags} STM32MP_UART_PROGRAMMER=1 \
Patrick Delaunayd2017a42021-11-02 14:57:50 +0100702 BUILD_PLAT=build/stm32mp1-uart/debug \
Yann Gautierdfd8aa82022-11-02 14:34:26 +0100703 AARCH32_SP=sp_min bl2 bl32
Patrick Delaunayd2017a42021-11-02 14:57:50 +0100704
Patrick Delaunay7d65acf2021-09-10 15:58:26 +0200705# STM32MP1 USB boot
Yann Gautierb6821192024-06-19 10:45:56 +0200706clean_build $(common_flags) ${stm32mp1_common_flags} STM32MP_USB_PROGRAMMER=1 \
Patrick Delaunay7d65acf2021-09-10 15:58:26 +0200707 BUILD_PLAT=build/stm32mp1-usb/debug \
Yann Gautierdfd8aa82022-11-02 14:34:26 +0100708 AARCH32_SP=sp_min bl2 bl32
Patrick Delaunay7d65acf2021-09-10 15:58:26 +0200709
Lionel Debieve8f464c02022-10-13 09:25:45 +0200710# STM32MP1 TBBR
Yann Gautierb6821192024-06-19 10:45:56 +0200711clean_build $(common_flags release) ${stm32mp1_common_flags} STM32MP_SDMMC=1 \
Yann Gautier741e8492022-11-14 19:04:27 +0100712 BUILD_PLAT=build/stm32mp1-sdmmc-tbbr/debug \
Lionel Debieve8f464c02022-10-13 09:25:45 +0200713 MBEDTLS_DIR=$(pwd)/mbedtls TRUSTED_BOARD_BOOT=1 \
Yann Gautierdfd8aa82022-11-02 14:34:26 +0100714 AARCH32_SP=sp_min bl2 bl32
Lionel Debieve8f464c02022-10-13 09:25:45 +0200715
Govindraj Raja95f855c2023-03-01 13:11:42 +0000716stm32mp13_common_flags="${stm32mp1_common_flags} \
717 AARCH32_SP=optee \
Yann Gautier937684e2024-06-20 11:41:19 +0200718 DTB_FILE_NAME=stm32mp135f-dk.dtb \
Yann Gautierbd871522024-01-05 15:13:58 +0100719 PSA_FWU_SUPPORT=1 \
Govindraj Raja95f855c2023-03-01 13:11:42 +0000720 STM32MP13=1"
721
Yann Gautier773c5502022-03-10 17:24:47 +0100722# STM32MP13 SDMMC boot
Yann Gautierb6821192024-06-19 10:45:56 +0200723clean_build $(common_flags) ${stm32mp13_common_flags} STM32MP_SDMMC=1 \
Yann Gautierdfd8aa82022-11-02 14:34:26 +0100724 BUILD_PLAT=build/stm32mp1-mp13-sdmmc/debug bl2
Yann Gautier773c5502022-03-10 17:24:47 +0100725
Yann Gautierbd871522024-01-05 15:13:58 +0100726# STM32MP13 SDMMC boot with FWU
Yann Gautierb6821192024-06-19 10:45:56 +0200727clean_build $(common_flags) ${stm32mp13_common_flags} STM32MP_SDMMC=1 \
Yann Gautierbd871522024-01-05 15:13:58 +0100728 PSA_FWU_SUPPORT=1 \
729 BUILD_PLAT=build/stm32mp1-mp13-sdmmc/debug bl2
730
Lionel Debieve8f464c02022-10-13 09:25:45 +0200731# STM32MP13 TBBR
Yann Gautierb6821192024-06-19 10:45:56 +0200732clean_build $(common_flags release) ${stm32mp13_common_flags} STM32MP_SDMMC=1 \
Lionel Debieve8f464c02022-10-13 09:25:45 +0200733 MBEDTLS_DIR=$(pwd)/mbedtls TRUSTED_BOARD_BOOT=1 \
Yann Gautierdfd8aa82022-11-02 14:34:26 +0100734 BUILD_PLAT=build/stm32mp1-mp13-sdmmc-tbbr/debug bl2
Lionel Debieve8f464c02022-10-13 09:25:45 +0200735
Yann Gautiera66e5012022-12-13 13:52:35 +0100736# STM32MP13 TBBR DECRYPTION AES GCM
Yann Gautierb6821192024-06-19 10:45:56 +0200737clean_build $(common_flags release) ${stm32mp13_common_flags} STM32MP_SDMMC=1 \
Yann Gautiera66e5012022-12-13 13:52:35 +0100738 MBEDTLS_DIR=$(pwd)/mbedtls TRUSTED_BOARD_BOOT=1 \
739 DECRYPTION_SUPPORT=aes_gcm ENCRYPT_BL32=1 \
740 BUILD_PLAT=build/stm32mp1-mp13-sdmmc-tbbr-dec/debug bl2
741
Yann Gautier868044b2024-06-19 10:42:51 +0200742stm32mp2_common_flags="ARCH=aarch64 \
Yann Gautiere9da1e22023-08-11 14:50:04 +0200743 CROSS_COMPILE=aarch64-none-elf- \
744 PLAT=stm32mp2"
745
746# STM32MP25 SDMMC boot
Yann Gautierb6821192024-06-19 10:45:56 +0200747clean_build $(common_flags) ${stm32mp2_common_flags} STM32MP_SDMMC=1 \
Yann Gautiere9da1e22023-08-11 14:50:04 +0200748 SPD=opteed STM32MP_DDR4_TYPE=1 \
749 BUILD_PLAT=build/stm32mp2-mp25-sdmmc/debug
750
Yann Gautier83dc8702024-03-19 15:07:26 +0100751# STM32MP25 USB boot
Yann Gautierb6821192024-06-19 10:45:56 +0200752clean_build $(common_flags) ${stm32mp2_common_flags} STM32MP_USB_PROGRAMMER=1 \
Yann Gautier83dc8702024-03-19 15:07:26 +0100753 SPD=opteed STM32MP_DDR4_TYPE=1 \
Yann Gautier63ee8832024-03-20 13:49:15 +0100754 BUILD_PLAT=build/stm32mp2-mp25-usb/debug
Yann Gautier83dc8702024-03-19 15:07:26 +0100755
Zelalemc9531f82020-08-04 15:37:08 -0500756# Platforms from TI
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500757make PLAT=k3 $(common_flags) all
Hari Nagalladadd89f2022-08-30 12:10:00 -0500758make PLAT=k3 TARGET_BOARD=j784s4 $(common_flags) all
Zelalemc9531f82020-08-04 15:37:08 -0500759
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500760clean_build PLAT=qemu $(common_flags) ${TBB_OPTIONS}
Zelalemc9531f82020-08-04 15:37:08 -0500761# Use GICV3 driver
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500762clean_build PLAT=qemu $(common_flags) QEMU_USE_GIC_DRIVER=QEMU_GICV3 \
Zelalemc9531f82020-08-04 15:37:08 -0500763 ENABLE_STACK_PROTECTOR=strong
Dongjiu Geng72819ee2023-06-16 18:48:57 +0800764# Use GICV3 driver with SDEI support
765clean_build PLAT=qemu $(common_flags) QEMU_USE_GIC_DRIVER=QEMU_GICV3 \
766 ENABLE_STACK_PROTECTOR=strong SDEI_SUPPORT=1 EL3_EXCEPTION_HANDLING=1
Zelalemc9531f82020-08-04 15:37:08 -0500767# Use encrypted FIP feature.
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500768clean_build PLAT=qemu $(common_flags) ${TBB_OPTIONS} \
Zelalemc9531f82020-08-04 15:37:08 -0500769 BL32_RAM_LOCATION=tdram DECRYPTION_SUPPORT=aes_gcm ENCRYPT_BL31=1 \
770 ENCRYPT_BL32=1 FW_ENC_STATUS=0 SPD=opteed
Jens Wiklander1a9c2be2021-11-26 09:56:55 +0100771# QEMU with SPMD support
772clean_build PLAT=qemu $(common_flags) BL32=Makefile \
773 BL32_RAM_LOCATION=tdram ARM_BL31_IN_DRAM=1 \
774 SPD=spmd CTX_INCLUDE_EL2_REGS=0 SPMD_SPM_AT_SEL2=0 SPMC_OPTEE=1
Ruchika Gupta86e7f682022-04-12 10:25:46 +0530775# Measured Boot
laurenw-arm8531e702022-06-09 15:32:37 -0500776clean_build PLAT=qemu $(common_flags) ${TBB_OPTIONS} MBOOT_EL_HASH_ALG=sha256 MEASURED_BOOT=1
Raymond Mao7681ba02023-08-10 14:05:44 -0700777# Transfer List
778clean_build PLAT=qemu $(common_flags) TRANSFER_LIST=1
Zelalemc9531f82020-08-04 15:37:08 -0500779
Jean-Philippe Bruckerb586eee2023-11-02 18:13:30 +0000780# FEAT_RME
781clean_build PLAT=qemu $(common_flags) ENABLE_RME=1 \
782 QEMU_USE_GIC_DRIVER=QEMU_GICV3
783
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500784clean_build PLAT=qemu_sbsa $(common_flags)
Fathi Boudra422bf772019-12-02 11:10:16 +0200785
Zelalemd86e8762020-08-21 18:24:28 -0500786# QEMU with SPM support
787clean_build PLAT=qemu_sbsa $(common_flags) BL32=Makefile SPM_MM=1 \
Paul Sokolovskycf9fe862023-01-02 16:22:21 +0300788 EL3_EXCEPTION_HANDLING=1 ENABLE_SME_FOR_NS=0 ENABLE_SVE_FOR_NS=0
Zelalemd86e8762020-08-21 18:24:28 -0500789
Fathi Boudra422bf772019-12-02 11:10:16 +0200790# For hikey enable PMF to include all files in the platform port
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500791make PLAT=hikey $(common_flags) ${TBB_OPTIONS} ENABLE_PMF=1 all
792make PLAT=hikey960 $(common_flags) ${TBB_OPTIONS} all
Lukas Haneld0752392022-10-13 11:13:19 +0200793make PLAT=hikey960 $(common_flags) ${TBB_OPTIONS} SPD=spmd SPMC_AT_EL3=1 \
794 SPMD_SPM_AT_SEL2=0 BL32=optee PLAT_SP_MANIFEST_DTS=foo NEED_FDT=no all
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500795make PLAT=poplar $(common_flags) all
Fathi Boudra422bf772019-12-02 11:10:16 +0200796
Zelalemc9531f82020-08-04 15:37:08 -0500797# Platforms from Socionext
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500798clean_build PLAT=uniphier $(common_flags) ${TBB_OPTIONS} SPD=tspd
799clean_build PLAT=uniphier $(common_flags) FIP_GZIP=1
Fathi Boudra422bf772019-12-02 11:10:16 +0200800
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500801clean_build PLAT=synquacer $(common_flags) SPM_MM=1 \
Jassi Brar86080922022-06-27 14:16:34 -0500802 RESET_TO_BL31=1 EL3_EXCEPTION_HANDLING=1 ENABLE_SVE_FOR_NS=0 \
803 PRELOADED_BL33_BASE=0x0
Zelalemc9531f82020-08-04 15:37:08 -0500804
805# Support for SCP Message Interface protocol with platform specific drivers
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500806clean_build PLAT=synquacer $(common_flags) \
Jassi Brar86080922022-06-27 14:16:34 -0500807 RESET_TO_BL31=1 PRELOADED_BL33_BASE=0x0 SQ_USE_SCMI_DRIVER=1
Zelalemc9531f82020-08-04 15:37:08 -0500808
Jassi Brarb8c7ca02022-06-27 14:22:10 -0500809# Support for BL2 and TBBR
810clean_build PLAT=synquacer $(common_flags) \
811 MBEDTLS_DIR=$(pwd)/mbedtls TRUSTED_BOARD_BOOT=1 \
812 SQ_USE_SCMI_DRIVER=1 SPD=opteed all
813
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500814make PLAT=poplar $(common_flags) all
Fathi Boudra422bf772019-12-02 11:10:16 +0200815
Zelalemc9531f82020-08-04 15:37:08 -0500816# Raspberry Pi Platforms
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500817make PLAT=rpi3 $(common_flags) ${TBB_OPTIONS} \
Zelalemc9531f82020-08-04 15:37:08 -0500818 ENABLE_STACK_PROTECTOR=strong PRELOADED_BL33_BASE=0xDEADBEEF all
Andre Przywarae917ec82021-09-03 15:01:30 +0100819clean_build PLAT=rpi4 $(common_flags) SMC_PCI_SUPPORT=1 all
Mario Bălănicăea4da5e2024-03-08 20:09:24 +0200820clean_build PLAT=rpi5 $(common_flags) SMC_PCI_SUPPORT=1 all
Fathi Boudra422bf772019-12-02 11:10:16 +0200821
Zelalemc9531f82020-08-04 15:37:08 -0500822# A113D (AXG) platform.
Leonardo Sandoval97e2ef02020-08-06 13:29:08 -0500823clean_build PLAT=axg $(common_flags) SPD=opteed
824clean_build PLAT=axg $(common_flags) AML_USE_ATOS=1
Zelalemc9531f82020-08-04 15:37:08 -0500825
Stephan Gerhold141a7662021-12-07 20:42:14 +0100826# QTI MSM8916 platform
Stephan Gerhold3b3976f2023-04-17 16:27:11 +0200827clean_build PLAT=mdm9607 CROSS_COMPILE=arm-none-eabi- $(common_flags) \
828 ARCH=aarch32 AARCH32_SP=sp_min
829clean_build PLAT=msm8909 CROSS_COMPILE=arm-none-eabi- $(common_flags) \
830 ARCH=aarch32 AARCH32_SP=sp_min
Stephan Gerhold141a7662021-12-07 20:42:14 +0100831clean_build PLAT=msm8916 $(common_flags)
Manish V Badarkhec540e622023-06-28 17:56:40 +0100832clean_build PLAT=msm8916 CROSS_COMPILE=arm-none-eabi- $(common_flags) \
833 ARCH=aarch32 AARCH32_SP=sp_min
Stephan Gerhold998f0d62023-04-17 16:22:52 +0200834clean_build PLAT=msm8916 $(common_flags) SPD=tspd
Stephan Gerhold3b3976f2023-04-17 16:27:11 +0200835clean_build PLAT=msm8939 $(common_flags)
836clean_build PLAT=msm8939 CROSS_COMPILE=arm-none-eabi- $(common_flags) \
837 ARCH=aarch32 AARCH32_SP=sp_min
838clean_build PLAT=msm8939 $(common_flags) SPD=tspd
Stephan Gerhold141a7662021-12-07 20:42:14 +0100839
Chia-Wei Wang7dcb0d02023-06-09 09:52:52 +0800840# Platforms from Aspeed
841clean_build PLAT=ast2700 $(common_flags) SPD=opteed
842
rutigl@gmail.com86cfcf92023-03-21 10:10:11 +0200843# Nuvoton npcm845x platform
844make PLAT=npcm845x $(common_flags) all SPD=opteed
845
Harrison Mutaiee958c12023-09-06 12:16:21 +0100846if [[ "$rc" -gt 0 ]]; then
Harrison Mutai3f483132024-05-09 09:48:58 +0000847 echo "ERROR: tf-cov-make failed with $error_count failures"
Harrison Mutaiee958c12023-09-06 12:16:21 +0100848 exit $rc
849fi
850
Fathi Boudra422bf772019-12-02 11:10:16 +0200851cd ..