blob: 9d47b903ddffc78cc639283da93db2a6ad53ace7 [file] [log] [blame]
Dan Handleyb4315302015-03-19 18:58:55 +00001/*
laurenw-arm03b201c2020-10-21 13:34:40 -05002 * Copyright (c) 2015-2021, ARM Limited and Contributors. All rights reserved.
Dan Handleyb4315302015-03-19 18:58:55 +00003 *
dp-arm82cb2c12017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handleyb4315302015-03-19 18:58:55 +00005 */
Antonio Nino Diaz1083b2b2018-07-20 09:17:26 +01006#ifndef ARM_DEF_H
7#define ARM_DEF_H
Dan Handleyb4315302015-03-19 18:58:55 +00008
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +00009#include <arch.h>
10#include <common/interrupt_props.h>
11#include <common/tbbr/tbbr_img_def.h>
12#include <drivers/arm/gic_common.h>
13#include <lib/utils_def.h>
14#include <lib/xlat_tables/xlat_tables_defs.h>
Manish V Badarkhe53adeba2020-03-27 13:25:51 +000015#include <plat/arm/common/smccc_def.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000016#include <plat/common/common_def.h>
Dan Handleyb4315302015-03-19 18:58:55 +000017
18/******************************************************************************
19 * Definitions common to all ARM standard platforms
20 *****************************************************************************/
21
Max Shvetsova6ffdde2019-12-06 11:50:12 +000022/*
23 * Root of trust key hash lengths
24 */
25#define ARM_ROTPK_HEADER_LEN 19
26#define ARM_ROTPK_HASH_LEN 32
27
Juan Castillod1786372015-12-14 09:35:25 +000028/* Special value used to verify platform parameters from BL2 to BL31 */
Antonio Nino Diazf21c6322018-10-30 16:12:32 +000029#define ARM_BL31_PLAT_PARAM_VAL ULL(0x0f1e2d3c4b5a6978)
Dan Handleyb4315302015-03-19 18:58:55 +000030
Deepika Bhavnani5b33ad12019-12-13 10:23:18 -060031#define ARM_SYSTEM_COUNT U(1)
Dan Handleyb4315302015-03-19 18:58:55 +000032
33#define ARM_CACHE_WRITEBACK_SHIFT 6
34
Soby Mathew38dce702015-07-01 16:16:20 +010035/*
36 * Macros mapping the MPIDR Affinity levels to ARM Platform Power levels. The
37 * power levels have a 1:1 mapping with the MPIDR affinity levels.
38 */
39#define ARM_PWR_LVL0 MPIDR_AFFLVL0
40#define ARM_PWR_LVL1 MPIDR_AFFLVL1
Soby Mathew5f3a6032015-05-08 10:18:59 +010041#define ARM_PWR_LVL2 MPIDR_AFFLVL2
Chandni Cherukuri0e27faf2018-10-16 14:42:19 +053042#define ARM_PWR_LVL3 MPIDR_AFFLVL3
Soby Mathew38dce702015-07-01 16:16:20 +010043
44/*
45 * Macros for local power states in ARM platforms encoded by State-ID field
46 * within the power-state parameter.
47 */
48/* Local power state for power domains in Run state. */
Antonio Nino Diaz1083b2b2018-07-20 09:17:26 +010049#define ARM_LOCAL_STATE_RUN U(0)
Soby Mathew38dce702015-07-01 16:16:20 +010050/* Local power state for retention. Valid only for CPU power domains */
Antonio Nino Diaz1083b2b2018-07-20 09:17:26 +010051#define ARM_LOCAL_STATE_RET U(1)
Soby Mathew38dce702015-07-01 16:16:20 +010052/* Local power state for OFF/power-down. Valid for CPU and cluster power
53 domains */
Antonio Nino Diaz1083b2b2018-07-20 09:17:26 +010054#define ARM_LOCAL_STATE_OFF U(2)
Soby Mathew38dce702015-07-01 16:16:20 +010055
Dan Handleyb4315302015-03-19 18:58:55 +000056/* Memory location options for TSP */
57#define ARM_TRUSTED_SRAM_ID 0
58#define ARM_TRUSTED_DRAM_ID 1
59#define ARM_DRAM_ID 2
60
61/* The first 4KB of Trusted SRAM are used as shared memory */
laurenw-arm03b201c2020-10-21 13:34:40 -050062#ifdef __PLAT_ARM_TRUSTED_SRAM_BASE__
63#define ARM_TRUSTED_SRAM_BASE PLAT_ARM_TRUSTED_SRAM_BASE
64#else
Antonio Nino Diazaf6491f2018-10-15 14:58:11 +010065#define ARM_TRUSTED_SRAM_BASE UL(0x04000000)
laurenw-arm03b201c2020-10-21 13:34:40 -050066#endif /* __PLAT_ARM_TRUSTED_SRAM_BASE__ */
67
Dan Handleyb4315302015-03-19 18:58:55 +000068#define ARM_SHARED_RAM_BASE ARM_TRUSTED_SRAM_BASE
Antonio Nino Diazaf6491f2018-10-15 14:58:11 +010069#define ARM_SHARED_RAM_SIZE UL(0x00001000) /* 4 KB */
Dan Handleyb4315302015-03-19 18:58:55 +000070
71/* The remaining Trusted SRAM is used to load the BL images */
72#define ARM_BL_RAM_BASE (ARM_SHARED_RAM_BASE + \
73 ARM_SHARED_RAM_SIZE)
74#define ARM_BL_RAM_SIZE (PLAT_ARM_TRUSTED_SRAM_SIZE - \
75 ARM_SHARED_RAM_SIZE)
76
77/*
78 * The top 16MB of DRAM1 is configured as secure access only using the TZC
79 * - SCP TZC DRAM: If present, DRAM reserved for SCP use
80 * - AP TZC DRAM: The remaining TZC secured DRAM reserved for AP use
81 */
Antonio Nino Diazaf6491f2018-10-15 14:58:11 +010082#define ARM_TZC_DRAM1_SIZE UL(0x01000000)
Dan Handleyb4315302015-03-19 18:58:55 +000083
84#define ARM_SCP_TZC_DRAM1_BASE (ARM_DRAM1_BASE + \
85 ARM_DRAM1_SIZE - \
86 ARM_SCP_TZC_DRAM1_SIZE)
87#define ARM_SCP_TZC_DRAM1_SIZE PLAT_ARM_SCP_TZC_DRAM1_SIZE
88#define ARM_SCP_TZC_DRAM1_END (ARM_SCP_TZC_DRAM1_BASE + \
Alexei Fedorov7b4e1fb2020-07-13 12:11:05 +010089 ARM_SCP_TZC_DRAM1_SIZE - 1U)
Dan Handleyb4315302015-03-19 18:58:55 +000090
Soby Mathewa22dffc2017-10-05 12:27:33 +010091/*
92 * Define a 2MB region within the TZC secured DRAM for use by EL3 runtime
93 * firmware. This region is meant to be NOLOAD and will not be zero
94 * initialized. Data sections with the attribute `arm_el3_tzc_dram` will be
95 * placed here.
96 */
97#define ARM_EL3_TZC_DRAM1_BASE (ARM_SCP_TZC_DRAM1_BASE - ARM_EL3_TZC_DRAM1_SIZE)
Antonio Nino Diazaf6491f2018-10-15 14:58:11 +010098#define ARM_EL3_TZC_DRAM1_SIZE UL(0x00200000) /* 2 MB */
Soby Mathewa22dffc2017-10-05 12:27:33 +010099#define ARM_EL3_TZC_DRAM1_END (ARM_EL3_TZC_DRAM1_BASE + \
Alexei Fedorov7b4e1fb2020-07-13 12:11:05 +0100100 ARM_EL3_TZC_DRAM1_SIZE - 1U)
Soby Mathewa22dffc2017-10-05 12:27:33 +0100101
Dan Handleyb4315302015-03-19 18:58:55 +0000102#define ARM_AP_TZC_DRAM1_BASE (ARM_DRAM1_BASE + \
103 ARM_DRAM1_SIZE - \
104 ARM_TZC_DRAM1_SIZE)
105#define ARM_AP_TZC_DRAM1_SIZE (ARM_TZC_DRAM1_SIZE - \
Soby Mathewa22dffc2017-10-05 12:27:33 +0100106 (ARM_SCP_TZC_DRAM1_SIZE + \
107 ARM_EL3_TZC_DRAM1_SIZE))
Dan Handleyb4315302015-03-19 18:58:55 +0000108#define ARM_AP_TZC_DRAM1_END (ARM_AP_TZC_DRAM1_BASE + \
Alexei Fedorov7b4e1fb2020-07-13 12:11:05 +0100109 ARM_AP_TZC_DRAM1_SIZE - 1U)
Dan Handleyb4315302015-03-19 18:58:55 +0000110
Soby Mathewe60f2af2017-05-10 11:50:30 +0100111/* Define the Access permissions for Secure peripherals to NS_DRAM */
112#if ARM_CRYPTOCELL_INTEG
113/*
114 * Allow Secure peripheral to read NS DRAM when integrated with CryptoCell.
115 * This is required by CryptoCell to authenticate BL33 which is loaded
116 * into the Non Secure DDR.
117 */
118#define ARM_TZC_NS_DRAM_S_ACCESS TZC_REGION_S_RD
119#else
120#define ARM_TZC_NS_DRAM_S_ACCESS TZC_REGION_S_NONE
121#endif
122
Summer Qin54661cd2017-04-24 16:49:28 +0100123#ifdef SPD_opteed
124/*
Jens Wiklander04f72ba2017-08-24 15:39:09 +0200125 * BL2 needs to map 4MB at the end of TZC_DRAM1 in order to
126 * load/authenticate the trusted os extra image. The first 512KB of
127 * TZC_DRAM1 are reserved for trusted os (OPTEE). The extra image loading
128 * for OPTEE is paged image which only include the paging part using
129 * virtual memory but without "init" data. OPTEE will copy the "init" data
130 * (from pager image) to the first 512KB of TZC_DRAM, and then copy the
131 * extra image behind the "init" data.
Summer Qin54661cd2017-04-24 16:49:28 +0100132 */
Jens Wiklander04f72ba2017-08-24 15:39:09 +0200133#define ARM_OPTEE_PAGEABLE_LOAD_BASE (ARM_AP_TZC_DRAM1_BASE + \
134 ARM_AP_TZC_DRAM1_SIZE - \
135 ARM_OPTEE_PAGEABLE_LOAD_SIZE)
Antonio Nino Diazaf6491f2018-10-15 14:58:11 +0100136#define ARM_OPTEE_PAGEABLE_LOAD_SIZE UL(0x400000)
Summer Qin54661cd2017-04-24 16:49:28 +0100137#define ARM_OPTEE_PAGEABLE_LOAD_MEM MAP_REGION_FLAT( \
138 ARM_OPTEE_PAGEABLE_LOAD_BASE, \
139 ARM_OPTEE_PAGEABLE_LOAD_SIZE, \
140 MT_MEMORY | MT_RW | MT_SECURE)
Soby Mathewb3ba6fd2017-09-01 13:43:50 +0100141
142/*
143 * Map the memory for the OP-TEE core (also known as OP-TEE pager when paging
144 * support is enabled).
145 */
146#define ARM_MAP_OPTEE_CORE_MEM MAP_REGION_FLAT( \
147 BL32_BASE, \
148 BL32_LIMIT - BL32_BASE, \
149 MT_MEMORY | MT_RW | MT_SECURE)
Summer Qin54661cd2017-04-24 16:49:28 +0100150#endif /* SPD_opteed */
Dan Handleyb4315302015-03-19 18:58:55 +0000151
152#define ARM_NS_DRAM1_BASE ARM_DRAM1_BASE
153#define ARM_NS_DRAM1_SIZE (ARM_DRAM1_SIZE - \
154 ARM_TZC_DRAM1_SIZE)
155#define ARM_NS_DRAM1_END (ARM_NS_DRAM1_BASE + \
Alexei Fedorov7b4e1fb2020-07-13 12:11:05 +0100156 ARM_NS_DRAM1_SIZE - 1U)
laurenw-arm03b201c2020-10-21 13:34:40 -0500157#ifdef __PLAT_ARM_DRAM1_BASE__
158#define ARM_DRAM1_BASE PLAT_ARM_DRAM1_BASE
159#else
Sandrine Bailleux3d449de2018-10-31 14:28:17 +0100160#define ARM_DRAM1_BASE ULL(0x80000000)
laurenw-arm03b201c2020-10-21 13:34:40 -0500161#endif /* __PLAT_ARM_DRAM1_BASE__ */
162
Sandrine Bailleux3d449de2018-10-31 14:28:17 +0100163#define ARM_DRAM1_SIZE ULL(0x80000000)
Dan Handleyb4315302015-03-19 18:58:55 +0000164#define ARM_DRAM1_END (ARM_DRAM1_BASE + \
Alexei Fedorov7b4e1fb2020-07-13 12:11:05 +0100165 ARM_DRAM1_SIZE - 1U)
Dan Handleyb4315302015-03-19 18:58:55 +0000166
Sami Mujawar6bb60152019-05-09 13:35:02 +0100167#define ARM_DRAM2_BASE PLAT_ARM_DRAM2_BASE
Dan Handleyb4315302015-03-19 18:58:55 +0000168#define ARM_DRAM2_SIZE PLAT_ARM_DRAM2_SIZE
169#define ARM_DRAM2_END (ARM_DRAM2_BASE + \
Alexei Fedorov7b4e1fb2020-07-13 12:11:05 +0100170 ARM_DRAM2_SIZE - 1U)
Dan Handleyb4315302015-03-19 18:58:55 +0000171
172#define ARM_IRQ_SEC_PHY_TIMER 29
173
174#define ARM_IRQ_SEC_SGI_0 8
175#define ARM_IRQ_SEC_SGI_1 9
176#define ARM_IRQ_SEC_SGI_2 10
177#define ARM_IRQ_SEC_SGI_3 11
178#define ARM_IRQ_SEC_SGI_4 12
179#define ARM_IRQ_SEC_SGI_5 13
180#define ARM_IRQ_SEC_SGI_6 14
181#define ARM_IRQ_SEC_SGI_7 15
182
Achin Gupta27573c52015-11-03 14:18:34 +0000183/*
Jeenu Viswambharanb2c363b2017-09-22 08:59:59 +0100184 * Define a list of Group 1 Secure and Group 0 interrupt properties as per GICv3
185 * terminology. On a GICv2 system or mode, the lists will be merged and treated
186 * as Group 0 interrupts.
187 */
188#define ARM_G1S_IRQ_PROPS(grp) \
Antonio Nino Diazfe747d52018-08-21 09:42:26 +0100189 INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharanb2c363b2017-09-22 08:59:59 +0100190 GIC_INTR_CFG_LEVEL), \
Antonio Nino Diazfe747d52018-08-21 09:42:26 +0100191 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharanb2c363b2017-09-22 08:59:59 +0100192 GIC_INTR_CFG_EDGE), \
Antonio Nino Diazfe747d52018-08-21 09:42:26 +0100193 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharanb2c363b2017-09-22 08:59:59 +0100194 GIC_INTR_CFG_EDGE), \
Antonio Nino Diazfe747d52018-08-21 09:42:26 +0100195 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharanb2c363b2017-09-22 08:59:59 +0100196 GIC_INTR_CFG_EDGE), \
Antonio Nino Diazfe747d52018-08-21 09:42:26 +0100197 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharanb2c363b2017-09-22 08:59:59 +0100198 GIC_INTR_CFG_EDGE), \
Antonio Nino Diazfe747d52018-08-21 09:42:26 +0100199 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharanb2c363b2017-09-22 08:59:59 +0100200 GIC_INTR_CFG_EDGE), \
Antonio Nino Diazfe747d52018-08-21 09:42:26 +0100201 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharanb2c363b2017-09-22 08:59:59 +0100202 GIC_INTR_CFG_EDGE)
203
204#define ARM_G0_IRQ_PROPS(grp) \
Antonio Nino Diazfe747d52018-08-21 09:42:26 +0100205 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_0, PLAT_SDEI_NORMAL_PRI, (grp), \
Jeenu Viswambharanb2c363b2017-09-22 08:59:59 +0100206 GIC_INTR_CFG_EDGE), \
Antonio Nino Diazfe747d52018-08-21 09:42:26 +0100207 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharanb2c363b2017-09-22 08:59:59 +0100208 GIC_INTR_CFG_EDGE)
209
Dan Handleyb4315302015-03-19 18:58:55 +0000210#define ARM_MAP_SHARED_RAM MAP_REGION_FLAT( \
211 ARM_SHARED_RAM_BASE, \
212 ARM_SHARED_RAM_SIZE, \
Juan Castillo74eb26e2016-01-13 15:01:09 +0000213 MT_DEVICE | MT_RW | MT_SECURE)
Dan Handleyb4315302015-03-19 18:58:55 +0000214
215#define ARM_MAP_NS_DRAM1 MAP_REGION_FLAT( \
216 ARM_NS_DRAM1_BASE, \
217 ARM_NS_DRAM1_SIZE, \
218 MT_MEMORY | MT_RW | MT_NS)
219
Roberto Vargasb09ba052017-08-08 11:27:20 +0100220#define ARM_MAP_DRAM2 MAP_REGION_FLAT( \
221 ARM_DRAM2_BASE, \
222 ARM_DRAM2_SIZE, \
223 MT_MEMORY | MT_RW | MT_NS)
Roberto Vargasb09ba052017-08-08 11:27:20 +0100224
Dan Handleyb4315302015-03-19 18:58:55 +0000225#define ARM_MAP_TSP_SEC_MEM MAP_REGION_FLAT( \
226 TSP_SEC_MEM_BASE, \
227 TSP_SEC_MEM_SIZE, \
228 MT_MEMORY | MT_RW | MT_SECURE)
229
David Wang4518dd92016-03-07 11:02:57 +0800230#if ARM_BL31_IN_DRAM
231#define ARM_MAP_BL31_SEC_DRAM MAP_REGION_FLAT( \
232 BL31_BASE, \
233 PLAT_ARM_MAX_BL31_SIZE, \
234 MT_MEMORY | MT_RW | MT_SECURE)
235#endif
Dan Handleyb4315302015-03-19 18:58:55 +0000236
Soby Mathewa22dffc2017-10-05 12:27:33 +0100237#define ARM_MAP_EL3_TZC_DRAM MAP_REGION_FLAT( \
238 ARM_EL3_TZC_DRAM1_BASE, \
239 ARM_EL3_TZC_DRAM1_SIZE, \
240 MT_MEMORY | MT_RW | MT_SECURE)
241
Achin Gupta64758c92019-10-11 15:15:19 +0100242#if defined(SPD_spmd)
243#define ARM_MAP_TRUSTED_DRAM MAP_REGION_FLAT( \
244 PLAT_ARM_TRUSTED_DRAM_BASE, \
245 PLAT_ARM_TRUSTED_DRAM_SIZE, \
246 MT_MEMORY | MT_RW | MT_SECURE)
247#endif
248
249
Daniel Boulby2ecaafd2018-07-16 14:09:15 +0100250/*
John Tsichritzisba597da2018-07-30 13:41:52 +0100251 * Mapping for the BL1 RW region. This mapping is needed by BL2 in order to
252 * share the Mbed TLS heap. Since the heap is allocated inside BL1, it resides
253 * in the BL1 RW region. Hence, BL2 needs access to the BL1 RW region in order
254 * to be able to access the heap.
255 */
256#define ARM_MAP_BL1_RW MAP_REGION_FLAT( \
257 BL1_RW_BASE, \
258 BL1_RW_LIMIT - BL1_RW_BASE, \
259 MT_MEMORY | MT_RW | MT_SECURE)
260
261/*
Daniel Boulby2ecaafd2018-07-16 14:09:15 +0100262 * If SEPARATE_CODE_AND_RODATA=1 we define a region for each section
263 * otherwise one region is defined containing both.
264 */
Daniel Boulbyd323af92018-07-06 16:54:44 +0100265#if SEPARATE_CODE_AND_RODATA
Daniel Boulby2ecaafd2018-07-16 14:09:15 +0100266#define ARM_MAP_BL_RO MAP_REGION_FLAT( \
Daniel Boulbyd323af92018-07-06 16:54:44 +0100267 BL_CODE_BASE, \
268 BL_CODE_END - BL_CODE_BASE, \
Daniel Boulby2ecaafd2018-07-16 14:09:15 +0100269 MT_CODE | MT_SECURE), \
270 MAP_REGION_FLAT( \
Daniel Boulbyd323af92018-07-06 16:54:44 +0100271 BL_RO_DATA_BASE, \
272 BL_RO_DATA_END \
273 - BL_RO_DATA_BASE, \
274 MT_RO_DATA | MT_SECURE)
Daniel Boulby2ecaafd2018-07-16 14:09:15 +0100275#else
276#define ARM_MAP_BL_RO MAP_REGION_FLAT( \
277 BL_CODE_BASE, \
278 BL_CODE_END - BL_CODE_BASE, \
279 MT_CODE | MT_SECURE)
Daniel Boulbyd323af92018-07-06 16:54:44 +0100280#endif
281#if USE_COHERENT_MEM
282#define ARM_MAP_BL_COHERENT_RAM MAP_REGION_FLAT( \
283 BL_COHERENT_RAM_BASE, \
284 BL_COHERENT_RAM_END \
285 - BL_COHERENT_RAM_BASE, \
286 MT_DEVICE | MT_RW | MT_SECURE)
287#endif
Roberto Vargas1eb735d2018-05-23 09:27:06 +0100288#if USE_ROMLIB
289#define ARM_MAP_ROMLIB_CODE MAP_REGION_FLAT( \
290 ROMLIB_RO_BASE, \
291 ROMLIB_RO_LIMIT - ROMLIB_RO_BASE,\
292 MT_CODE | MT_SECURE)
293
294#define ARM_MAP_ROMLIB_DATA MAP_REGION_FLAT( \
295 ROMLIB_RW_BASE, \
296 ROMLIB_RW_END - ROMLIB_RW_BASE,\
297 MT_MEMORY | MT_RW | MT_SECURE)
298#endif
Daniel Boulbyd323af92018-07-06 16:54:44 +0100299
Dan Handleyb4315302015-03-19 18:58:55 +0000300/*
Antonio Nino Diaz0f58d4f2018-10-11 13:02:34 +0100301 * Map mem_protect flash region with read and write permissions
302 */
303#define ARM_V2M_MAP_MEM_PROTECT MAP_REGION_FLAT(PLAT_ARM_MEM_PROT_ADDR, \
304 V2M_FLASH_BLOCK_SIZE, \
305 MT_DEVICE | MT_RW | MT_SECURE)
Manish V Badarkhea07c1012020-07-16 05:45:25 +0100306/*
307 * Map the region for device tree configuration with read and write permissions
308 */
309#define ARM_MAP_BL_CONFIG_REGION MAP_REGION_FLAT(ARM_BL_RAM_BASE, \
310 (ARM_FW_CONFIGS_LIMIT \
311 - ARM_BL_RAM_BASE), \
312 MT_MEMORY | MT_RW | MT_SECURE)
Antonio Nino Diaz0f58d4f2018-10-11 13:02:34 +0100313
314/*
Daniel Boulby2ecaafd2018-07-16 14:09:15 +0100315 * The max number of regions like RO(code), coherent and data required by
Dan Handleyb4315302015-03-19 18:58:55 +0000316 * different BL stages which need to be mapped in the MMU.
317 */
Manish V Badarkhea07c1012020-07-16 05:45:25 +0100318#define ARM_BL_REGIONS 6
Dan Handleyb4315302015-03-19 18:58:55 +0000319
320#define MAX_MMAP_REGIONS (PLAT_ARM_MMAP_ENTRIES + \
321 ARM_BL_REGIONS)
322
323/* Memory mapped Generic timer interfaces */
Antonio Nino Diazaf6491f2018-10-15 14:58:11 +0100324#define ARM_SYS_CNTCTL_BASE UL(0x2a430000)
325#define ARM_SYS_CNTREAD_BASE UL(0x2a800000)
326#define ARM_SYS_TIMCTL_BASE UL(0x2a810000)
327#define ARM_SYS_CNT_BASE_S UL(0x2a820000)
328#define ARM_SYS_CNT_BASE_NS UL(0x2a830000)
Dan Handleyb4315302015-03-19 18:58:55 +0000329
330#define ARM_CONSOLE_BAUDRATE 115200
331
Juan Castillo7b4c1402015-10-06 14:01:35 +0100332/* Trusted Watchdog constants */
Antonio Nino Diazaf6491f2018-10-15 14:58:11 +0100333#define ARM_SP805_TWDG_BASE UL(0x2a490000)
Juan Castillo7b4c1402015-10-06 14:01:35 +0100334#define ARM_SP805_TWDG_CLK_HZ 32768
335/* The TBBR document specifies a watchdog timeout of 256 seconds. SP805
336 * asserts reset after two consecutive countdowns (2 x 128 = 256 sec) */
337#define ARM_TWDG_TIMEOUT_SEC 128
338#define ARM_TWDG_LOAD_VAL (ARM_SP805_TWDG_CLK_HZ * \
339 ARM_TWDG_TIMEOUT_SEC)
340
Dan Handleyb4315302015-03-19 18:58:55 +0000341/******************************************************************************
342 * Required platform porting definitions common to all ARM standard platforms
343 *****************************************************************************/
344
Roberto Vargasb09ba052017-08-08 11:27:20 +0100345/*
Soby Mathew38dce702015-07-01 16:16:20 +0100346 * This macro defines the deepest retention state possible. A higher state
347 * id will represent an invalid or a power down state.
348 */
349#define PLAT_MAX_RET_STATE ARM_LOCAL_STATE_RET
350
351/*
352 * This macro defines the deepest power down states possible. Any state ID
353 * higher than this is invalid.
354 */
355#define PLAT_MAX_OFF_STATE ARM_LOCAL_STATE_OFF
356
Dan Handleyb4315302015-03-19 18:58:55 +0000357/*
358 * Some data must be aligned on the biggest cache line size in the platform.
359 * This is known only to the platform as it might have a combination of
360 * integrated and external caches.
361 */
Antonio Nino Diazaf6491f2018-10-15 14:58:11 +0100362#define CACHE_WRITEBACK_GRANULE (U(1) << ARM_CACHE_WRITEBACK_SHIFT)
Dan Handleyb4315302015-03-19 18:58:55 +0000363
Soby Mathewc2289562018-01-15 14:43:42 +0000364/*
Manish V Badarkhe04e06972020-05-31 10:17:59 +0100365 * To enable FW_CONFIG to be loaded by BL1, define the corresponding base
Soby Mathewc2289562018-01-15 14:43:42 +0000366 * and limit. Leave enough space of BL2 meminfo.
367 */
Manish V Badarkhe04e06972020-05-31 10:17:59 +0100368#define ARM_FW_CONFIG_BASE (ARM_BL_RAM_BASE + sizeof(meminfo_t))
Manish V Badarkhe2a0ef942020-06-29 11:14:07 +0100369#define ARM_FW_CONFIG_LIMIT ((ARM_BL_RAM_BASE + PAGE_SIZE) \
370 + (PAGE_SIZE / 2U))
Sathees Balya5b8d50e2018-11-15 14:22:30 +0000371
372/*
373 * Boot parameters passed from BL2 to BL31/BL32 are stored here
374 */
Manish V Badarkhe2a0ef942020-06-29 11:14:07 +0100375#define ARM_BL2_MEM_DESC_BASE (ARM_FW_CONFIG_LIMIT)
376#define ARM_BL2_MEM_DESC_LIMIT (ARM_BL2_MEM_DESC_BASE \
377 + (PAGE_SIZE / 2U))
Sathees Balya5b8d50e2018-11-15 14:22:30 +0000378
379/*
380 * Define limit of firmware configuration memory:
Manish V Badarkhe04e06972020-05-31 10:17:59 +0100381 * ARM_FW_CONFIG + ARM_BL2_MEM_DESC memory
Sathees Balya5b8d50e2018-11-15 14:22:30 +0000382 */
Manish V Badarkhece4ca1a2020-06-09 11:31:17 +0100383#define ARM_FW_CONFIGS_LIMIT (ARM_BL_RAM_BASE + (PAGE_SIZE * 2))
Dan Handleyb4315302015-03-19 18:58:55 +0000384
385/*******************************************************************************
386 * BL1 specific defines.
387 * BL1 RW data is relocated from ROM to RAM at runtime so we need 2 sets of
388 * addresses.
389 ******************************************************************************/
390#define BL1_RO_BASE PLAT_ARM_TRUSTED_ROM_BASE
391#define BL1_RO_LIMIT (PLAT_ARM_TRUSTED_ROM_BASE \
Roberto Vargas1eb735d2018-05-23 09:27:06 +0100392 + (PLAT_ARM_TRUSTED_ROM_SIZE - \
393 PLAT_ARM_MAX_ROMLIB_RO_SIZE))
Dan Handleyb4315302015-03-19 18:58:55 +0000394/*
Vikram Kanigiriecf70f72016-01-21 14:08:15 +0000395 * Put BL1 RW at the top of the Trusted SRAM.
Dan Handleyb4315302015-03-19 18:58:55 +0000396 */
Dan Handleyb4315302015-03-19 18:58:55 +0000397#define BL1_RW_BASE (ARM_BL_RAM_BASE + \
398 ARM_BL_RAM_SIZE - \
Roberto Vargas1eb735d2018-05-23 09:27:06 +0100399 (PLAT_ARM_MAX_BL1_RW_SIZE +\
400 PLAT_ARM_MAX_ROMLIB_RW_SIZE))
401#define BL1_RW_LIMIT (ARM_BL_RAM_BASE + \
402 (ARM_BL_RAM_SIZE - PLAT_ARM_MAX_ROMLIB_RW_SIZE))
403
404#define ROMLIB_RO_BASE BL1_RO_LIMIT
405#define ROMLIB_RO_LIMIT (PLAT_ARM_TRUSTED_ROM_BASE + PLAT_ARM_TRUSTED_ROM_SIZE)
406
407#define ROMLIB_RW_BASE (BL1_RW_BASE + PLAT_ARM_MAX_BL1_RW_SIZE)
408#define ROMLIB_RW_END (ROMLIB_RW_BASE + PLAT_ARM_MAX_ROMLIB_RW_SIZE)
Dan Handleyb4315302015-03-19 18:58:55 +0000409
410/*******************************************************************************
411 * BL2 specific defines.
412 ******************************************************************************/
Soby Mathewc099cd32018-06-01 16:53:38 +0100413#if BL2_AT_EL3
Dimitris Papastamos42be6fc2018-06-11 11:07:58 +0100414/* Put BL2 towards the middle of the Trusted SRAM */
Soby Mathewc099cd32018-06-01 16:53:38 +0100415#define BL2_BASE (ARM_TRUSTED_SRAM_BASE + \
Dimitris Papastamos42be6fc2018-06-11 11:07:58 +0100416 (PLAT_ARM_TRUSTED_SRAM_SIZE >> 1) + 0x2000)
Soby Mathewc099cd32018-06-01 16:53:38 +0100417#define BL2_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
418
419#else
David Wang4518dd92016-03-07 11:02:57 +0800420/*
David Wang4518dd92016-03-07 11:02:57 +0800421 * Put BL2 just below BL1.
422 */
423#define BL2_BASE (BL1_RW_BASE - PLAT_ARM_MAX_BL2_SIZE)
424#define BL2_LIMIT BL1_RW_BASE
David Wang4518dd92016-03-07 11:02:57 +0800425#endif
Dan Handleyb4315302015-03-19 18:58:55 +0000426
427/*******************************************************************************
Juan Castillod1786372015-12-14 09:35:25 +0000428 * BL31 specific defines.
Dan Handleyb4315302015-03-19 18:58:55 +0000429 ******************************************************************************/
Madhukar Pappireddy0c1f1972020-01-27 15:38:26 -0600430#if ARM_BL31_IN_DRAM || SEPARATE_NOBITS_REGION
David Wang4518dd92016-03-07 11:02:57 +0800431/*
432 * Put BL31 at the bottom of TZC secured DRAM
433 */
434#define BL31_BASE ARM_AP_TZC_DRAM1_BASE
435#define BL31_LIMIT (ARM_AP_TZC_DRAM1_BASE + \
436 PLAT_ARM_MAX_BL31_SIZE)
Madhukar Pappireddy0c1f1972020-01-27 15:38:26 -0600437/*
438 * For SEPARATE_NOBITS_REGION, BL31 PROGBITS are loaded in TZC secured DRAM.
439 * And BL31 NOBITS are loaded in Trusted SRAM such that BL2 is overwritten.
440 */
441#if SEPARATE_NOBITS_REGION
442#define BL31_NOBITS_BASE BL2_BASE
443#define BL31_NOBITS_LIMIT BL2_LIMIT
444#endif /* SEPARATE_NOBITS_REGION */
Qixiang Xufd5763e2017-08-31 11:45:32 +0800445#elif (RESET_TO_BL31)
Manish Pandey133a5c62019-11-06 13:17:46 +0000446/* Ensure Position Independent support (PIE) is enabled for this config.*/
447# if !ENABLE_PIE
448# error "BL31 must be a PIE if RESET_TO_BL31=1."
449#endif
Qixiang Xufd5763e2017-08-31 11:45:32 +0800450/*
Soby Mathew55cf0152018-12-12 14:13:52 +0000451 * Since this is PIE, we can define BL31_BASE to 0x0 since this macro is solely
Soby Mathewd4580d12019-01-07 14:07:58 +0000452 * used for building BL31 and not used for loading BL31.
Qixiang Xufd5763e2017-08-31 11:45:32 +0800453 */
Soby Mathewd4580d12019-01-07 14:07:58 +0000454# define BL31_BASE 0x0
455# define BL31_LIMIT PLAT_ARM_MAX_BL31_SIZE
David Wang4518dd92016-03-07 11:02:57 +0800456#else
Soby Mathewc099cd32018-06-01 16:53:38 +0100457/* Put BL31 below BL2 in the Trusted SRAM.*/
458#define BL31_BASE ((ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)\
459 - PLAT_ARM_MAX_BL31_SIZE)
460#define BL31_PROGBITS_LIMIT BL2_BASE
Dimitris Papastamos42be6fc2018-06-11 11:07:58 +0100461/*
462 * For BL2_AT_EL3 make sure the BL31 can grow up until BL2_BASE. This is
463 * because in the BL2_AT_EL3 configuration, BL2 is always resident.
464 */
465#if BL2_AT_EL3
466#define BL31_LIMIT BL2_BASE
467#else
Dan Handleyb4315302015-03-19 18:58:55 +0000468#define BL31_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
David Wang4518dd92016-03-07 11:02:57 +0800469#endif
Dimitris Papastamos42be6fc2018-06-11 11:07:58 +0100470#endif
Dan Handleyb4315302015-03-19 18:58:55 +0000471
Julius Werner402b3cf2019-07-09 14:02:43 -0700472#if !defined(__aarch64__) || JUNO_AARCH32_EL3_RUNTIME
Dan Handleyb4315302015-03-19 18:58:55 +0000473/*******************************************************************************
Soby Mathew5744e872017-11-14 14:10:10 +0000474 * BL32 specific defines for EL3 runtime in AArch32 mode
475 ******************************************************************************/
476# if RESET_TO_SP_MIN && !JUNO_AARCH32_EL3_RUNTIME
Manish Pandey7285fd52021-06-10 15:22:48 +0100477/* Ensure Position Independent support (PIE) is enabled for this config.*/
478# if !ENABLE_PIE
479# error "BL32 must be a PIE if RESET_TO_SP_MIN=1."
480#endif
Soby Mathewc099cd32018-06-01 16:53:38 +0100481/*
Manish Pandey7285fd52021-06-10 15:22:48 +0100482 * Since this is PIE, we can define BL32_BASE to 0x0 since this macro is solely
483 * used for building BL32 and not used for loading BL32.
Soby Mathewc099cd32018-06-01 16:53:38 +0100484 */
Manish Pandey7285fd52021-06-10 15:22:48 +0100485# define BL32_BASE 0x0
486# define BL32_LIMIT PLAT_ARM_MAX_BL32_SIZE
Soby Mathew5744e872017-11-14 14:10:10 +0000487# else
Soby Mathewc099cd32018-06-01 16:53:38 +0100488/* Put BL32 below BL2 in the Trusted SRAM.*/
489# define BL32_BASE ((ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)\
490 - PLAT_ARM_MAX_BL32_SIZE)
491# define BL32_PROGBITS_LIMIT BL2_BASE
Soby Mathew5744e872017-11-14 14:10:10 +0000492# define BL32_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
493# endif /* RESET_TO_SP_MIN && !JUNO_AARCH32_EL3_RUNTIME */
494
495#else
496/*******************************************************************************
497 * BL32 specific defines for EL3 runtime in AArch64 mode
Dan Handleyb4315302015-03-19 18:58:55 +0000498 ******************************************************************************/
499/*
500 * On ARM standard platforms, the TSP can execute from Trusted SRAM,
501 * Trusted DRAM (if available) or the DRAM region secured by the TrustZone
502 * controller.
503 */
Paul Beesley538b0022019-10-14 15:27:12 +0000504# if SPM_MM
Soby Mathew5744e872017-11-14 14:10:10 +0000505# define TSP_SEC_MEM_BASE (ARM_AP_TZC_DRAM1_BASE + ULL(0x200000))
506# define TSP_SEC_MEM_SIZE (ARM_AP_TZC_DRAM1_SIZE - ULL(0x200000))
507# define BL32_BASE (ARM_AP_TZC_DRAM1_BASE + ULL(0x200000))
508# define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000509 ARM_AP_TZC_DRAM1_SIZE)
Achin Gupta64758c92019-10-11 15:15:19 +0100510# elif defined(SPD_spmd)
511# define TSP_SEC_MEM_BASE (ARM_AP_TZC_DRAM1_BASE + ULL(0x200000))
512# define TSP_SEC_MEM_SIZE (ARM_AP_TZC_DRAM1_SIZE - ULL(0x200000))
Arunachalam Ganapathyd32113c2020-07-27 13:51:30 +0100513# define BL32_BASE PLAT_ARM_SPMC_BASE
514# define BL32_LIMIT (PLAT_ARM_SPMC_BASE + \
515 PLAT_ARM_SPMC_SIZE)
Soby Mathew5744e872017-11-14 14:10:10 +0000516# elif ARM_BL31_IN_DRAM
517# define TSP_SEC_MEM_BASE (ARM_AP_TZC_DRAM1_BASE + \
David Wang4518dd92016-03-07 11:02:57 +0800518 PLAT_ARM_MAX_BL31_SIZE)
Soby Mathew5744e872017-11-14 14:10:10 +0000519# define TSP_SEC_MEM_SIZE (ARM_AP_TZC_DRAM1_SIZE - \
David Wang4518dd92016-03-07 11:02:57 +0800520 PLAT_ARM_MAX_BL31_SIZE)
Soby Mathew5744e872017-11-14 14:10:10 +0000521# define BL32_BASE (ARM_AP_TZC_DRAM1_BASE + \
David Wang4518dd92016-03-07 11:02:57 +0800522 PLAT_ARM_MAX_BL31_SIZE)
Soby Mathew5744e872017-11-14 14:10:10 +0000523# define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \
David Wang4518dd92016-03-07 11:02:57 +0800524 ARM_AP_TZC_DRAM1_SIZE)
Soby Mathew5744e872017-11-14 14:10:10 +0000525# elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_SRAM_ID
526# define TSP_SEC_MEM_BASE ARM_BL_RAM_BASE
527# define TSP_SEC_MEM_SIZE ARM_BL_RAM_SIZE
Soby Mathewc099cd32018-06-01 16:53:38 +0100528# define TSP_PROGBITS_LIMIT BL31_BASE
Manish V Badarkhe04e06972020-05-31 10:17:59 +0100529# define BL32_BASE ARM_FW_CONFIGS_LIMIT
Soby Mathew5744e872017-11-14 14:10:10 +0000530# define BL32_LIMIT BL31_BASE
531# elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_DRAM_ID
532# define TSP_SEC_MEM_BASE PLAT_ARM_TRUSTED_DRAM_BASE
533# define TSP_SEC_MEM_SIZE PLAT_ARM_TRUSTED_DRAM_SIZE
534# define BL32_BASE PLAT_ARM_TRUSTED_DRAM_BASE
535# define BL32_LIMIT (PLAT_ARM_TRUSTED_DRAM_BASE \
Antonio Nino Diazf21c6322018-10-30 16:12:32 +0000536 + (UL(1) << 21))
Soby Mathew5744e872017-11-14 14:10:10 +0000537# elif ARM_TSP_RAM_LOCATION_ID == ARM_DRAM_ID
538# define TSP_SEC_MEM_BASE ARM_AP_TZC_DRAM1_BASE
539# define TSP_SEC_MEM_SIZE ARM_AP_TZC_DRAM1_SIZE
540# define BL32_BASE ARM_AP_TZC_DRAM1_BASE
541# define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \
Dan Handleyb4315302015-03-19 18:58:55 +0000542 ARM_AP_TZC_DRAM1_SIZE)
Soby Mathew5744e872017-11-14 14:10:10 +0000543# else
544# error "Unsupported ARM_TSP_RAM_LOCATION_ID value"
545# endif
Julius Werner402b3cf2019-07-09 14:02:43 -0700546#endif /* !__aarch64__ || JUNO_AARCH32_EL3_RUNTIME */
Dan Handleyb4315302015-03-19 18:58:55 +0000547
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000548/*
549 * BL32 is mandatory in AArch32. In AArch64, undefine BL32_BASE if there is no
Achin Gupta64758c92019-10-11 15:15:19 +0100550 * SPD and no SPM-MM, as they are the only ones that can be used as BL32.
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000551 */
Julius Werner402b3cf2019-07-09 14:02:43 -0700552#if defined(__aarch64__) && !JUNO_AARCH32_EL3_RUNTIME
Paul Beesley538b0022019-10-14 15:27:12 +0000553# if defined(SPD_none) && !SPM_MM
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000554# undef BL32_BASE
Achin Gupta64758c92019-10-11 15:15:19 +0100555# endif /* defined(SPD_none) && !SPM_MM */
Julius Werner402b3cf2019-07-09 14:02:43 -0700556#endif /* defined(__aarch64__) && !JUNO_AARCH32_EL3_RUNTIME */
Antonio Nino Diaz81d139d2016-04-05 11:38:49 +0100557
Yatharth Kochar436223d2015-10-11 14:14:55 +0100558/*******************************************************************************
559 * FWU Images: NS_BL1U, BL2U & NS_BL2U defines.
560 ******************************************************************************/
561#define BL2U_BASE BL2_BASE
Soby Mathew5744e872017-11-14 14:10:10 +0000562#define BL2U_LIMIT BL2_LIMIT
563
Yatharth Kochar436223d2015-10-11 14:14:55 +0100564#define NS_BL2U_BASE ARM_NS_DRAM1_BASE
Antonio Nino Diazf21c6322018-10-30 16:12:32 +0000565#define NS_BL1U_BASE (PLAT_ARM_NVM_BASE + UL(0x03EB8000))
Yatharth Kochar436223d2015-10-11 14:14:55 +0100566
Dan Handleyb4315302015-03-19 18:58:55 +0000567/*
568 * ID of the secure physical generic timer interrupt used by the TSP.
569 */
570#define TSP_IRQ_SEC_PHY_TIMER ARM_IRQ_SEC_PHY_TIMER
571
572
Vikram Kanigirie25e6f42015-09-09 10:52:13 +0100573/*
574 * One cache line needed for bakery locks on ARM platforms
575 */
576#define PLAT_PERCPU_BAKERY_LOCK_SIZE (1 * CACHE_WRITEBACK_GRANULE)
577
Jeenu Viswambharan0bef0ed2017-10-24 11:47:13 +0100578/* Priority levels for ARM platforms */
Jeenu Viswambharan0b9ce902018-02-06 12:21:39 +0000579#define PLAT_RAS_PRI 0x10
Jeenu Viswambharan0bef0ed2017-10-24 11:47:13 +0100580#define PLAT_SDEI_CRITICAL_PRI 0x60
581#define PLAT_SDEI_NORMAL_PRI 0x70
582
583/* ARM platforms use 3 upper bits of secure interrupt priority */
Sandeep Tripathy262acea2020-08-12 18:42:13 +0530584#define PLAT_PRI_BITS 3
Vikram Kanigirie25e6f42015-09-09 10:52:13 +0100585
Jeenu Viswambharan0baec2a2017-09-22 08:32:10 +0100586/* SGI used for SDEI signalling */
587#define ARM_SDEI_SGI ARM_IRQ_SEC_SGI_0
588
Balint Dobszaycbf9e842019-12-18 15:28:00 +0100589#if SDEI_IN_FCONF
590/* ARM SDEI dynamic private event max count */
591#define ARM_SDEI_DP_EVENT_MAX_CNT 3
592
593/* ARM SDEI dynamic shared event max count */
594#define ARM_SDEI_DS_EVENT_MAX_CNT 3
595#else
Jeenu Viswambharan0baec2a2017-09-22 08:32:10 +0100596/* ARM SDEI dynamic private event numbers */
597#define ARM_SDEI_DP_EVENT_0 1000
598#define ARM_SDEI_DP_EVENT_1 1001
599#define ARM_SDEI_DP_EVENT_2 1002
600
601/* ARM SDEI dynamic shared event numbers */
602#define ARM_SDEI_DS_EVENT_0 2000
603#define ARM_SDEI_DS_EVENT_1 2001
604#define ARM_SDEI_DS_EVENT_2 2002
605
Jeenu Viswambharan7bdf0c12017-12-08 10:38:24 +0000606#define ARM_SDEI_PRIVATE_EVENTS \
607 SDEI_DEFINE_EVENT_0(ARM_SDEI_SGI), \
608 SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_0, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
609 SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_1, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
610 SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_2, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC)
611
612#define ARM_SDEI_SHARED_EVENTS \
613 SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_0, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
614 SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_1, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
615 SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_2, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC)
Balint Dobszaycbf9e842019-12-18 15:28:00 +0100616#endif /* SDEI_IN_FCONF */
Jeenu Viswambharan7bdf0c12017-12-08 10:38:24 +0000617
Antonio Nino Diaz1083b2b2018-07-20 09:17:26 +0100618#endif /* ARM_DEF_H */