blob: 8c86174695104ff974f3eb970d215bd3f9a857cf [file] [log] [blame]
Anson Huang0bc183092018-06-05 16:13:45 +08001/*
2 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#ifndef __PLATFORM_DEF_H__
8#define __PLATFORM_DEF_H__
9
10#define PLATFORM_LINKER_FORMAT "elf64-littleaarch64"
11#define PLATFORM_LINKER_ARCH aarch64
12
13#define PLATFORM_STACK_SIZE 0x400
14#define CACHE_WRITEBACK_GRANULE 64
15
16#define PLAT_PRIMARY_CPU 0x0
17#define PLATFORM_MAX_CPU_PER_CLUSTER 4
18#define PLATFORM_CLUSTER_COUNT 1
19#define PLATFORM_CORE_COUNT 4
Anson Huang0f53bca2018-07-12 14:30:52 +080020#define PLATFORM_CLUSTER0_CORE_COUNT 4
21#define PLATFORM_CLUSTER1_CORE_COUNT 0
Anson Huang0bc183092018-06-05 16:13:45 +080022
23#define PWR_DOMAIN_AT_MAX_LVL 1
24#define PLAT_MAX_PWR_LVL 2
25#define PLAT_MAX_OFF_STATE 2
26#define PLAT_MAX_RET_STATE 1
27
28#define BL31_BASE 0x80000000
29#define BL31_LIMIT 0x80020000
30
31#define PLAT_VIRT_ADDR_SPACE_SIZE (1ull << 32)
32#define PLAT_PHY_ADDR_SPACE_SIZE (1ull << 32)
33
34#define MAX_XLAT_TABLES 8
35#define MAX_MMAP_REGIONS 8
36
37#define PLAT_GICD_BASE 0x51a00000
38#define PLAT_GICD_SIZE 0x10000
39#define PLAT_GICR_BASE 0x51b00000
40#define PLAT_GICR_SIZE 0xc0000
41#define IMX_BOOT_UART_BASE 0x5a060000
42#define IMX_BOOT_UART_SIZE 0x1000
43#define IMX_BOOT_UART_BAUDRATE 115200
44#define IMX_BOOT_UART_CLK_IN_HZ 24000000
45#define PLAT_CRASH_UART_BASE IMX_BOOT_UART_BASE
46#define PLAT__CRASH_UART_CLK_IN_HZ 24000000
47#define IMX_CONSOLE_BAUDRATE 115200
48#define SC_IPC_BASE 0x5d1b0000
49#define SC_IPC_SIZE 0x10000
50
51#define COUNTER_FREQUENCY 8000000
52
53/* non-secure u-boot base */
54#define PLAT_NS_IMAGE_OFFSET 0x80020000
55
56#define DEBUG_CONSOLE 0
57#define DEBUG_CONSOLE_A35 0
58#define PLAT_IMX8QX 1
59
60#endif /* __PLATFORM_DEF_H__ */