blob: 229683836bb4d99502caa231ed88a632c13ff129 [file] [log] [blame]
Loh Tien Hock9d82ef22019-02-04 16:17:24 +08001/*
2 * Copyright (c) 2019, ARM Limited and Contributors. All rights reserved.
Hadi Asyrafi1520b5d2019-10-23 17:58:06 +08003 * Copyright (c) 2019, Intel Corporation. All rights reserved.
Loh Tien Hock9d82ef22019-02-04 16:17:24 +08004 *
5 * SPDX-License-Identifier: BSD-3-Clause
6 */
7
8#include <arch.h>
9#include <arch_helpers.h>
Loh Tien Hock9d82ef22019-02-04 16:17:24 +080010#include <common/bl_common.h>
11#include <common/debug.h>
12#include <common/desc_image_load.h>
Hadi Asyrafi1520b5d2019-10-23 17:58:06 +080013#include <drivers/generic_delay_timer.h>
Loh Tien Hock9d82ef22019-02-04 16:17:24 +080014#include <drivers/synopsys/dw_mmc.h>
Hadi Asyrafi1520b5d2019-10-23 17:58:06 +080015#include <drivers/ti/uart/uart_16550.h>
Loh Tien Hock9d82ef22019-02-04 16:17:24 +080016#include <lib/xlat_tables/xlat_tables.h>
17
Hadi Asyrafibf719f62019-06-12 11:24:12 +080018#include "qspi/cadence_qspi.h"
Hadi Asyrafi328718f2019-10-23 16:26:53 +080019#include "socfpga_handoff.h"
Hadi Asyrafid09adcb2019-10-23 18:34:14 +080020#include "socfpga_mailbox.h"
Hadi Asyrafie9b5e362019-10-23 17:02:55 +080021#include "socfpga_private.h"
Hadi Asyrafi391eeee2019-12-23 13:25:33 +080022#include "socfpga_reset_manager.h"
Hadi Asyrafi1520b5d2019-10-23 17:58:06 +080023#include "s10_clock_manager.h"
24#include "s10_memory_controller.h"
25#include "s10_pinmux.h"
Hadi Asyrafi1520b5d2019-10-23 17:58:06 +080026#include "s10_system_manager.h"
Hadi Asyrafibf719f62019-06-12 11:24:12 +080027#include "wdt/watchdog.h"
Muhammad Hadi Asyrafi Abdul Halimf5ba4082019-03-08 19:02:33 +080028
Loh Tien Hock9d82ef22019-02-04 16:17:24 +080029
30const mmap_region_t plat_stratix10_mmap[] = {
Muhammad Hadi Asyrafi Abdul Halim5bd1b442019-03-07 13:17:25 +080031 MAP_REGION_FLAT(DRAM_BASE, DRAM_SIZE,
32 MT_MEMORY | MT_RW | MT_NS),
33 MAP_REGION_FLAT(DEVICE1_BASE, DEVICE1_SIZE,
34 MT_DEVICE | MT_RW | MT_NS),
35 MAP_REGION_FLAT(DEVICE2_BASE, DEVICE2_SIZE,
36 MT_DEVICE | MT_RW | MT_SECURE),
Loh Tien Hock9d82ef22019-02-04 16:17:24 +080037 MAP_REGION_FLAT(OCRAM_BASE, OCRAM_SIZE,
38 MT_NON_CACHEABLE | MT_RW | MT_SECURE),
39 MAP_REGION_FLAT(DEVICE3_BASE, DEVICE3_SIZE,
40 MT_DEVICE | MT_RW | MT_SECURE),
Muhammad Hadi Asyrafi Abdul Halim5bd1b442019-03-07 13:17:25 +080041 MAP_REGION_FLAT(MEM64_BASE, MEM64_SIZE,
42 MT_DEVICE | MT_RW | MT_NS),
43 MAP_REGION_FLAT(DEVICE4_BASE, DEVICE4_SIZE,
44 MT_DEVICE | MT_RW | MT_NS),
Loh Tien Hock9d82ef22019-02-04 16:17:24 +080045 {0},
46};
47
48boot_source_type boot_source;
49
50void bl2_el3_early_platform_setup(u_register_t x0, u_register_t x1,
51 u_register_t x2, u_register_t x4)
52{
53 static console_16550_t console;
54 handoff reverse_handoff_ptr;
55
56 generic_delay_timer_init();
57
Hadi Asyrafi328718f2019-10-23 16:26:53 +080058 if (socfpga_get_handoff(&reverse_handoff_ptr))
Loh Tien Hock9d82ef22019-02-04 16:17:24 +080059 return;
60 config_pinmux(&reverse_handoff_ptr);
61 boot_source = reverse_handoff_ptr.boot_source;
62
63 config_clkmgr_handoff(&reverse_handoff_ptr);
64 enable_nonsecure_access();
65 deassert_peripheral_reset();
66 config_hps_hs_before_warm_reset();
67
Hadi Asyrafifea24b82019-07-30 22:18:17 +080068 watchdog_init(get_wdt_clk());
Muhammad Hadi Asyrafi Abdul Halim10e70f82019-03-19 17:59:06 +080069
Hadi Asyrafifea24b82019-07-30 22:18:17 +080070 console_16550_register(PLAT_UART0_BASE, get_uart_clk(), PLAT_BAUDRATE,
Loh Tien Hock9d82ef22019-02-04 16:17:24 +080071 &console);
72
Hadi Asyrafi3f7b1492019-08-01 14:48:39 +080073 socfpga_delay_timer_init();
Loh Tien Hock9d82ef22019-02-04 16:17:24 +080074 init_hard_memory_controller();
Hadi Asyrafi3dcb94d2019-10-21 16:35:08 +080075 mailbox_init();
76 socfpga_bridges_enable();
Loh Tien Hock9d82ef22019-02-04 16:17:24 +080077}
78
79
80void bl2_el3_plat_arch_setup(void)
81{
82
83 struct mmc_device_info info;
84 const mmap_region_t bl_regions[] = {
85 MAP_REGION_FLAT(BL2_BASE, BL2_END - BL2_BASE,
86 MT_MEMORY | MT_RW | MT_SECURE),
87 MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE,
88 MT_CODE | MT_SECURE),
89 MAP_REGION_FLAT(BL_RO_DATA_BASE,
90 BL_RO_DATA_END - BL_RO_DATA_BASE,
91 MT_RO_DATA | MT_SECURE),
92#if USE_COHERENT_MEM_BAR
93 MAP_REGION_FLAT(BL_COHERENT_RAM_BASE,
94 BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE,
95 MT_DEVICE | MT_RW | MT_SECURE),
96#endif
97 {0},
98 };
99
100 setup_page_tables(bl_regions, plat_stratix10_mmap);
101
102 enable_mmu_el3(0);
103
Hadi Asyrafifea24b82019-07-30 22:18:17 +0800104 dw_mmc_params_t params = EMMC_INIT_PARAMS(0x100000, get_mmc_clk());
Loh Tien Hock9d82ef22019-02-04 16:17:24 +0800105
106 info.mmc_dev_type = MMC_IS_SD;
Tien Hock, Lohdd8c03b2019-03-08 09:26:24 +0800107 info.ocr_voltage = OCR_3_3_3_4 | OCR_3_2_3_3;
Loh Tien Hock9d82ef22019-02-04 16:17:24 +0800108
109 switch (boot_source) {
110 case BOOT_SOURCE_SDMMC:
111 dw_mmc_init(&params, &info);
Hadi Asyrafie9b5e362019-10-23 17:02:55 +0800112 socfpga_io_setup(boot_source);
Loh Tien Hock9d82ef22019-02-04 16:17:24 +0800113 break;
Muhammad Hadi Asyrafi Abdul Halimf5ba4082019-03-08 19:02:33 +0800114
115 case BOOT_SOURCE_QSPI:
116 mailbox_set_qspi_open();
117 mailbox_set_qspi_direct();
118 cad_qspi_init(0, QSPI_CONFIG_CPHA, QSPI_CONFIG_CPOL,
119 QSPI_CONFIG_CSDA, QSPI_CONFIG_CSDADS,
120 QSPI_CONFIG_CSEOT, QSPI_CONFIG_CSSOT, 0);
Hadi Asyrafie9b5e362019-10-23 17:02:55 +0800121 socfpga_io_setup(boot_source);
Muhammad Hadi Asyrafi Abdul Halimf5ba4082019-03-08 19:02:33 +0800122 break;
123
Loh Tien Hock9d82ef22019-02-04 16:17:24 +0800124 default:
125 ERROR("Unsupported boot source\n");
126 panic();
127 break;
128 }
129}
130
131uint32_t get_spsr_for_bl33_entry(void)
132{
133 unsigned long el_status;
134 unsigned int mode;
135 uint32_t spsr;
136
137 /* Figure out what mode we enter the non-secure world in */
138 el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT;
139 el_status &= ID_AA64PFR0_ELX_MASK;
140
141 mode = (el_status) ? MODE_EL2 : MODE_EL1;
142
143 /*
144 * TODO: Consider the possibility of specifying the SPSR in
145 * the FIP ToC and allowing the platform to have a say as
146 * well.
147 */
148 spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
149 return spsr;
150}
151
152
153int bl2_plat_handle_post_image_load(unsigned int image_id)
154{
155 bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
156
157 switch (image_id) {
158 case BL33_IMAGE_ID:
159 bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr();
160 bl_mem_params->ep_info.spsr = get_spsr_for_bl33_entry();
161 break;
162 default:
163 break;
164 }
165
166 return 0;
167}
168
169/*******************************************************************************
170 * Perform any BL3-1 platform setup code
171 ******************************************************************************/
172void bl2_platform_setup(void)
173{
174}
175