blob: c59435767e7d1dda386ddec79073aabffa98e5ca [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Dan Handleye83b0ca2014-01-14 18:17:09 +00002 * Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
31#ifndef __PLATFORM_H__
32#define __PLATFORM_H__
33
34#include <arch.h>
35#include <mmio.h>
36#include <psci.h>
37#include <bl_common.h>
James Morrissey9d72b4e2014-02-10 17:04:32 +000038#include "io_storage.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010039
40
41/*******************************************************************************
42 * Platform binary types for linking
43 ******************************************************************************/
44#define PLATFORM_LINKER_FORMAT "elf64-littleaarch64"
45#define PLATFORM_LINKER_ARCH aarch64
46
47/*******************************************************************************
48 * Generic platform constants
49 ******************************************************************************/
Andrew Thoelke2bf28e62014-03-20 10:48:23 +000050
51/* Size of cacheable stacks */
52#define PLATFORM_STACK_SIZE 0x800
53
54/* Size of coherent stacks for debug and release builds */
55#if DEBUG
56#define PCPU_DV_MEM_STACK_SIZE 0x400
57#else
58#define PCPU_DV_MEM_STACK_SIZE 0x300
59#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +010060
61#define FIRMWARE_WELCOME_STR "Booting trusted firmware boot loader stage 1\n\r"
Harry Liebel561cd332014-02-14 14:42:48 +000062
63/* Trusted Boot Firmware BL2 */
Achin Gupta4f6ad662013-10-25 09:08:21 +010064#define BL2_IMAGE_NAME "bl2.bin"
Achin Guptae4d084e2014-02-19 17:18:23 +000065
Harry Liebel561cd332014-02-14 14:42:48 +000066/* EL3 Runtime Firmware BL31 */
Achin Guptae4d084e2014-02-19 17:18:23 +000067#define BL31_IMAGE_NAME "bl31.bin"
68
Harry Liebel561cd332014-02-14 14:42:48 +000069/* Secure Payload BL32 (Trusted OS) */
Achin Guptae4d084e2014-02-19 17:18:23 +000070#define BL32_IMAGE_NAME "bl32.bin"
71
Harry Liebel561cd332014-02-14 14:42:48 +000072/* Non-Trusted Firmware BL33 and its load address */
Achin Guptae4d084e2014-02-19 17:18:23 +000073#define BL33_IMAGE_NAME "bl33.bin" /* e.g. UEFI */
74#define NS_IMAGE_OFFSET (DRAM_BASE + 0x8000000) /* DRAM + 128MB */
75
Harry Liebel561cd332014-02-14 14:42:48 +000076/* Firmware Image Package */
77#define FIP_IMAGE_NAME "fip.bin"
78
Achin Gupta4f6ad662013-10-25 09:08:21 +010079#define PLATFORM_CACHE_LINE_SIZE 64
80#define PLATFORM_CLUSTER_COUNT 2ull
81#define PLATFORM_CLUSTER0_CORE_COUNT 4
82#define PLATFORM_CLUSTER1_CORE_COUNT 4
Ian Spray84687392014-01-02 16:57:12 +000083#define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER1_CORE_COUNT + \
84 PLATFORM_CLUSTER0_CORE_COUNT)
Achin Gupta4f6ad662013-10-25 09:08:21 +010085#define PLATFORM_MAX_CPUS_PER_CLUSTER 4
86#define PRIMARY_CPU 0x0
Harry Liebel561cd332014-02-14 14:42:48 +000087#define MAX_IO_DEVICES 3
James Morrisseyf2f9bb52014-02-10 16:18:59 +000088#define MAX_IO_HANDLES 4
Achin Gupta4f6ad662013-10-25 09:08:21 +010089
90/* Constants for accessing platform configuration */
91#define CONFIG_GICD_ADDR 0
92#define CONFIG_GICC_ADDR 1
93#define CONFIG_GICH_ADDR 2
94#define CONFIG_GICV_ADDR 3
95#define CONFIG_MAX_AFF0 4
96#define CONFIG_MAX_AFF1 5
97/* Indicate whether the CPUECTLR SMP bit should be enabled. */
98#define CONFIG_CPU_SETUP 6
99#define CONFIG_BASE_MMAP 7
Harry Liebel30affd52013-10-30 17:41:48 +0000100/* Indicates whether CCI should be enabled on the platform. */
101#define CONFIG_HAS_CCI 8
102#define CONFIG_LIMIT 9
Achin Gupta4f6ad662013-10-25 09:08:21 +0100103
104/*******************************************************************************
105 * Platform memory map related constants
106 ******************************************************************************/
107#define TZROM_BASE 0x00000000
108#define TZROM_SIZE 0x04000000
109
110#define TZRAM_BASE 0x04000000
111#define TZRAM_SIZE 0x40000
112
113#define FLASH0_BASE 0x08000000
114#define FLASH0_SIZE TZROM_SIZE
115
116#define FLASH1_BASE 0x0c000000
117#define FLASH1_SIZE 0x04000000
118
119#define PSRAM_BASE 0x14000000
120#define PSRAM_SIZE 0x04000000
121
122#define VRAM_BASE 0x18000000
123#define VRAM_SIZE 0x02000000
124
125/* Aggregate of all devices in the first GB */
126#define DEVICE0_BASE 0x1a000000
127#define DEVICE0_SIZE 0x12200000
128
129#define DEVICE1_BASE 0x2f000000
130#define DEVICE1_SIZE 0x200000
131
132#define NSRAM_BASE 0x2e000000
133#define NSRAM_SIZE 0x10000
134
135/* Location of trusted dram on the base fvp */
136#define TZDRAM_BASE 0x06000000
137#define TZDRAM_SIZE 0x02000000
138#define MBOX_OFF 0x1000
Achin Gupta4f6ad662013-10-25 09:08:21 +0100139
140#define DRAM_BASE 0x80000000ull
141#define DRAM_SIZE 0x80000000ull
142
143#define PCIE_EXP_BASE 0x40000000
144#define TZRNG_BASE 0x7fe60000
145#define TZNVCTR_BASE 0x7fe70000
146#define TZROOTKEY_BASE 0x7fe80000
147
148/* Memory mapped Generic timer interfaces */
149#define SYS_CNTCTL_BASE 0x2a430000
150#define SYS_CNTREAD_BASE 0x2a800000
151#define SYS_TIMCTL_BASE 0x2a810000
152
153/* Counter timer module offsets */
154#define CNTNSAR 0x4
155#define CNTNSAR_NS_SHIFT(x) x
156
157#define CNTACR_BASE(x) (0x40 + (x << 2))
158#define CNTACR_RPCT_SHIFT 0x0
159#define CNTACR_RVCT_SHIFT 0x1
160#define CNTACR_RFRQ_SHIFT 0x2
161#define CNTACR_RVOFF_SHIFT 0x3
162#define CNTACR_RWVT_SHIFT 0x4
163#define CNTACR_RWPT_SHIFT 0x5
164
165/* V2M motherboard system registers & offsets */
166#define VE_SYSREGS_BASE 0x1c010000
167#define V2M_SYS_ID 0x0
168#define V2M_SYS_LED 0x8
169#define V2M_SYS_CFGDATA 0xa0
170#define V2M_SYS_CFGCTRL 0xa4
171
172/*
173 * V2M sysled bit definitions. The values written to this
174 * register are defined in arch.h & runtime_svc.h. Only
175 * used by the primary cpu to diagnose any cold boot issues.
176 *
177 * SYS_LED[0] - Security state (S=0/NS=1)
178 * SYS_LED[2:1] - Exception Level (EL3-EL0)
179 * SYS_LED[7:3] - Exception Class (Sync/Async & origin)
180 *
181 */
182#define SYS_LED_SS_SHIFT 0x0
183#define SYS_LED_EL_SHIFT 0x1
184#define SYS_LED_EC_SHIFT 0x3
185
186#define SYS_LED_SS_MASK 0x1
187#define SYS_LED_EL_MASK 0x3
188#define SYS_LED_EC_MASK 0x1f
189
190/* V2M sysid register bits */
191#define SYS_ID_REV_SHIFT 27
192#define SYS_ID_HBI_SHIFT 16
193#define SYS_ID_BLD_SHIFT 12
194#define SYS_ID_ARCH_SHIFT 8
195#define SYS_ID_FPGA_SHIFT 0
196
197#define SYS_ID_REV_MASK 0xf
198#define SYS_ID_HBI_MASK 0xfff
199#define SYS_ID_BLD_MASK 0xf
200#define SYS_ID_ARCH_MASK 0xf
201#define SYS_ID_FPGA_MASK 0xff
202
203#define SYS_ID_BLD_LENGTH 4
204
205#define REV_FVP 0x0
206#define HBI_FVP_BASE 0x020
207#define HBI_FOUNDATION 0x010
208
209#define BLD_GIC_VE_MMAP 0x0
210#define BLD_GIC_A53A57_MMAP 0x1
211
212#define ARCH_MODEL 0x1
213
214/* FVP Power controller base address*/
215#define PWRC_BASE 0x1c100000
216
217/*******************************************************************************
218 * Platform specific per affinity states. Distinction between off and suspend
219 * is made to allow reporting of a suspended cpu as still being on e.g. in the
220 * affinity_info psci call.
221 ******************************************************************************/
222#define PLATFORM_MAX_AFF0 4
223#define PLATFORM_MAX_AFF1 2
224#define PLAT_AFF_UNK 0xff
225
226#define PLAT_AFF0_OFF 0x0
227#define PLAT_AFF0_ONPENDING 0x1
228#define PLAT_AFF0_SUSPEND 0x2
229#define PLAT_AFF0_ON 0x3
230
231#define PLAT_AFF1_OFF 0x0
232#define PLAT_AFF1_ONPENDING 0x1
233#define PLAT_AFF1_SUSPEND 0x2
234#define PLAT_AFF1_ON 0x3
235
236/*******************************************************************************
237 * BL2 specific defines.
238 ******************************************************************************/
Jeenu Viswambharan74cbb832014-02-17 17:26:51 +0000239#define BL2_BASE 0x0402D000
Achin Gupta4f6ad662013-10-25 09:08:21 +0100240
241/*******************************************************************************
242 * BL31 specific defines.
243 ******************************************************************************/
Jeenu Viswambharan74cbb832014-02-17 17:26:51 +0000244#define BL31_BASE 0x0400C000
Achin Gupta4f6ad662013-10-25 09:08:21 +0100245
246/*******************************************************************************
Achin Guptaa3050ed2014-02-19 17:52:35 +0000247 * BL32 specific defines.
248 ******************************************************************************/
249#define BL32_BASE (TZDRAM_BASE + 0x2000)
250
251/*******************************************************************************
Achin Gupta4f6ad662013-10-25 09:08:21 +0100252 * Platform specific page table and MMU setup constants
253 ******************************************************************************/
Achin Gupta4f6ad662013-10-25 09:08:21 +0100254#define ADDR_SPACE_SIZE (1ull << 32)
Jon Medhurst38aa76a2014-02-26 16:27:53 +0000255#define MAX_XLAT_TABLES 3
256#define MAX_MMAP_REGIONS 16
Achin Gupta4f6ad662013-10-25 09:08:21 +0100257
Achin Gupta4f6ad662013-10-25 09:08:21 +0100258
259/*******************************************************************************
260 * CCI-400 related constants
261 ******************************************************************************/
262#define CCI400_BASE 0x2c090000
263#define CCI400_SL_IFACE_CLUSTER0 3
264#define CCI400_SL_IFACE_CLUSTER1 4
265#define CCI400_SL_IFACE_INDEX(mpidr) (mpidr & MPIDR_CLUSTER_MASK ? \
266 CCI400_SL_IFACE_CLUSTER1 : \
267 CCI400_SL_IFACE_CLUSTER0)
268
269/*******************************************************************************
270 * GIC-400 & interrupt handling related constants
271 ******************************************************************************/
272/* VE compatible GIC memory map */
273#define VE_GICD_BASE 0x2c001000
274#define VE_GICC_BASE 0x2c002000
275#define VE_GICH_BASE 0x2c004000
276#define VE_GICV_BASE 0x2c006000
277
278/* Base FVP compatible GIC memory map */
279#define BASE_GICD_BASE 0x2f000000
280#define BASE_GICR_BASE 0x2f100000
281#define BASE_GICC_BASE 0x2c000000
282#define BASE_GICH_BASE 0x2c010000
283#define BASE_GICV_BASE 0x2c02f000
284
285#define IRQ_TZ_WDOG 56
286#define IRQ_SEC_PHY_TIMER 29
287#define IRQ_SEC_SGI_0 8
288#define IRQ_SEC_SGI_1 9
289#define IRQ_SEC_SGI_2 10
290#define IRQ_SEC_SGI_3 11
291#define IRQ_SEC_SGI_4 12
292#define IRQ_SEC_SGI_5 13
293#define IRQ_SEC_SGI_6 14
294#define IRQ_SEC_SGI_7 15
295#define IRQ_SEC_SGI_8 16
296
297/*******************************************************************************
298 * PL011 related constants
299 ******************************************************************************/
Achin Gupta8aa0cd42014-02-09 13:47:08 +0000300#define PL011_UART0_BASE 0x1c090000
301#define PL011_UART1_BASE 0x1c0a0000
302#define PL011_UART2_BASE 0x1c0b0000
303#define PL011_UART3_BASE 0x1c0c0000
304#define PL011_BASE PL011_UART0_BASE
Achin Gupta4f6ad662013-10-25 09:08:21 +0100305
306/*******************************************************************************
307 * Declarations and constants to access the mailboxes safely. Each mailbox is
308 * aligned on the biggest cache line size in the platform. This is known only
309 * to the platform as it might have a combination of integrated and external
310 * caches. Such alignment ensures that two maiboxes do not sit on the same cache
311 * line at any cache level. They could belong to different cpus/clusters &
312 * get written while being protected by different locks causing corruption of
313 * a valid mailbox address.
314 ******************************************************************************/
315#define CACHE_WRITEBACK_SHIFT 6
316#define CACHE_WRITEBACK_GRANULE (1 << CACHE_WRITEBACK_SHIFT)
317
318#ifndef __ASSEMBLY__
319
320typedef volatile struct {
321 unsigned long value
322 __attribute__((__aligned__(CACHE_WRITEBACK_GRANULE)));
323} mailbox;
324
325/*******************************************************************************
326 * Function and variable prototypes
327 ******************************************************************************/
328extern unsigned long *bl1_normal_ram_base;
329extern unsigned long *bl1_normal_ram_len;
330extern unsigned long *bl1_normal_ram_limit;
331extern unsigned long *bl1_normal_ram_zi_base;
332extern unsigned long *bl1_normal_ram_zi_len;
333
334extern unsigned long *bl1_coherent_ram_base;
335extern unsigned long *bl1_coherent_ram_len;
336extern unsigned long *bl1_coherent_ram_limit;
337extern unsigned long *bl1_coherent_ram_zi_base;
338extern unsigned long *bl1_coherent_ram_zi_len;
339extern unsigned long warm_boot_entrypoint;
340
341extern void bl1_plat_arch_setup(void);
342extern void bl2_plat_arch_setup(void);
343extern void bl31_plat_arch_setup(void);
344extern int platform_setup_pm(plat_pm_ops **);
345extern unsigned int platform_get_core_pos(unsigned long mpidr);
346extern void disable_mmu(void);
347extern void enable_mmu(void);
348extern void configure_mmu(meminfo *,
349 unsigned long,
350 unsigned long,
351 unsigned long,
352 unsigned long);
353extern unsigned long platform_get_cfgvar(unsigned int);
354extern int platform_config_setup(void);
355extern void plat_report_exception(unsigned long);
356extern unsigned long plat_get_ns_image_entrypoint(void);
Achin Guptac8afc782013-11-25 18:45:02 +0000357extern unsigned long platform_get_stack(unsigned long mpidr);
Sandrine Bailleux9e864902014-03-31 11:25:18 +0100358extern uint64_t plat_get_syscnt_freq(void);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100359
Ian Spray84687392014-01-02 16:57:12 +0000360/* Declarations for fvp_gic.c */
361extern void gic_cpuif_deactivate(unsigned int);
362extern void gic_cpuif_setup(unsigned int);
363extern void gic_pcpu_distif_setup(unsigned int);
364extern void gic_setup(void);
365
Achin Gupta4f6ad662013-10-25 09:08:21 +0100366/* Declarations for fvp_topology.c */
367extern int plat_setup_topology(void);
368extern int plat_get_max_afflvl(void);
369extern unsigned int plat_get_aff_count(unsigned int, unsigned long);
370extern unsigned int plat_get_aff_state(unsigned int, unsigned long);
371
James Morrissey9d72b4e2014-02-10 17:04:32 +0000372/* Declarations for plat_io_storage.c */
373extern void io_setup(void);
374extern int plat_get_image_source(const char *image_name,
375 io_dev_handle *dev_handle, void **image_spec);
376
Achin Gupta4f6ad662013-10-25 09:08:21 +0100377#endif /*__ASSEMBLY__*/
378
379#endif /* __PLATFORM_H__ */