blob: d5ef60d0ca3393d43bdeaab6f4455eccd67c5b42 [file] [log] [blame]
Varun Wadekar08438e22015-05-19 16:48:04 +05301/*
Varun Wadekar0c2276e2017-03-29 14:57:29 -07002 * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved.
Varun Wadekar08438e22015-05-19 16:48:04 +05303 *
dp-arm82cb2c12017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Varun Wadekar08438e22015-05-19 16:48:04 +05305 */
6
Antonio Nino Diazc3cf06f2018-11-08 10:20:19 +00007#ifndef MEMCTRL_H
8#define MEMCTRL_H
Varun Wadekar08438e22015-05-19 16:48:04 +05309
Varun Wadekar08438e22015-05-19 16:48:04 +053010void tegra_memctrl_setup(void);
Varun Wadekar102e4082016-03-03 13:28:10 -080011void tegra_memctrl_restore_settings(void);
Varun Wadekar08438e22015-05-19 16:48:04 +053012void tegra_memctrl_tzdram_setup(uint64_t phys_base, uint32_t size_in_bytes);
Varun Wadekar06b19d52015-12-30 15:06:41 -080013void tegra_memctrl_tzram_setup(uint64_t phys_base, uint32_t size_in_bytes);
Varun Wadekar9a964512015-06-10 14:04:32 +053014void tegra_memctrl_videomem_setup(uint64_t phys_base, uint32_t size_in_bytes);
Varun Wadekar0c2276e2017-03-29 14:57:29 -070015void tegra_memctrl_disable_ahb_redirection(void);
Harvey Hsieh650d9c52017-08-21 15:01:53 +080016void tegra_memctrl_clear_pending_interrupts(void);
Varun Wadekar08438e22015-05-19 16:48:04 +053017
Antonio Nino Diazc3cf06f2018-11-08 10:20:19 +000018#endif /* MEMCTRL_H */