blob: 8baa8ddb486dd8c1114651004e334df76c6af929 [file] [log] [blame]
Hadi Asyrafi2f11d542019-06-27 11:34:03 +08001/*
Jit Loon Lim6197dc92023-05-17 12:26:11 +08002 * Copyright (c) 2019-2023, ARM Limited and Contributors. All rights reserved.
Jit Loon Lim79626f42023-05-17 12:26:11 +08003 * Copyright (c) 2019-2023, Intel Corporation. All rights reserved.
Sieu Mun Tange264b552024-08-26 07:59:10 +08004 * Copyright (c) 2024, Altera Corporation. All rights reserved.
Hadi Asyrafi2f11d542019-06-27 11:34:03 +08005 *
6 * SPDX-License-Identifier: BSD-3-Clause
7 */
8
9#include <arch_helpers.h>
10#include <common/debug.h>
Jit Loon Lim79626f42023-05-17 12:26:11 +080011
12#ifndef GICV3_SUPPORT_GIC600
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080013#include <drivers/arm/gicv2.h>
Jit Loon Lim6197dc92023-05-17 12:26:11 +080014#else
15#include <drivers/arm/gicv3.h>
16#endif
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080017#include <lib/mmio.h>
18#include <lib/psci/psci.h>
19#include <plat/common/platform.h>
Sieu Mun Tang7ac7dad2024-10-22 01:00:45 +080020#include "ccu/ncore_ccu.h"
Hadi Asyrafid09adcb2019-10-23 18:34:14 +080021#include "socfpga_mailbox.h"
Hadi Asyrafic76d4232019-10-23 17:35:32 +080022#include "socfpga_plat_def.h"
Sieu Mun Tang7ac7dad2024-10-22 01:00:45 +080023#include "socfpga_private.h"
Hadi Asyrafi32cf34a2019-10-22 14:23:57 +080024#include "socfpga_reset_manager.h"
Sieu Mun Tangc703d752022-03-07 12:13:04 +080025#include "socfpga_sip_svc.h"
Jit Loon Lim6197dc92023-05-17 12:26:11 +080026#include "socfpga_system_manager.h"
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080027
Jit Loon Lim79626f42023-05-17 12:26:11 +080028#if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
29void socfpga_wakeup_secondary_cpu(unsigned int cpu_id);
30extern void plat_secondary_cold_boot_setup(void);
31#endif
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080032
33/*******************************************************************************
34 * plat handler called when a CPU is about to enter standby.
35 ******************************************************************************/
36void socfpga_cpu_standby(plat_local_state_t cpu_state)
37{
38 /*
39 * Enter standby state
40 * dsb is good practice before using wfi to enter low power states
41 */
42 VERBOSE("%s: cpu_state: 0x%x\n", __func__, cpu_state);
43 dsb();
44 wfi();
45}
46
47/*******************************************************************************
48 * plat handler called when a power domain is about to be turned on. The
49 * mpidr determines the CPU to be turned on.
50 ******************************************************************************/
51int socfpga_pwr_domain_on(u_register_t mpidr)
52{
53 unsigned int cpu_id = plat_core_pos_by_mpidr(mpidr);
Jit Loon Lim79626f42023-05-17 12:26:11 +080054#if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
55 /* TODO: Add in CPU FUSE from SDM */
56#else
Jit Loon Lim7f7a16a2023-03-02 13:38:53 +080057 uint32_t psci_boot = 0x00;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080058
59 VERBOSE("%s: mpidr: 0x%lx\n", __func__, mpidr);
Jit Loon Lim79626f42023-05-17 12:26:11 +080060#endif
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080061
62 if (cpu_id == -1)
63 return PSCI_E_INTERN_FAIL;
64
Jit Loon Lim79626f42023-05-17 12:26:11 +080065#if PLATFORM_MODEL != PLAT_SOCFPGA_AGILEX5
Jit Loon Lim7f7a16a2023-03-02 13:38:53 +080066 if (cpu_id == 0x00) {
67 psci_boot = mmio_read_32(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_8));
Jit Loon Lim655af4f2023-06-10 00:04:49 +080068 psci_boot |= 0x80000; /* bit 19 */
Jit Loon Lim7f7a16a2023-03-02 13:38:53 +080069 mmio_write_32(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_8), psci_boot);
70 }
71
Hadi Asyraficf82aff2019-10-22 13:39:14 +080072 mmio_write_64(PLAT_CPUID_RELEASE, cpu_id);
Jit Loon Lim79626f42023-05-17 12:26:11 +080073#endif
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080074
75 /* release core reset */
Jit Loon Lim79626f42023-05-17 12:26:11 +080076#if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
77 bl31_plat_set_secondary_cpu_entrypoint(cpu_id);
78#else
Hadi Asyrafi391eeee2019-12-23 13:25:33 +080079 mmio_setbits_32(SOCFPGA_RSTMGR(MPUMODRST), 1 << cpu_id);
Jit Loon Lim79626f42023-05-17 12:26:11 +080080 mmio_write_64(PLAT_CPUID_RELEASE, cpu_id);
81#endif
82
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080083 return PSCI_E_SUCCESS;
84}
85
86/*******************************************************************************
87 * plat handler called when a power domain is about to be turned off. The
88 * target_state encodes the power state that each level should transition to.
89 ******************************************************************************/
90void socfpga_pwr_domain_off(const psci_power_state_t *target_state)
91{
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080092 for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++)
93 VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n",
94 __func__, i, target_state->pwr_domain_state[i]);
95
Hadi Asyrafiafac9682019-09-12 15:14:01 +080096 /* Prevent interrupts from spuriously waking up this cpu */
Jit Loon Lim79626f42023-05-17 12:26:11 +080097#ifdef GICV3_SUPPORT_GIC600
98 gicv3_cpuif_disable(plat_my_core_pos());
99#else
Hadi Asyrafiafac9682019-09-12 15:14:01 +0800100 gicv2_cpuif_disable();
Jit Loon Lim79626f42023-05-17 12:26:11 +0800101#endif
102
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800103}
104
105/*******************************************************************************
106 * plat handler called when a power domain is about to be suspended. The
107 * target_state encodes the power state that each level should transition to.
108 ******************************************************************************/
109void socfpga_pwr_domain_suspend(const psci_power_state_t *target_state)
110{
Jit Loon Lim79626f42023-05-17 12:26:11 +0800111#if PLATFORM_MODEL != PLAT_SOCFPGA_AGILEX5
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800112 unsigned int cpu_id = plat_my_core_pos();
Jit Loon Lim79626f42023-05-17 12:26:11 +0800113#endif
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800114
115 for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++)
116 VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n",
117 __func__, i, target_state->pwr_domain_state[i]);
Hadi Asyrafi32cf34a2019-10-22 14:23:57 +0800118
Jit Loon Lim79626f42023-05-17 12:26:11 +0800119#if PLATFORM_MODEL != PLAT_SOCFPGA_AGILEX5
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800120 /* assert core reset */
Hadi Asyrafi391eeee2019-12-23 13:25:33 +0800121 mmio_setbits_32(SOCFPGA_RSTMGR(MPUMODRST), 1 << cpu_id);
Jit Loon Lim79626f42023-05-17 12:26:11 +0800122#endif
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800123}
124
125/*******************************************************************************
126 * plat handler called when a power domain has just been powered on after
127 * being turned off earlier. The target_state encodes the low power state that
128 * each level has woken up from.
129 ******************************************************************************/
130void socfpga_pwr_domain_on_finish(const psci_power_state_t *target_state)
131{
132 for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++)
133 VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n",
134 __func__, i, target_state->pwr_domain_state[i]);
135
Jit Loon Lim79626f42023-05-17 12:26:11 +0800136 /* Enable the gic cpu interface */
137#ifdef GICV3_SUPPORT_GIC600
138 gicv3_rdistif_init(plat_my_core_pos());
139 gicv3_cpuif_enable(plat_my_core_pos());
140#else
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800141 /* Program the gic per-cpu distributor or re-distributor interface */
142 gicv2_pcpu_distif_init();
143 gicv2_set_pe_target_mask(plat_my_core_pos());
144
145 /* Enable the gic cpu interface */
146 gicv2_cpuif_enable();
Jit Loon Lim79626f42023-05-17 12:26:11 +0800147#endif
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800148}
149
150/*******************************************************************************
151 * plat handler called when a power domain has just been powered on after
152 * having been suspended earlier. The target_state encodes the low power state
153 * that each level has woken up from.
154 * TODO: At the moment we reuse the on finisher and reinitialize the secure
155 * context. Need to implement a separate suspend finisher.
156 ******************************************************************************/
157void socfpga_pwr_domain_suspend_finish(const psci_power_state_t *target_state)
158{
Jit Loon Lim79626f42023-05-17 12:26:11 +0800159#if PLATFORM_MODEL != PLAT_SOCFPGA_AGILEX5
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800160 unsigned int cpu_id = plat_my_core_pos();
Jit Loon Lim79626f42023-05-17 12:26:11 +0800161#endif
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800162
163 for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++)
164 VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n",
165 __func__, i, target_state->pwr_domain_state[i]);
166
Jit Loon Lim79626f42023-05-17 12:26:11 +0800167#if PLATFORM_MODEL != PLAT_SOCFPGA_AGILEX5
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800168 /* release core reset */
Hadi Asyrafi391eeee2019-12-23 13:25:33 +0800169 mmio_clrbits_32(SOCFPGA_RSTMGR(MPUMODRST), 1 << cpu_id);
Jit Loon Lim79626f42023-05-17 12:26:11 +0800170#endif
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800171}
172
173/*******************************************************************************
174 * plat handlers to shutdown/reboot the system
175 ******************************************************************************/
176static void __dead2 socfpga_system_off(void)
177{
178 wfi();
179 ERROR("System Off: operation not handled.\n");
180 panic();
181}
182
Hadi Asyrafie1f97d92019-12-17 19:22:17 +0800183extern uint64_t intel_rsu_update_address;
184
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800185static void __dead2 socfpga_system_reset(void)
186{
Abdul Halim, Muhammad Hadi Asyrafiea9b9622020-02-25 16:28:10 +0800187 uint32_t addr_buf[2];
188
Sieu Mun Tange264b552024-08-26 07:59:10 +0800189 memcpy_s(addr_buf, sizeof(intel_rsu_update_address),
190 &intel_rsu_update_address, sizeof(intel_rsu_update_address));
191
Jit Loon Lim6197dc92023-05-17 12:26:11 +0800192 if (intel_rsu_update_address) {
Abdul Halim, Muhammad Hadi Asyrafiea9b9622020-02-25 16:28:10 +0800193 mailbox_rsu_update(addr_buf);
Jit Loon Lim6197dc92023-05-17 12:26:11 +0800194 } else {
Sieu Mun Tang7ac7dad2024-10-22 01:00:45 +0800195#if CACHE_FLUSH
196 /* ATF Flush and Invalidate Cache */
197 dcsw_op_all(DCCISW);
198 invalidate_cache_low_el();
199#if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
200 flush_l3_dcache();
201#endif
202#endif
Hadi Asyrafie1f97d92019-12-17 19:22:17 +0800203 mailbox_reset_cold();
Jit Loon Lim6197dc92023-05-17 12:26:11 +0800204 }
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800205
206 while (1)
207 wfi();
208}
209
Hadi Asyrafi32cf34a2019-10-22 14:23:57 +0800210static int socfpga_system_reset2(int is_vendor, int reset_type,
211 u_register_t cookie)
212{
Jit Loon Lim79626f42023-05-17 12:26:11 +0800213#if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
214 mailbox_reset_warm(reset_type);
215#else
Sieu Mun Tangc703d752022-03-07 12:13:04 +0800216 if (cold_reset_for_ecc_dbe()) {
217 mailbox_reset_cold();
218 }
Jit Loon Lim79626f42023-05-17 12:26:11 +0800219#endif
220
Hadi Asyrafi32cf34a2019-10-22 14:23:57 +0800221 /* disable cpuif */
Jit Loon Lim79626f42023-05-17 12:26:11 +0800222#ifdef GICV3_SUPPORT_GIC600
223 gicv3_cpuif_disable(plat_my_core_pos());
224#else
Hadi Asyrafi32cf34a2019-10-22 14:23:57 +0800225 gicv2_cpuif_disable();
Jit Loon Lim79626f42023-05-17 12:26:11 +0800226#endif
Hadi Asyrafi32cf34a2019-10-22 14:23:57 +0800227
228 /* Store magic number */
229 mmio_write_32(L2_RESET_DONE_REG, L2_RESET_DONE_STATUS);
230
231 /* Increase timeout */
Hadi Asyrafi391eeee2019-12-23 13:25:33 +0800232 mmio_write_32(SOCFPGA_RSTMGR(HDSKTIMEOUT), 0xffffff);
Hadi Asyrafi32cf34a2019-10-22 14:23:57 +0800233
234 /* Enable handshakes */
Hadi Asyrafi391eeee2019-12-23 13:25:33 +0800235 mmio_setbits_32(SOCFPGA_RSTMGR(HDSKEN), RSTMGR_HDSKEN_SET);
Hadi Asyrafi32cf34a2019-10-22 14:23:57 +0800236
Jit Loon Lim79626f42023-05-17 12:26:11 +0800237#if PLATFORM_MODEL != PLAT_SOCFPGA_AGILEX5
Hadi Asyrafi32cf34a2019-10-22 14:23:57 +0800238 /* Reset L2 module */
Hadi Asyrafi391eeee2019-12-23 13:25:33 +0800239 mmio_setbits_32(SOCFPGA_RSTMGR(COLDMODRST), 0x100);
Jit Loon Lim79626f42023-05-17 12:26:11 +0800240#endif
Hadi Asyrafi32cf34a2019-10-22 14:23:57 +0800241
242 while (1)
243 wfi();
244
245 /* Should not reach here */
246 return 0;
247}
248
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800249int socfpga_validate_power_state(unsigned int power_state,
250 psci_power_state_t *req_state)
251{
252 VERBOSE("%s: power_state: 0x%x\n", __func__, power_state);
253
254 return PSCI_E_SUCCESS;
255}
256
257int socfpga_validate_ns_entrypoint(unsigned long ns_entrypoint)
258{
259 VERBOSE("%s: ns_entrypoint: 0x%lx\n", __func__, ns_entrypoint);
260 return PSCI_E_SUCCESS;
261}
262
263void socfpga_get_sys_suspend_power_state(psci_power_state_t *req_state)
264{
265 req_state->pwr_domain_state[PSCI_CPU_PWR_LVL] = PLAT_MAX_OFF_STATE;
266 req_state->pwr_domain_state[1] = PLAT_MAX_OFF_STATE;
267}
268
269/*******************************************************************************
270 * Export the platform handlers via plat_arm_psci_pm_ops. The ARM Standard
271 * platform layer will take care of registering the handlers with PSCI.
272 ******************************************************************************/
273const plat_psci_ops_t socfpga_psci_pm_ops = {
274 .cpu_standby = socfpga_cpu_standby,
275 .pwr_domain_on = socfpga_pwr_domain_on,
276 .pwr_domain_off = socfpga_pwr_domain_off,
277 .pwr_domain_suspend = socfpga_pwr_domain_suspend,
278 .pwr_domain_on_finish = socfpga_pwr_domain_on_finish,
279 .pwr_domain_suspend_finish = socfpga_pwr_domain_suspend_finish,
280 .system_off = socfpga_system_off,
281 .system_reset = socfpga_system_reset,
Hadi Asyrafi32cf34a2019-10-22 14:23:57 +0800282 .system_reset2 = socfpga_system_reset2,
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800283 .validate_power_state = socfpga_validate_power_state,
284 .validate_ns_entrypoint = socfpga_validate_ns_entrypoint,
285 .get_sys_suspend_power_state = socfpga_get_sys_suspend_power_state
286};
287
288/*******************************************************************************
289 * Export the platform specific power ops.
290 ******************************************************************************/
291int plat_setup_psci_ops(uintptr_t sec_entrypoint,
292 const struct plat_psci_ops **psci_ops)
293{
294 /* Save warm boot entrypoint.*/
Hadi Asyraficf82aff2019-10-22 13:39:14 +0800295 mmio_write_64(PLAT_SEC_ENTRY, sec_entrypoint);
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800296 *psci_ops = &socfpga_psci_pm_ops;
Hadi Asyraficf82aff2019-10-22 13:39:14 +0800297
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800298 return 0;
299}