blob: e4a4f8724f0e4c7dcdafe1c2ad6a0dcd67379a20 [file] [log] [blame]
Dan Handleyb4315302015-03-19 18:58:55 +00001/*
Zelalem466bb282020-02-05 14:12:39 -06002 * Copyright (c) 2015-2020, ARM Limited and Contributors. All rights reserved.
Dan Handleyb4315302015-03-19 18:58:55 +00003 *
dp-arm82cb2c12017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handleyb4315302015-03-19 18:58:55 +00005 */
6
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +01007#include <assert.h>
Dan Handleyb4315302015-03-19 18:58:55 +00008#include <string.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +00009
10#include <platform_def.h>
11
12#include <arch_helpers.h>
13#include <common/bl_common.h>
14#include <common/debug.h>
15#include <common/desc_image_load.h>
16#include <drivers/generic_delay_timer.h>
Louis Mayencourt9814bfc2019-10-17 15:14:25 +010017#include <lib/fconf/fconf.h>
Manish V Badarkhe82869672020-06-11 22:32:11 +010018#include <lib/fconf/fconf_dyn_cfg_getter.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000019#ifdef SPD_opteed
20#include <lib/optee_utils.h>
21#endif
22#include <lib/utils.h>
Antonio Nino Diazbd9344f2019-01-25 14:30:04 +000023#include <plat/arm/common/plat_arm.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000024#include <plat/common/platform.h>
25
Dan Handleyb4315302015-03-19 18:58:55 +000026/* Data structure which holds the extents of the trusted SRAM for BL2 */
27static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE);
28
Soby Mathewcaf4eca2018-02-20 12:50:47 +000029/*
Manish V Badarkhe04e06972020-05-31 10:17:59 +010030 * Check that BL2_BASE is above ARM_FW_CONFIG_LIMIT. This reserved page is
Soby Mathewc099cd32018-06-01 16:53:38 +010031 * for `meminfo_t` data structure and fw_configs passed from BL1.
Soby Mathewcaf4eca2018-02-20 12:50:47 +000032 */
Manish V Badarkhe04e06972020-05-31 10:17:59 +010033CASSERT(BL2_BASE >= ARM_FW_CONFIG_LIMIT, assert_bl2_base_overflows);
Soby Mathewcaf4eca2018-02-20 12:50:47 +000034
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +010035/* Weak definitions may be overridden in specific ARM standard platform */
Soby Mathew0c306cc2018-01-10 15:59:31 +000036#pragma weak bl2_early_platform_setup2
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +010037#pragma weak bl2_platform_setup
38#pragma weak bl2_plat_arch_setup
39#pragma weak bl2_plat_sec_mem_layout
40
Daniel Boulbyd323af92018-07-06 16:54:44 +010041#define MAP_BL2_TOTAL MAP_REGION_FLAT( \
42 bl2_tzram_layout.total_base, \
43 bl2_tzram_layout.total_size, \
44 MT_MEMORY | MT_RW | MT_SECURE)
45
Dimitris Papastamos4a581b062018-06-08 13:17:26 +010046
Daniel Boulby490eeb02018-06-27 16:45:48 +010047#pragma weak arm_bl2_plat_handle_post_image_load
Dimitris Papastamos4a581b062018-06-08 13:17:26 +010048
Dan Handleyb4315302015-03-19 18:58:55 +000049/*******************************************************************************
50 * BL1 has passed the extents of the trusted SRAM that should be visible to BL2
51 * in x0. This memory layout is sitting at the base of the free trusted SRAM.
52 * Copy it to a safe location before its reclaimed by later BL2 functionality.
53 ******************************************************************************/
Manish V Badarkhe04e06972020-05-31 10:17:59 +010054void arm_bl2_early_platform_setup(uintptr_t fw_config,
Sandrine Bailleux6c77e742018-07-11 12:44:22 +020055 struct meminfo *mem_layout)
Dan Handleyb4315302015-03-19 18:58:55 +000056{
Manish V Badarkhe82869672020-06-11 22:32:11 +010057 const struct dyn_cfg_dtb_info_t *tb_fw_config_info;
Dan Handleyb4315302015-03-19 18:58:55 +000058 /* Initialize the console to provide early debug support */
Antonio Nino Diaz88a05232018-06-19 09:29:36 +010059 arm_console_boot_init();
Dan Handleyb4315302015-03-19 18:58:55 +000060
61 /* Setup the BL2 memory layout */
62 bl2_tzram_layout = *mem_layout;
63
Louis Mayencourt9814bfc2019-10-17 15:14:25 +010064 /* Fill the properties struct with the info from the config dtb */
Manish V Badarkhe04e06972020-05-31 10:17:59 +010065 if (fw_config != 0U) {
Manish V Badarkhe82869672020-06-11 22:32:11 +010066 fconf_populate("FW_CONFIG", fw_config);
67 }
68
69 /* TB_FW_CONFIG was also loaded by BL1 */
70 tb_fw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, TB_FW_CONFIG_ID);
71 if (tb_fw_config_info != NULL) {
72 fconf_populate("TB_FW", tb_fw_config_info->config_addr);
Louis Mayencourt9814bfc2019-10-17 15:14:25 +010073 }
74
Dan Handleyb4315302015-03-19 18:58:55 +000075 /* Initialise the IO layer and register platform IO devices */
76 plat_arm_io_setup();
77}
78
Soby Mathew0c306cc2018-01-10 15:59:31 +000079void bl2_early_platform_setup2(u_register_t arg0, u_register_t arg1, u_register_t arg2, u_register_t arg3)
Dan Handleyb4315302015-03-19 18:58:55 +000080{
Soby Mathewcab0b5b2018-01-15 14:45:33 +000081 arm_bl2_early_platform_setup((uintptr_t)arg0, (meminfo_t *)arg1);
82
Soby Mathew18e279e2017-06-12 12:37:10 +010083 generic_delay_timer_init();
Dan Handleyb4315302015-03-19 18:58:55 +000084}
85
86/*
Soby Mathew6e79f9f2018-03-26 15:16:46 +010087 * Perform BL2 preload setup. Currently we initialise the dynamic
88 * configuration here.
Dan Handleyb4315302015-03-19 18:58:55 +000089 */
Soby Mathew6e79f9f2018-03-26 15:16:46 +010090void bl2_plat_preload_setup(void)
Dan Handleyb4315302015-03-19 18:58:55 +000091{
Soby Mathewcab0b5b2018-01-15 14:45:33 +000092 arm_bl2_dyn_cfg_init();
Soby Mathew6e79f9f2018-03-26 15:16:46 +010093}
Soby Mathewcab0b5b2018-01-15 14:45:33 +000094
Soby Mathew6e79f9f2018-03-26 15:16:46 +010095/*
96 * Perform ARM standard platform setup.
97 */
98void arm_bl2_platform_setup(void)
99{
Dan Handleyb4315302015-03-19 18:58:55 +0000100 /* Initialize the secure environment */
101 plat_arm_security_setup();
Roberto Vargasf1454032017-08-03 09:16:43 +0100102
103#if defined(PLAT_ARM_MEM_PROT_ADDR)
Roberto Vargas638b0342018-01-05 16:00:05 +0000104 arm_nor_psci_do_static_mem_protect();
Roberto Vargasf1454032017-08-03 09:16:43 +0100105#endif
Dan Handleyb4315302015-03-19 18:58:55 +0000106}
107
108void bl2_platform_setup(void)
109{
110 arm_bl2_platform_setup();
111}
112
113/*******************************************************************************
114 * Perform the very early platform specific architectural setup here. At the
115 * moment this is only initializes the mmu in a quick and dirty way.
116 ******************************************************************************/
117void arm_bl2_plat_arch_setup(void)
118{
Soby Mathew943bb7f2018-09-18 11:42:42 +0100119#if USE_COHERENT_MEM && !ARM_CRYPTOCELL_INTEG
120 /*
121 * Ensure ARM platforms don't use coherent memory in BL2 unless
122 * cryptocell integration is enabled.
123 */
Daniel Boulbyd323af92018-07-06 16:54:44 +0100124 assert((BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE) == 0U);
Dan Handleyb4315302015-03-19 18:58:55 +0000125#endif
Daniel Boulbyd323af92018-07-06 16:54:44 +0100126
127 const mmap_region_t bl_regions[] = {
128 MAP_BL2_TOTAL,
Daniel Boulby2ecaafd2018-07-16 14:09:15 +0100129 ARM_MAP_BL_RO,
Roberto Vargas1eb735d2018-05-23 09:27:06 +0100130#if USE_ROMLIB
131 ARM_MAP_ROMLIB_CODE,
132 ARM_MAP_ROMLIB_DATA,
133#endif
Soby Mathew943bb7f2018-09-18 11:42:42 +0100134#if ARM_CRYPTOCELL_INTEG
135 ARM_MAP_BL_COHERENT_RAM,
136#endif
Daniel Boulbyd323af92018-07-06 16:54:44 +0100137 {0}
138 };
139
Roberto Vargas0916c382018-10-19 16:44:18 +0100140 setup_page_tables(bl_regions, plat_arm_get_mmap());
Yatharth Kochar6fe8aa22016-07-04 11:26:14 +0100141
Julius Werner402b3cf2019-07-09 14:02:43 -0700142#ifdef __aarch64__
Sandrine Bailleuxb5fa6562016-05-18 16:11:47 +0100143 enable_mmu_el1(0);
Julius Werner402b3cf2019-07-09 14:02:43 -0700144#else
145 enable_mmu_svc_mon(0);
Yatharth Kochar6fe8aa22016-07-04 11:26:14 +0100146#endif
Roberto Vargas1eb735d2018-05-23 09:27:06 +0100147
148 arm_setup_romlib();
Dan Handleyb4315302015-03-19 18:58:55 +0000149}
150
151void bl2_plat_arch_setup(void)
152{
153 arm_bl2_plat_arch_setup();
154}
155
Yatharth Kochar07570d52016-11-14 12:01:04 +0000156int arm_bl2_handle_post_image_load(unsigned int image_id)
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +0100157{
158 int err = 0;
159 bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
Summer Qin54661cd2017-04-24 16:49:28 +0100160#ifdef SPD_opteed
161 bl_mem_params_node_t *pager_mem_params = NULL;
162 bl_mem_params_node_t *paged_mem_params = NULL;
163#endif
Zelalem466bb282020-02-05 14:12:39 -0600164 assert(bl_mem_params != NULL);
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +0100165
166 switch (image_id) {
Julius Werner402b3cf2019-07-09 14:02:43 -0700167#ifdef __aarch64__
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +0100168 case BL32_IMAGE_ID:
Summer Qin54661cd2017-04-24 16:49:28 +0100169#ifdef SPD_opteed
170 pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
171 assert(pager_mem_params);
172
173 paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
174 assert(paged_mem_params);
175
176 err = parse_optee_header(&bl_mem_params->ep_info,
177 &pager_mem_params->image_info,
178 &paged_mem_params->image_info);
179 if (err != 0) {
180 WARN("OPTEE header parse error.\n");
181 }
182#endif
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +0100183 bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl32_entry();
184 break;
Yatharth Kochar6fe8aa22016-07-04 11:26:14 +0100185#endif
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +0100186
187 case BL33_IMAGE_ID:
188 /* BL33 expects to receive the primary CPU MPID (through r0) */
189 bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr();
190 bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl33_entry();
191 break;
192
193#ifdef SCP_BL2_BASE
194 case SCP_BL2_IMAGE_ID:
195 /* The subsequent handling of SCP_BL2 is platform specific */
196 err = plat_arm_bl2_handle_scp_bl2(&bl_mem_params->image_info);
197 if (err) {
198 WARN("Failure in platform-specific handling of SCP_BL2 image.\n");
199 }
200 break;
201#endif
Jonathan Wright649c48f2018-03-14 15:24:00 +0000202 default:
203 /* Do nothing in default case */
204 break;
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +0100205 }
206
207 return err;
208}
209
Yatharth Kochar07570d52016-11-14 12:01:04 +0000210/*******************************************************************************
211 * This function can be used by the platforms to update/use image
212 * information for given `image_id`.
213 ******************************************************************************/
Daniel Boulby490eeb02018-06-27 16:45:48 +0100214int arm_bl2_plat_handle_post_image_load(unsigned int image_id)
Yatharth Kochar07570d52016-11-14 12:01:04 +0000215{
Olivier Deprezc33ff192020-03-19 09:27:11 +0100216#if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
Manish Pandeycb3b5342020-02-25 11:38:19 +0000217 /* For Secure Partitions we don't need post processing */
218 if ((image_id >= (MAX_NUMBER_IDS - MAX_SP_IDS)) &&
219 (image_id < MAX_NUMBER_IDS)) {
220 return 0;
221 }
222#endif
Yatharth Kochar07570d52016-11-14 12:01:04 +0000223 return arm_bl2_handle_post_image_load(image_id);
224}
225
Daniel Boulby490eeb02018-06-27 16:45:48 +0100226int bl2_plat_handle_post_image_load(unsigned int image_id)
227{
228 return arm_bl2_plat_handle_post_image_load(image_id);
229}