blob: a745ca5d6fed0674485d03c91277bfa47b544ac7 [file] [log] [blame]
Javier Almansa Sobrino25bbbd22020-10-23 13:22:07 +01001/*
Bipin Ravi4618b2b2021-03-31 10:10:27 -05002 * Copyright (c) 2020-2021, Arm Limited. All rights reserved.
Javier Almansa Sobrino25bbbd22020-10-23 13:22:07 +01003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <arch.h>
8#include <asm_macros.S>
9#include <cpu_macros.S>
10#include <neoverse_n2.h>
11
12/* Hardware handled coherency */
13#if HW_ASSISTED_COHERENCY == 0
14#error "Neoverse N2 must be compiled with HW_ASSISTED_COHERENCY enabled"
15#endif
16
17/* 64-bit only core */
18#if CTX_INCLUDE_AARCH32_REGS == 1
19#error "Neoverse-N2 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0"
20#endif
21
nayanpatel-arm9380f752021-08-06 17:46:10 -070022/* --------------------------------------------------
23 * Errata Workaround for Neoverse N2 Erratum 2002655.
24 * This applies to revision r0p0 of Neoverse N2. it is still open.
25 * Inputs:
26 * x0: variant[4:7] and revision[0:3] of current cpu.
27 * Shall clobber: x0-x17
28 * --------------------------------------------------
29 */
30func errata_n2_2002655_wa
31 /* Check revision. */
32 mov x17, x30
33 bl check_errata_2002655
34 cbz x0, 1f
35
36 /* Apply instruction patching sequence */
37 ldr x0,=0x6
38 msr S3_6_c15_c8_0,x0
39 ldr x0,=0xF3A08002
40 msr S3_6_c15_c8_2,x0
41 ldr x0,=0xFFF0F7FE
42 msr S3_6_c15_c8_3,x0
43 ldr x0,=0x40000001003ff
44 msr S3_6_c15_c8_1,x0
45 ldr x0,=0x7
46 msr S3_6_c15_c8_0,x0
47 ldr x0,=0xBF200000
48 msr S3_6_c15_c8_2,x0
49 ldr x0,=0xFFEF0000
50 msr S3_6_c15_c8_3,x0
51 ldr x0,=0x40000001003f3
52 msr S3_6_c15_c8_1,x0
53 isb
541:
55 ret x17
56endfunc errata_n2_2002655_wa
57
58func check_errata_2002655
59 /* Applies to r0p0 */
60 mov x1, #0x00
61 b cpu_rev_var_ls
62endfunc check_errata_2002655
63
Bipin Ravi65e04f22021-03-30 16:08:32 -050064/* ---------------------------------------------------------------
65 * Errata Workaround for Neoverse N2 Erratum 2067956.
66 * This applies to revision r0p0 of Neoverse N2 and is still open.
67 * Inputs:
68 * x0: variant[4:7] and revision[0:3] of current cpu.
69 * Shall clobber: x0-x17
70 * ---------------------------------------------------------------
71 */
72func errata_n2_2067956_wa
73 /* Compare x0 against revision r0p0 */
74 mov x17, x30
75 bl check_errata_2067956
76 cbz x0, 1f
77 mrs x1, NEOVERSE_N2_CPUACTLR_EL1
78 orr x1, x1, NEOVERSE_N2_CPUACTLR_EL1_BIT_46
79 msr NEOVERSE_N2_CPUACTLR_EL1, x1
801:
81 ret x17
82endfunc errata_n2_2067956_wa
83
84func check_errata_2067956
85 /* Applies to r0p0 */
86 mov x1, #0x00
87 b cpu_rev_var_ls
88endfunc check_errata_2067956
89
Bipin Ravi4618b2b2021-03-31 10:10:27 -050090/* ---------------------------------------------------------------
91 * Errata Workaround for Neoverse N2 Erratum 2025414.
92 * This applies to revision r0p0 of Neoverse N2 and is still open.
93 * Inputs:
94 * x0: variant[4:7] and revision[0:3] of current cpu.
95 * Shall clobber: x0-x17
96 * ---------------------------------------------------------------
97 */
98func errata_n2_2025414_wa
99 /* Compare x0 against revision r0p0 */
100 mov x17, x30
101 bl check_errata_2025414
102 cbz x0, 1f
103 mrs x1, NEOVERSE_N2_CPUECTLR_EL1
104 orr x1, x1, NEOVERSE_N2_CPUECTLR_EL1_PFSTIDIS_BIT
105 msr NEOVERSE_N2_CPUECTLR_EL1, x1
106
1071:
108 ret x17
109endfunc errata_n2_2025414_wa
110
111func check_errata_2025414
112 /* Applies to r0p0 */
113 mov x1, #0x00
114 b cpu_rev_var_ls
115endfunc check_errata_2025414
116
117 /* -------------------------------------------
Javier Almansa Sobrino25bbbd22020-10-23 13:22:07 +0100118 * The CPU Ops reset function for Neoverse N2.
Bipin Ravi4618b2b2021-03-31 10:10:27 -0500119 * -------------------------------------------
Javier Almansa Sobrino25bbbd22020-10-23 13:22:07 +0100120 */
121func neoverse_n2_reset_func
nayanpatel-arm9380f752021-08-06 17:46:10 -0700122 mov x19, x30
123
Javier Almansa Sobrino25bbbd22020-10-23 13:22:07 +0100124 /* Check if the PE implements SSBS */
125 mrs x0, id_aa64pfr1_el1
126 tst x0, #(ID_AA64PFR1_EL1_SSBS_MASK << ID_AA64PFR1_EL1_SSBS_SHIFT)
127 b.eq 1f
128
129 /* Disable speculative loads */
130 msr SSBS, xzr
1311:
132 /* Force all cacheable atomic instructions to be near */
133 mrs x0, NEOVERSE_N2_CPUACTLR2_EL1
134 orr x0, x0, #NEOVERSE_N2_CPUACTLR2_EL1_BIT_2
135 msr NEOVERSE_N2_CPUACTLR2_EL1, x0
136
Bipin Ravi65e04f22021-03-30 16:08:32 -0500137#if ERRATA_N2_2067956
138 mov x0, x18
139 bl errata_n2_2067956_wa
140#endif
141
Bipin Ravi4618b2b2021-03-31 10:10:27 -0500142#if ERRATA_N2_2025414
143 mov x0, x18
144 bl errata_n2_2025414_wa
145#endif
146
Javier Almansa Sobrino25bbbd22020-10-23 13:22:07 +0100147#if ENABLE_AMU
148 /* Make sure accesses from EL0/EL1 and EL2 are not trapped to EL3 */
149 mrs x0, cptr_el3
150 orr x0, x0, #TAM_BIT
151 msr cptr_el3, x0
152
153 /* Make sure accesses from EL0/EL1 are not trapped to EL2 */
154 mrs x0, cptr_el2
155 orr x0, x0, #TAM_BIT
156 msr cptr_el2, x0
157
158 /* No need to enable the counters as this would be done at el3 exit */
159#endif
160
161#if NEOVERSE_Nx_EXTERNAL_LLC
162 /* Some systems may have External LLC, core needs to be made aware */
Bipin Ravi65e04f22021-03-30 16:08:32 -0500163 mrs x0, NEOVERSE_N2_CPUECTLR_EL1
164 orr x0, x0, NEOVERSE_N2_CPUECTLR_EL1_EXTLLC_BIT
165 msr NEOVERSE_N2_CPUECTLR_EL1, x0
Javier Almansa Sobrino25bbbd22020-10-23 13:22:07 +0100166#endif
167
nayanpatel-arm9380f752021-08-06 17:46:10 -0700168 bl cpu_get_rev_var
169 mov x18, x0
170
171#if ERRATA_N2_2002655
172 mov x0, x18
173 bl errata_n2_2002655_wa
174#endif
175
Javier Almansa Sobrino25bbbd22020-10-23 13:22:07 +0100176 isb
Bipin Ravi65e04f22021-03-30 16:08:32 -0500177 ret x19
Javier Almansa Sobrino25bbbd22020-10-23 13:22:07 +0100178endfunc neoverse_n2_reset_func
179
180func neoverse_n2_core_pwr_dwn
Bipin Ravi4618b2b2021-03-31 10:10:27 -0500181 /* ---------------------------------------------------
Javier Almansa Sobrino25bbbd22020-10-23 13:22:07 +0100182 * Enable CPU power down bit in power control register
183 * No need to do cache maintenance here.
Bipin Ravi4618b2b2021-03-31 10:10:27 -0500184 * ---------------------------------------------------
Javier Almansa Sobrino25bbbd22020-10-23 13:22:07 +0100185 */
186 mrs x0, NEOVERSE_N2_CPUPWRCTLR_EL1
187 orr x0, x0, #NEOVERSE_N2_CORE_PWRDN_EN_BIT
188 msr NEOVERSE_N2_CPUPWRCTLR_EL1, x0
189 isb
190 ret
191endfunc neoverse_n2_core_pwr_dwn
192
193#if REPORT_ERRATA
194/*
195 * Errata printing function for Neoverse N2 cores. Must follow AAPCS.
196 */
197func neoverse_n2_errata_report
nayanpatel-arm9380f752021-08-06 17:46:10 -0700198 stp x8, x30, [sp, #-16]!
199
200 bl cpu_get_rev_var
201 mov x8, x0
202
203 /*
204 * Report all errata. The revision-variant information is passed to
205 * checking functions of each errata.
206 */
207 report_errata ERRATA_N2_2002655, neoverse_n2, 2002655
Bipin Ravi65e04f22021-03-30 16:08:32 -0500208 report_errata ERRATA_N2_2067956, neoverse_n2, 2067956
Bipin Ravi4618b2b2021-03-31 10:10:27 -0500209 report_errata ERRATA_N2_2025414, neoverse_n2, 2025414
nayanpatel-arm9380f752021-08-06 17:46:10 -0700210
211 ldp x8, x30, [sp], #16
Javier Almansa Sobrino25bbbd22020-10-23 13:22:07 +0100212 ret
213endfunc neoverse_n2_errata_report
214#endif
215
216 /* ---------------------------------------------
217 * This function provides Neoverse N2 specific
218 * register information for crash reporting.
219 * It needs to return with x6 pointing to
220 * a list of register names in ASCII and
221 * x8 - x15 having values of registers to be
222 * reported.
223 * ---------------------------------------------
224 */
225.section .rodata.neoverse_n2_regs, "aS"
226neoverse_n2_regs: /* The ASCII list of register names to be reported */
227 .asciz "cpupwrctlr_el1", ""
228
229func neoverse_n2_cpu_reg_dump
230 adr x6, neoverse_n2_regs
231 mrs x8, NEOVERSE_N2_CPUPWRCTLR_EL1
232 ret
233endfunc neoverse_n2_cpu_reg_dump
234
235declare_cpu_ops neoverse_n2, NEOVERSE_N2_MIDR, \
236 neoverse_n2_reset_func, \
237 neoverse_n2_core_pwr_dwn