blob: ce39d8fccc559bc1fc3a05b50f7a96ab5f511e54 [file] [log] [blame]
Tony Xie6fba6e02016-01-15 17:17:32 +08001/*
2 * Copyright (c) 2014-2016, ARM Limited and Contributors. All rights reserved.
3 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
31#ifndef __PLAT_PRIVATE_H__
32#define __PLAT_PRIVATE_H__
33
34#ifndef __ASSEMBLY__
35#include <mmio.h>
36#include <stdint.h>
37#include <xlat_tables.h>
Tony Xie9ec78bd2016-07-16 11:16:51 +080038#include <psci.h>
Tony Xie6fba6e02016-01-15 17:17:32 +080039
Caesar Wangec693562016-10-11 09:36:00 +080040#define __sramdata __attribute__((section(".sram.data")))
41#define __sramconst __attribute__((section(".sram.rodata")))
42#define __sramfunc __attribute__((section(".sram.text"))) \
43 __attribute__((noinline))
44
45extern uint32_t __bl31_sram_text_start, __bl31_sram_text_end;
46extern uint32_t __bl31_sram_data_start, __bl31_sram_data_end;
47
Tony Xie6fba6e02016-01-15 17:17:32 +080048
49/******************************************************************************
50 * The register have write-mask bits, it is mean, if you want to set the bits,
51 * you needs set the write-mask bits at the same time,
52 * The write-mask bits is in high 16-bits.
53 * The fllowing macro definition helps access write-mask bits reg efficient!
54 ******************************************************************************/
55#define REG_MSK_SHIFT 16
56
Tony Xie6fba6e02016-01-15 17:17:32 +080057#ifndef WMSK_BIT
58#define WMSK_BIT(nr) BIT((nr) + REG_MSK_SHIFT)
59#endif
60
61/* set one bit with write mask */
62#ifndef BIT_WITH_WMSK
63#define BIT_WITH_WMSK(nr) (BIT(nr) | WMSK_BIT(nr))
64#endif
65
66#ifndef BITS_SHIFT
67#define BITS_SHIFT(bits, shift) (bits << (shift))
68#endif
69
70#ifndef BITS_WITH_WMASK
Caesar Wangf47a25d2016-04-10 14:11:07 +080071#define BITS_WITH_WMASK(bits, msk, shift)\
Tony Xie6fba6e02016-01-15 17:17:32 +080072 (BITS_SHIFT(bits, shift) | BITS_SHIFT(msk, (shift + REG_MSK_SHIFT)))
73#endif
74
75/******************************************************************************
76 * Function and variable prototypes
77 *****************************************************************************/
78void plat_configure_mmu_el3(unsigned long total_base,
79 unsigned long total_size,
80 unsigned long,
81 unsigned long,
82 unsigned long,
83 unsigned long);
84
85void plat_cci_init(void);
86void plat_cci_enable(void);
87void plat_cci_disable(void);
88
89void plat_delay_timer_init(void);
90
Caesar Wang68ff45f2016-05-25 19:03:04 +080091void params_early_setup(void *plat_params_from_bl2);
92
Tony Xie6fba6e02016-01-15 17:17:32 +080093void plat_rockchip_gic_driver_init(void);
94void plat_rockchip_gic_init(void);
95void plat_rockchip_gic_cpuif_enable(void);
96void plat_rockchip_gic_cpuif_disable(void);
97void plat_rockchip_gic_pcpu_init(void);
98
99void plat_rockchip_pmusram_prepare(void);
100void plat_rockchip_pmu_init(void);
101void plat_rockchip_soc_init(void);
Tony Xie9ec78bd2016-07-16 11:16:51 +0800102uintptr_t plat_get_sec_entrypoint(void);
Tony Xie6fba6e02016-01-15 17:17:32 +0800103
Caesar Wangf47a25d2016-04-10 14:11:07 +0800104void platform_cpu_warmboot(void);
105
Caesar Wange550c632016-09-10 02:43:15 +0800106struct gpio_info *plat_get_rockchip_gpio_reset(void);
107struct gpio_info *plat_get_rockchip_gpio_poweroff(void);
108struct gpio_info *plat_get_rockchip_suspend_gpio(uint32_t *count);
Caesar Wang2bff35b2016-09-10 02:47:53 +0800109struct apio_info *plat_get_rockchip_suspend_apio(void);
Caesar Wang9901dcf2016-05-25 19:21:43 +0800110void plat_rockchip_gpio_init(void);
111
tony.xief32ab4442017-03-01 11:05:17 +0800112int rockchip_soc_cores_pwr_dm_on(unsigned long mpidr, uint64_t entrypoint);
113int rockchip_soc_hlvl_pwr_dm_off(uint32_t lvl,
114 plat_local_state_t lvl_state);
115int rockchip_soc_cores_pwr_dm_off(void);
116int rockchip_soc_sys_pwr_dm_suspend(void);
117int rockchip_soc_cores_pwr_dm_suspend(void);
118int rockchip_soc_hlvl_pwr_dm_suspend(uint32_t lvl,
119 plat_local_state_t lvl_state);
120int rockchip_soc_hlvl_pwr_dm_on_finish(uint32_t lvl,
121 plat_local_state_t lvl_state);
122int rockchip_soc_cores_pwr_dm_on_finish(void);
123int rockchip_soc_sys_pwr_dm_resume(void);
124
125int rockchip_soc_hlvl_pwr_dm_resume(uint32_t lvl,
126 plat_local_state_t lvl_state);
127int rockchip_soc_cores_pwr_dm_resume(void);
128void __dead2 rockchip_soc_soft_reset(void);
129void __dead2 rockchip_soc_system_off(void);
130void __dead2 rockchip_soc_cores_pd_pwr_dn_wfi(
131 const psci_power_state_t *target_state);
132void __dead2 rockchip_soc_sys_pd_pwr_dn_wfi(void);
133
Tony Xie6fba6e02016-01-15 17:17:32 +0800134extern const unsigned char rockchip_power_domain_tree_desc[];
135
136extern void *pmu_cpuson_entrypoint_start;
137extern void *pmu_cpuson_entrypoint_end;
138extern uint64_t cpuson_entry_point[PLATFORM_CORE_COUNT];
139extern uint32_t cpuson_flags[PLATFORM_CORE_COUNT];
140
141extern const mmap_region_t plat_rk_mmap[];
Caesar Wangec693562016-10-11 09:36:00 +0800142
143void rockchip_plat_sram_mmu_el3(void);
144void plat_rockchip_mem_prepare(void);
145
Tony Xie6fba6e02016-01-15 17:17:32 +0800146#endif /* __ASSEMBLY__ */
147
Tony Xie9ec78bd2016-07-16 11:16:51 +0800148/******************************************************************************
149 * cpu up status
150 * The bits of macro value is not more than 12 bits for cmp instruction!
151 ******************************************************************************/
152#define PMU_CPU_HOTPLUG 0xf00
153#define PMU_CPU_AUTO_PWRDN 0xf0
154#define PMU_CLST_RET 0xa5
Tony Xie6fba6e02016-01-15 17:17:32 +0800155
156#endif /* __PLAT_PRIVATE_H__ */