blob: 1d9202d0424eaa4bb42c564b7043870b51085404 [file] [log] [blame]
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001/*
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00002 * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00007#ifndef ARCH_HELPERS_H
8#define ARCH_HELPERS_H
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02009
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000010#include <arch.h>
11#include <cdefs.h>
12#include <stdbool.h>
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020013#include <stdint.h>
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000014#include <string.h>
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020015
16/**********************************************************************
17 * Macros which create inline functions to read or write CPU system
18 * registers
19 *********************************************************************/
20
21#define _DEFINE_SYSREG_READ_FUNC(_name, _reg_name) \
22static inline u_register_t read_ ## _name(void) \
23{ \
24 u_register_t v; \
25 __asm__ volatile ("mrs %0, " #_reg_name : "=r" (v)); \
26 return v; \
27}
28
29#define _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name) \
30static inline void write_ ## _name(u_register_t v) \
31{ \
32 __asm__ volatile ("msr " #_reg_name ", %0" : : "r" (v)); \
33}
34
35#define SYSREG_WRITE_CONST(reg_name, v) \
36 __asm__ volatile ("msr " #reg_name ", %0" : : "i" (v))
37
38/* Define read function for system register */
39#define DEFINE_SYSREG_READ_FUNC(_name) \
40 _DEFINE_SYSREG_READ_FUNC(_name, _name)
41
42/* Define read & write function for system register */
43#define DEFINE_SYSREG_RW_FUNCS(_name) \
44 _DEFINE_SYSREG_READ_FUNC(_name, _name) \
45 _DEFINE_SYSREG_WRITE_FUNC(_name, _name)
46
47/* Define read & write function for renamed system register */
48#define DEFINE_RENAME_SYSREG_RW_FUNCS(_name, _reg_name) \
49 _DEFINE_SYSREG_READ_FUNC(_name, _reg_name) \
50 _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name)
51
52/* Define read function for renamed system register */
53#define DEFINE_RENAME_SYSREG_READ_FUNC(_name, _reg_name) \
54 _DEFINE_SYSREG_READ_FUNC(_name, _reg_name)
55
56/* Define write function for renamed system register */
57#define DEFINE_RENAME_SYSREG_WRITE_FUNC(_name, _reg_name) \
58 _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name)
59
60/**********************************************************************
61 * Macros to create inline functions for system instructions
62 *********************************************************************/
63
64/* Define function for simple system instruction */
65#define DEFINE_SYSOP_FUNC(_op) \
66static inline void _op(void) \
67{ \
68 __asm__ (#_op); \
69}
70
71/* Define function for system instruction with type specifier */
72#define DEFINE_SYSOP_TYPE_FUNC(_op, _type) \
73static inline void _op ## _type(void) \
74{ \
75 __asm__ (#_op " " #_type); \
76}
77
78/* Define function for system instruction with register parameter */
79#define DEFINE_SYSOP_TYPE_PARAM_FUNC(_op, _type) \
80static inline void _op ## _type(uint64_t v) \
81{ \
82 __asm__ (#_op " " #_type ", %0" : : "r" (v)); \
83}
84
85/*******************************************************************************
86 * TLB maintenance accessor prototypes
87 ******************************************************************************/
88
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000089#if ERRATA_A57_813419
90/*
91 * Define function for TLBI instruction with type specifier that implements
92 * the workaround for errata 813419 of Cortex-A57.
93 */
94#define DEFINE_TLBIOP_ERRATA_A57_813419_TYPE_FUNC(_type)\
95static inline void tlbi ## _type(void) \
96{ \
97 __asm__("tlbi " #_type "\n" \
98 "dsb ish\n" \
99 "tlbi " #_type); \
100}
101
102/*
103 * Define function for TLBI instruction with register parameter that implements
104 * the workaround for errata 813419 of Cortex-A57.
105 */
106#define DEFINE_TLBIOP_ERRATA_A57_813419_TYPE_PARAM_FUNC(_type) \
107static inline void tlbi ## _type(uint64_t v) \
108{ \
109 __asm__("tlbi " #_type ", %0\n" \
110 "dsb ish\n" \
111 "tlbi " #_type ", %0" : : "r" (v)); \
112}
113#endif /* ERRATA_A57_813419 */
114
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200115DEFINE_SYSOP_TYPE_FUNC(tlbi, alle1)
116DEFINE_SYSOP_TYPE_FUNC(tlbi, alle1is)
117DEFINE_SYSOP_TYPE_FUNC(tlbi, alle2)
118DEFINE_SYSOP_TYPE_FUNC(tlbi, alle2is)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000119#if ERRATA_A57_813419
120DEFINE_TLBIOP_ERRATA_A57_813419_TYPE_FUNC(alle3)
121DEFINE_TLBIOP_ERRATA_A57_813419_TYPE_FUNC(alle3is)
122#else
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200123DEFINE_SYSOP_TYPE_FUNC(tlbi, alle3)
124DEFINE_SYSOP_TYPE_FUNC(tlbi, alle3is)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000125#endif
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200126DEFINE_SYSOP_TYPE_FUNC(tlbi, vmalle1)
127
128DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vaae1is)
129DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vaale1is)
130DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vae2is)
131DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vale2is)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000132#if ERRATA_A57_813419
133DEFINE_TLBIOP_ERRATA_A57_813419_TYPE_PARAM_FUNC(vae3is)
134DEFINE_TLBIOP_ERRATA_A57_813419_TYPE_PARAM_FUNC(vale3is)
135#else
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200136DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vae3is)
137DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vale3is)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000138#endif
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200139
140/*******************************************************************************
141 * Cache maintenance accessor prototypes
142 ******************************************************************************/
143DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, isw)
144DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, cisw)
145DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, csw)
146DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, cvac)
147DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, ivac)
148DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, civac)
149DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, cvau)
150DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, zva)
151
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000152/*******************************************************************************
153 * Address translation accessor prototypes
154 ******************************************************************************/
155DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e1r)
156DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e1w)
157DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e0r)
158DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e0w)
159DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s1e1r)
160DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s1e2r)
161DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s1e3r)
162
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200163void flush_dcache_range(uintptr_t addr, size_t size);
164void clean_dcache_range(uintptr_t addr, size_t size);
165void inv_dcache_range(uintptr_t addr, size_t size);
166
167void dcsw_op_louis(u_register_t op_type);
168void dcsw_op_all(u_register_t op_type);
169
170void disable_mmu(void);
171void disable_mmu_icache(void);
172
173/*******************************************************************************
174 * Misc. accessor prototypes
175 ******************************************************************************/
176
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000177#define write_daifclr(val) SYSREG_WRITE_CONST(daifclr, val)
178#define write_daifset(val) SYSREG_WRITE_CONST(daifset, val)
179
180DEFINE_SYSREG_RW_FUNCS(par_el1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200181DEFINE_SYSREG_READ_FUNC(id_pfr1_el1)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100182DEFINE_SYSREG_READ_FUNC(id_aa64isar1_el1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200183DEFINE_SYSREG_READ_FUNC(id_aa64pfr0_el1)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000184DEFINE_SYSREG_READ_FUNC(id_aa64dfr0_el1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200185DEFINE_SYSREG_READ_FUNC(CurrentEl)
186DEFINE_SYSREG_READ_FUNC(ctr_el0)
187DEFINE_SYSREG_RW_FUNCS(daif)
188DEFINE_SYSREG_RW_FUNCS(spsr_el1)
189DEFINE_SYSREG_RW_FUNCS(spsr_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000190DEFINE_SYSREG_RW_FUNCS(spsr_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200191DEFINE_SYSREG_RW_FUNCS(elr_el1)
192DEFINE_SYSREG_RW_FUNCS(elr_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000193DEFINE_SYSREG_RW_FUNCS(elr_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200194
195DEFINE_SYSOP_FUNC(wfi)
196DEFINE_SYSOP_FUNC(wfe)
197DEFINE_SYSOP_FUNC(sev)
198DEFINE_SYSOP_TYPE_FUNC(dsb, sy)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000199DEFINE_SYSOP_TYPE_FUNC(dmb, sy)
200DEFINE_SYSOP_TYPE_FUNC(dmb, st)
201DEFINE_SYSOP_TYPE_FUNC(dmb, ld)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200202DEFINE_SYSOP_TYPE_FUNC(dsb, ish)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000203DEFINE_SYSOP_TYPE_FUNC(dsb, nsh)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200204DEFINE_SYSOP_TYPE_FUNC(dsb, ishst)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200205DEFINE_SYSOP_TYPE_FUNC(dmb, oshld)
206DEFINE_SYSOP_TYPE_FUNC(dmb, oshst)
207DEFINE_SYSOP_TYPE_FUNC(dmb, osh)
208DEFINE_SYSOP_TYPE_FUNC(dmb, nshld)
209DEFINE_SYSOP_TYPE_FUNC(dmb, nshst)
210DEFINE_SYSOP_TYPE_FUNC(dmb, nsh)
211DEFINE_SYSOP_TYPE_FUNC(dmb, ishld)
212DEFINE_SYSOP_TYPE_FUNC(dmb, ishst)
213DEFINE_SYSOP_TYPE_FUNC(dmb, ish)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000214DEFINE_SYSOP_FUNC(isb)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200215
216static inline void enable_irq(void)
217{
218 /*
219 * The compiler memory barrier will prevent the compiler from
220 * scheduling non-volatile memory access after the write to the
221 * register.
222 *
223 * This could happen if some initialization code issues non-volatile
224 * accesses to an area used by an interrupt handler, in the assumption
225 * that it is safe as the interrupts are disabled at the time it does
226 * that (according to program order). However, non-volatile accesses
227 * are not necessarily in program order relatively with volatile inline
228 * assembly statements (and volatile accesses).
229 */
230 COMPILER_BARRIER();
231 write_daifclr(DAIF_IRQ_BIT);
232 isb();
233}
234
235static inline void enable_fiq(void)
236{
237 COMPILER_BARRIER();
238 write_daifclr(DAIF_FIQ_BIT);
239 isb();
240}
241
242static inline void enable_serror(void)
243{
244 COMPILER_BARRIER();
245 write_daifclr(DAIF_ABT_BIT);
246 isb();
247}
248
249static inline void enable_debug_exceptions(void)
250{
251 COMPILER_BARRIER();
252 write_daifclr(DAIF_DBG_BIT);
253 isb();
254}
255
256static inline void disable_irq(void)
257{
258 COMPILER_BARRIER();
259 write_daifset(DAIF_IRQ_BIT);
260 isb();
261}
262
263static inline void disable_fiq(void)
264{
265 COMPILER_BARRIER();
266 write_daifset(DAIF_FIQ_BIT);
267 isb();
268}
269
270static inline void disable_serror(void)
271{
272 COMPILER_BARRIER();
273 write_daifset(DAIF_ABT_BIT);
274 isb();
275}
276
277static inline void disable_debug_exceptions(void)
278{
279 COMPILER_BARRIER();
280 write_daifset(DAIF_DBG_BIT);
281 isb();
282}
283
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200284void __dead2 smc(uint64_t x0, uint64_t x1, uint64_t x2, uint64_t x3,
285 uint64_t x4, uint64_t x5, uint64_t x6, uint64_t x7);
286
287/*******************************************************************************
288 * System register accessor prototypes
289 ******************************************************************************/
290DEFINE_SYSREG_READ_FUNC(midr_el1)
291DEFINE_SYSREG_READ_FUNC(mpidr_el1)
292DEFINE_SYSREG_READ_FUNC(id_aa64mmfr0_el1)
293
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000294DEFINE_SYSREG_RW_FUNCS(scr_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200295DEFINE_SYSREG_RW_FUNCS(hcr_el2)
296
297DEFINE_SYSREG_RW_FUNCS(vbar_el1)
298DEFINE_SYSREG_RW_FUNCS(vbar_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000299DEFINE_SYSREG_RW_FUNCS(vbar_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200300
301DEFINE_SYSREG_RW_FUNCS(sctlr_el1)
302DEFINE_SYSREG_RW_FUNCS(sctlr_el2)
303DEFINE_SYSREG_RW_FUNCS(sctlr_el3)
304
305DEFINE_SYSREG_RW_FUNCS(actlr_el1)
306DEFINE_SYSREG_RW_FUNCS(actlr_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000307DEFINE_SYSREG_RW_FUNCS(actlr_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200308
309DEFINE_SYSREG_RW_FUNCS(esr_el1)
310DEFINE_SYSREG_RW_FUNCS(esr_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000311DEFINE_SYSREG_RW_FUNCS(esr_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200312
313DEFINE_SYSREG_RW_FUNCS(afsr0_el1)
314DEFINE_SYSREG_RW_FUNCS(afsr0_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000315DEFINE_SYSREG_RW_FUNCS(afsr0_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200316
317DEFINE_SYSREG_RW_FUNCS(afsr1_el1)
318DEFINE_SYSREG_RW_FUNCS(afsr1_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000319DEFINE_SYSREG_RW_FUNCS(afsr1_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200320
321DEFINE_SYSREG_RW_FUNCS(far_el1)
322DEFINE_SYSREG_RW_FUNCS(far_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000323DEFINE_SYSREG_RW_FUNCS(far_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200324
325DEFINE_SYSREG_RW_FUNCS(mair_el1)
326DEFINE_SYSREG_RW_FUNCS(mair_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000327DEFINE_SYSREG_RW_FUNCS(mair_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200328
329DEFINE_SYSREG_RW_FUNCS(amair_el1)
330DEFINE_SYSREG_RW_FUNCS(amair_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000331DEFINE_SYSREG_RW_FUNCS(amair_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200332
333DEFINE_SYSREG_READ_FUNC(rvbar_el1)
334DEFINE_SYSREG_READ_FUNC(rvbar_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000335DEFINE_SYSREG_READ_FUNC(rvbar_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200336
337DEFINE_SYSREG_RW_FUNCS(rmr_el1)
338DEFINE_SYSREG_RW_FUNCS(rmr_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000339DEFINE_SYSREG_RW_FUNCS(rmr_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200340
341DEFINE_SYSREG_RW_FUNCS(tcr_el1)
342DEFINE_SYSREG_RW_FUNCS(tcr_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000343DEFINE_SYSREG_RW_FUNCS(tcr_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200344
345DEFINE_SYSREG_RW_FUNCS(ttbr0_el1)
346DEFINE_SYSREG_RW_FUNCS(ttbr0_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000347DEFINE_SYSREG_RW_FUNCS(ttbr0_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200348
349DEFINE_SYSREG_RW_FUNCS(ttbr1_el1)
350
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000351DEFINE_SYSREG_RW_FUNCS(vttbr_el2)
352
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200353DEFINE_SYSREG_RW_FUNCS(cptr_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000354DEFINE_SYSREG_RW_FUNCS(cptr_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200355
356DEFINE_SYSREG_RW_FUNCS(cpacr_el1)
357DEFINE_SYSREG_RW_FUNCS(cntfrq_el0)
358DEFINE_SYSREG_RW_FUNCS(cnthp_ctl_el2)
359DEFINE_SYSREG_RW_FUNCS(cnthp_tval_el2)
360DEFINE_SYSREG_RW_FUNCS(cnthp_cval_el2)
361DEFINE_SYSREG_RW_FUNCS(cntps_ctl_el1)
362DEFINE_SYSREG_RW_FUNCS(cntps_tval_el1)
363DEFINE_SYSREG_RW_FUNCS(cntps_cval_el1)
364DEFINE_SYSREG_RW_FUNCS(cntp_ctl_el0)
365DEFINE_SYSREG_RW_FUNCS(cntp_tval_el0)
366DEFINE_SYSREG_RW_FUNCS(cntp_cval_el0)
367DEFINE_SYSREG_READ_FUNC(cntpct_el0)
368DEFINE_SYSREG_RW_FUNCS(cnthctl_el2)
369
Antonio Nino Diaz1454f502018-11-23 13:52:54 +0000370#define get_cntp_ctl_enable(x) (((x) >> CNTP_CTL_ENABLE_SHIFT) & \
371 CNTP_CTL_ENABLE_MASK)
372#define get_cntp_ctl_imask(x) (((x) >> CNTP_CTL_IMASK_SHIFT) & \
373 CNTP_CTL_IMASK_MASK)
374#define get_cntp_ctl_istatus(x) (((x) >> CNTP_CTL_ISTATUS_SHIFT) & \
375 CNTP_CTL_ISTATUS_MASK)
376
377#define set_cntp_ctl_enable(x) ((x) |= (U(1) << CNTP_CTL_ENABLE_SHIFT))
378#define set_cntp_ctl_imask(x) ((x) |= (U(1) << CNTP_CTL_IMASK_SHIFT))
379
380#define clr_cntp_ctl_enable(x) ((x) &= ~(U(1) << CNTP_CTL_ENABLE_SHIFT))
381#define clr_cntp_ctl_imask(x) ((x) &= ~(U(1) << CNTP_CTL_IMASK_SHIFT))
382
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000383DEFINE_SYSREG_RW_FUNCS(tpidr_el3)
384
385DEFINE_SYSREG_RW_FUNCS(cntvoff_el2)
386
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200387DEFINE_SYSREG_RW_FUNCS(vpidr_el2)
388DEFINE_SYSREG_RW_FUNCS(vmpidr_el2)
389
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000390DEFINE_SYSREG_READ_FUNC(isr_el1)
391
392DEFINE_SYSREG_RW_FUNCS(mdcr_el2)
393DEFINE_SYSREG_RW_FUNCS(mdcr_el3)
394DEFINE_SYSREG_RW_FUNCS(hstr_el2)
395DEFINE_SYSREG_RW_FUNCS(pmcr_el0)
396
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200397/* GICv3 System Registers */
398
399DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sre_el1, ICC_SRE_EL1)
400DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sre_el2, ICC_SRE_EL2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000401DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sre_el3, ICC_SRE_EL3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200402DEFINE_RENAME_SYSREG_RW_FUNCS(icc_pmr_el1, ICC_PMR_EL1)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000403DEFINE_RENAME_SYSREG_READ_FUNC(icc_rpr_el1, ICC_RPR_EL1)
404DEFINE_RENAME_SYSREG_RW_FUNCS(icc_igrpen1_el3, ICC_IGRPEN1_EL3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200405DEFINE_RENAME_SYSREG_RW_FUNCS(icc_igrpen1_el1, ICC_IGRPEN1_EL1)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000406DEFINE_RENAME_SYSREG_RW_FUNCS(icc_igrpen0_el1, ICC_IGRPEN0_EL1)
407DEFINE_RENAME_SYSREG_READ_FUNC(icc_hppir0_el1, ICC_HPPIR0_EL1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200408DEFINE_RENAME_SYSREG_READ_FUNC(icc_hppir1_el1, ICC_HPPIR1_EL1)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000409DEFINE_RENAME_SYSREG_READ_FUNC(icc_iar0_el1, ICC_IAR0_EL1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200410DEFINE_RENAME_SYSREG_READ_FUNC(icc_iar1_el1, ICC_IAR1_EL1)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000411DEFINE_RENAME_SYSREG_WRITE_FUNC(icc_eoir0_el1, ICC_EOIR0_EL1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200412DEFINE_RENAME_SYSREG_WRITE_FUNC(icc_eoir1_el1, ICC_EOIR1_EL1)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000413DEFINE_RENAME_SYSREG_WRITE_FUNC(icc_sgi0r_el1, ICC_SGI0R_EL1)
414DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sgi1r, ICC_SGI1R)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200415
416DEFINE_RENAME_SYSREG_RW_FUNCS(amcgcr_el0, AMCGCR_EL0)
417DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenclr0_el0, AMCNTENCLR0_EL0)
418DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenset0_el0, AMCNTENSET0_EL0)
419DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenclr1_el0, AMCNTENCLR1_EL0)
420DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenset1_el0, AMCNTENSET1_EL0)
421
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000422DEFINE_RENAME_SYSREG_READ_FUNC(mpamidr_el1, MPAMIDR_EL1)
423DEFINE_RENAME_SYSREG_RW_FUNCS(mpam3_el3, MPAM3_EL3)
424DEFINE_RENAME_SYSREG_RW_FUNCS(mpam2_el2, MPAM2_EL2)
425DEFINE_RENAME_SYSREG_RW_FUNCS(mpamhcr_el2, MPAMHCR_EL2)
426
427DEFINE_RENAME_SYSREG_RW_FUNCS(pmblimitr_el1, PMBLIMITR_EL1)
428
429DEFINE_RENAME_SYSREG_WRITE_FUNC(zcr_el3, ZCR_EL3)
430DEFINE_RENAME_SYSREG_WRITE_FUNC(zcr_el2, ZCR_EL2)
431
432DEFINE_RENAME_SYSREG_READ_FUNC(erridr_el1, ERRIDR_EL1)
433DEFINE_RENAME_SYSREG_WRITE_FUNC(errselr_el1, ERRSELR_EL1)
434
435DEFINE_RENAME_SYSREG_READ_FUNC(erxfr_el1, ERXFR_EL1)
436DEFINE_RENAME_SYSREG_RW_FUNCS(erxctlr_el1, ERXCTLR_EL1)
437DEFINE_RENAME_SYSREG_RW_FUNCS(erxstatus_el1, ERXSTATUS_EL1)
438DEFINE_RENAME_SYSREG_READ_FUNC(erxaddr_el1, ERXADDR_EL1)
439DEFINE_RENAME_SYSREG_READ_FUNC(erxmisc0_el1, ERXMISC0_EL1)
440DEFINE_RENAME_SYSREG_READ_FUNC(erxmisc1_el1, ERXMISC1_EL1)
441
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100442/* Armv8.3 Pointer Authentication Registers */
443DEFINE_RENAME_SYSREG_RW_FUNCS(apgakeylo_el1, APGAKeyLo_EL1)
444
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200445#define IS_IN_EL(x) \
446 (GET_EL(read_CurrentEl()) == MODE_EL##x)
447
448#define IS_IN_EL1() IS_IN_EL(1)
449#define IS_IN_EL2() IS_IN_EL(2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000450#define IS_IN_EL3() IS_IN_EL(3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200451
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000452static inline unsigned int get_current_el(void)
453{
454 return GET_EL(read_CurrentEl());
455}
456
457/*
458 * Check if an EL is implemented from AA64PFR0 register fields.
459 */
460static inline uint64_t el_implemented(unsigned int el)
461{
462 if (el > 3U) {
463 return EL_IMPL_NONE;
464 } else {
465 unsigned int shift = ID_AA64PFR0_EL1_SHIFT * el;
466
467 return (read_id_aa64pfr0_el1() >> shift) & ID_AA64PFR0_ELX_MASK;
468 }
469}
470
471#endif /* ARCH_HELPERS_H */