blob: da53194db3f85db8045d45164c3abf0af0e94b0c [file] [log] [blame]
Achin Gupta7aea9082014-02-01 07:51:28 +00001/*
Govindraj Raja0a33adc2023-12-21 13:57:49 -06002 * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
Varun Wadekar2b287272022-09-13 12:38:47 +01003 * Copyright (c) 2022, NVIDIA Corporation. All rights reserved.
Achin Gupta7aea9082014-02-01 07:51:28 +00004 *
dp-arm82cb2c12017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta7aea9082014-02-01 07:51:28 +00006 */
7
Dan Handley97043ac2014-04-09 13:14:54 +01008#include <assert.h>
Antonio Nino Diaz40daecc2018-10-25 16:52:26 +01009#include <stdbool.h>
Andrew Thoelke167a9352014-06-04 21:10:52 +010010#include <string.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000011
12#include <platform_def.h>
13
14#include <arch.h>
15#include <arch_helpers.h>
Soby Mathewb7e398d2019-07-12 09:23:38 +010016#include <arch_features.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000017#include <bl31/interrupt_mgmt.h>
18#include <common/bl_common.h>
Claus Pedersen885e2682022-09-12 22:42:58 +000019#include <common/debug.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000020#include <context.h>
Zelalem Aweke8b95e842022-01-31 16:59:42 -060021#include <drivers/arm/gicv3.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000022#include <lib/el3_runtime/context_mgmt.h>
Elizabeth Ho461c0a52023-07-18 14:10:25 +010023#include <lib/el3_runtime/cpu_data.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000024#include <lib/el3_runtime/pubsub_events.h>
25#include <lib/extensions/amu.h>
johpow01744ad972022-01-28 17:06:20 -060026#include <lib/extensions/brbe.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000027#include <lib/extensions/mpam.h>
Boyan Karatotevc73686a2023-02-15 13:21:50 +000028#include <lib/extensions/pmuv3.h>
johpow01dc78e622021-07-08 14:14:00 -050029#include <lib/extensions/sme.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000030#include <lib/extensions/spe.h>
31#include <lib/extensions/sve.h>
Manish V Badarkhed4582d32021-06-29 11:44:20 +010032#include <lib/extensions/sys_reg_trace.h>
Manish V Badarkhe813524e2021-07-02 09:10:56 +010033#include <lib/extensions/trbe.h>
Manish V Badarkhe8fcd3d92021-07-08 09:33:18 +010034#include <lib/extensions/trf.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000035#include <lib/utils.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000036
Jayanth Dodderi Chidanand781d07a2022-03-28 15:28:55 +010037#if ENABLE_FEAT_TWED
38/* Make sure delay value fits within the range(0-15) */
39CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check);
40#endif /* ENABLE_FEAT_TWED */
Achin Gupta7aea9082014-02-01 07:51:28 +000041
Elizabeth Ho461c0a52023-07-18 14:10:25 +010042per_world_context_t per_world_context[CPU_DATA_CONTEXT_NUM];
43static bool has_secure_perworld_init;
44
Boyan Karatotev24a70732023-03-08 11:56:49 +000045static void manage_extensions_nonsecure(cpu_context_t *ctx);
Jayanth Dodderi Chidanand781d07a2022-03-28 15:28:55 +010046static void manage_extensions_secure(cpu_context_t *ctx);
Elizabeth Ho461c0a52023-07-18 14:10:25 +010047static void manage_extensions_secure_per_world(void);
Zelalem Awekeb515f542022-04-08 16:48:05 -050048
49static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep)
50{
51 u_register_t sctlr_elx, actlr_elx;
52
53 /*
54 * Initialise SCTLR_EL1 to the reset value corresponding to the target
55 * execution state setting all fields rather than relying on the hw.
56 * Some fields have architecturally UNKNOWN reset values and these are
57 * set to zero.
58 *
59 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
60 *
61 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
62 * required by PSCI specification)
63 */
64 sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
65 if (GET_RW(ep->spsr) == MODE_RW_64) {
66 sctlr_elx |= SCTLR_EL1_RES1;
67 } else {
68 /*
69 * If the target execution state is AArch32 then the following
70 * fields need to be set.
71 *
72 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
73 * instructions are not trapped to EL1.
74 *
75 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
76 * instructions are not trapped to EL1.
77 *
78 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
79 * CP15DMB, CP15DSB, and CP15ISB instructions.
80 */
81 sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
82 | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
83 }
84
85#if ERRATA_A75_764081
86 /*
87 * If workaround of errata 764081 for Cortex-A75 is used then set
88 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
89 */
90 sctlr_elx |= SCTLR_IESB_BIT;
91#endif
92 /* Store the initialised SCTLR_EL1 value in the cpu_context */
93 write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx);
94
95 /*
96 * Base the context ACTLR_EL1 on the current value, as it is
97 * implementation defined. The context restore process will write
98 * the value from the context to the actual register and can cause
99 * problems for processor cores that don't expect certain bits to
100 * be zero.
101 */
102 actlr_elx = read_actlr_el1();
103 write_ctx_reg((get_el1_sysregs_ctx(ctx)), (CTX_ACTLR_EL1), (actlr_elx));
104}
105
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600106/******************************************************************************
107 * This function performs initializations that are specific to SECURE state
108 * and updates the cpu context specified by 'ctx'.
109 *****************************************************************************/
110static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep)
Achin Gupta7aea9082014-02-01 07:51:28 +0000111{
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600112 u_register_t scr_el3;
113 el3_state_t *state;
114
115 state = get_el3state_ctx(ctx);
116 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
117
118#if defined(IMAGE_BL31) && !defined(SPD_spmd)
Achin Gupta7aea9082014-02-01 07:51:28 +0000119 /*
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600120 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
121 * indicated by the interrupt routing model for BL31.
Achin Gupta7aea9082014-02-01 07:51:28 +0000122 */
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600123 scr_el3 |= get_scr_el3_from_routing_model(SECURE);
124#endif
125
Govindraj Raja0a33adc2023-12-21 13:57:49 -0600126 /* Allow access to Allocation Tags when mte is set*/
127 if (is_feat_mte_supported()) {
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600128 scr_el3 |= SCR_ATA_BIT;
129 }
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600130
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600131 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
132
Zelalem Awekeb515f542022-04-08 16:48:05 -0500133 /*
134 * Initialize EL1 context registers unless SPMC is running
135 * at S-EL2.
136 */
137#if !SPMD_SPM_AT_SEL2
138 setup_el1_context(ctx, ep);
139#endif
140
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600141 manage_extensions_secure(ctx);
Elizabeth Ho461c0a52023-07-18 14:10:25 +0100142
143 /**
144 * manage_extensions_secure_per_world api has to be executed once,
145 * as the registers getting initialised, maintain constant value across
146 * all the cpus for the secure world.
147 * Henceforth, this check ensures that the registers are initialised once
148 * and avoids re-initialization from multiple cores.
149 */
150 if (!has_secure_perworld_init) {
151 manage_extensions_secure_per_world();
152 }
153
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600154}
155
156#if ENABLE_RME
157/******************************************************************************
158 * This function performs initializations that are specific to REALM state
159 * and updates the cpu context specified by 'ctx'.
160 *****************************************************************************/
161static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep)
162{
163 u_register_t scr_el3;
164 el3_state_t *state;
165
166 state = get_el3state_ctx(ctx);
167 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
168
Maksims Svecovs01cf14d2023-02-02 16:10:22 +0000169 scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT;
170
Andre Przywara7db710f2022-11-17 17:30:43 +0000171 if (is_feat_csv2_2_supported()) {
172 /* Enable access to the SCXTNUM_ELx registers. */
173 scr_el3 |= SCR_EnSCXT_BIT;
174 }
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600175
176 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
177}
178#endif /* ENABLE_RME */
179
180/******************************************************************************
181 * This function performs initializations that are specific to NON-SECURE state
182 * and updates the cpu context specified by 'ctx'.
183 *****************************************************************************/
184static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep)
185{
186 u_register_t scr_el3;
187 el3_state_t *state;
188
189 state = get_el3state_ctx(ctx);
190 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
191
192 /* SCR_NS: Set the NS bit */
193 scr_el3 |= SCR_NS_BIT;
194
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600195 /* Allow access to Allocation Tags when MTE is implemented. */
196 scr_el3 |= SCR_ATA_BIT;
197
Boyan Karatotevf0c96a22023-04-20 11:00:50 +0100198#if !CTX_INCLUDE_PAUTH_REGS
199 /*
200 * Pointer Authentication feature, if present, is always enabled by default
201 * for Non secure lower exception levels. We do not have an explicit
202 * flag to set it.
203 * CTX_INCLUDE_PAUTH_REGS flag, is explicitly used to enable for lower
204 * exception levels of secure and realm worlds.
205 *
206 * To prevent the leakage between the worlds during world switch,
207 * we enable it only for the non-secure world.
208 *
209 * If the Secure/realm world wants to use pointer authentication,
210 * CTX_INCLUDE_PAUTH_REGS must be explicitly set to 1, in which case
211 * it will be enabled globally for all the contexts.
212 *
213 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
214 * other than EL3
215 *
216 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
217 * than EL3
218 */
219 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
220
221#endif /* CTX_INCLUDE_PAUTH_REGS */
222
Manish Pandey46cc41d2022-10-10 11:43:08 +0100223#if HANDLE_EA_EL3_FIRST_NS
224 /* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */
225 scr_el3 |= SCR_EA_BIT;
226#endif
227
Manish Pandey00e8f792022-09-27 14:30:34 +0100228#if RAS_TRAP_NS_ERR_REC_ACCESS
229 /*
230 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
231 * and RAS ERX registers from EL1 and EL2(from any security state)
232 * are trapped to EL3.
233 * Set here to trap only for NS EL1/EL2
234 *
235 */
236 scr_el3 |= SCR_TERR_BIT;
237#endif
238
Andre Przywara7db710f2022-11-17 17:30:43 +0000239 if (is_feat_csv2_2_supported()) {
240 /* Enable access to the SCXTNUM_ELx registers. */
241 scr_el3 |= SCR_EnSCXT_BIT;
242 }
Maksims Svecovs01cf14d2023-02-02 16:10:22 +0000243
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600244#ifdef IMAGE_BL31
245 /*
246 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
247 * indicated by the interrupt routing model for BL31.
248 */
249 scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE);
250#endif
251 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
Zelalem Aweke8b95e842022-01-31 16:59:42 -0600252
Zelalem Awekeb515f542022-04-08 16:48:05 -0500253 /* Initialize EL1 context registers */
254 setup_el1_context(ctx, ep);
255
Zelalem Aweke8b95e842022-01-31 16:59:42 -0600256 /* Initialize EL2 context registers */
257#if CTX_INCLUDE_EL2_REGS
258
259 /*
260 * Initialize SCTLR_EL2 context register using Endianness value
261 * taken from the entrypoint attribute.
262 */
263 u_register_t sctlr_el2 = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
264 sctlr_el2 |= SCTLR_EL2_RES1;
265 write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_SCTLR_EL2,
266 sctlr_el2);
267
Juan Pablo Condeddb615b2023-02-22 10:09:52 -0600268 if (is_feat_hcx_supported()) {
269 /*
270 * Initialize register HCRX_EL2 with its init value.
271 * As the value of HCRX_EL2 is UNKNOWN on reset, there is a
272 * chance that this can lead to unexpected behavior in lower
273 * ELs that have not been updated since the introduction of
274 * this feature if not properly initialized, especially when
275 * it comes to those bits that enable/disable traps.
276 */
277 write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_HCRX_EL2,
278 HCRX_EL2_INIT_VAL);
279 }
Juan Pablo Conde4a530b42023-07-10 16:00:41 -0500280
281 if (is_feat_fgt_supported()) {
282 /*
283 * Initialize HFG*_EL2 registers with a default value so legacy
284 * systems unaware of FEAT_FGT do not get trapped due to their lack
285 * of initialization for this feature.
286 */
287 write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_HFGITR_EL2,
288 HFGITR_EL2_INIT_VAL);
289 write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_HFGRTR_EL2,
290 HFGRTR_EL2_INIT_VAL);
291 write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_HFGWTR_EL2,
292 HFGWTR_EL2_INIT_VAL);
293 }
Zelalem Aweke8b95e842022-01-31 16:59:42 -0600294#endif /* CTX_INCLUDE_EL2_REGS */
Boyan Karatotev24a70732023-03-08 11:56:49 +0000295
296 manage_extensions_nonsecure(ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +0000297}
298
299/*******************************************************************************
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600300 * The following function performs initialization of the cpu_context 'ctx'
301 * for first use that is common to all security states, and sets the
302 * initial entrypoint state as specified by the entry_point_info structure.
Andrew Thoelke167a9352014-06-04 21:10:52 +0100303 *
Paul Beesley8aabea32019-01-11 18:26:51 +0000304 * The EE and ST attributes are used to configure the endianness and secure
Soby Mathew12d0d002015-04-09 13:40:55 +0100305 * timer availability for the new execution context.
Andrew Thoelke167a9352014-06-04 21:10:52 +0100306 ******************************************************************************/
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600307static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
Andrew Thoelke167a9352014-06-04 21:10:52 +0100308{
Louis Mayencourtf1be00d2020-01-24 13:30:28 +0000309 u_register_t scr_el3;
Andrew Thoelke167a9352014-06-04 21:10:52 +0100310 el3_state_t *state;
311 gp_regs_t *gp_regs;
Andrew Thoelke167a9352014-06-04 21:10:52 +0100312
Boyan Karatotevf0c96a22023-04-20 11:00:50 +0100313 state = get_el3state_ctx(ctx);
314
Andrew Thoelke167a9352014-06-04 21:10:52 +0100315 /* Clear any residual register values from the context */
Douglas Raillard32f0d3c2017-01-26 15:54:44 +0000316 zeromem(ctx, sizeof(*ctx));
Andrew Thoelke167a9352014-06-04 21:10:52 +0100317
318 /*
Boyan Karatotev5e8cc722023-05-23 12:04:00 +0100319 * The lower-EL context is zeroed so that no stale values leak to a world.
320 * It is assumed that an all-zero lower-EL context is good enough for it
321 * to boot correctly. However, there are very few registers where this
322 * is not true and some values need to be recreated.
323 */
324#if CTX_INCLUDE_EL2_REGS
325 el2_sysregs_t *el2_ctx = get_el2_sysregs_ctx(ctx);
326
327 /*
328 * These bits are set in the gicv3 driver. Losing them (especially the
329 * SRE bit) is problematic for all worlds. Henceforth recreate them.
330 */
331 u_register_t icc_sre_el2 = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT |
332 ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT;
333 write_ctx_reg(el2_ctx, CTX_ICC_SRE_EL2, icc_sre_el2);
334#endif /* CTX_INCLUDE_EL2_REGS */
335
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +0100336 /* Start with a clean SCR_EL3 copy as all relevant values are set */
337 scr_el3 = SCR_RESET_VAL;
Zelalem Awekec5ea4f82021-07-09 17:54:30 -0500338
David Cunado18f2efd2017-04-13 22:38:29 +0100339 /*
Boyan Karatotevf0c96a22023-04-20 11:00:50 +0100340 * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at
341 * EL2, EL1 and EL0 are not trapped to EL3.
342 *
343 * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at
344 * EL2, EL1 and EL0 are not trapped to EL3.
345 *
346 * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from
347 * both Security states and both Execution states.
348 *
349 * SCR_EL3.SIF: Set to one to disable secure instruction execution from
350 * Non-secure memory.
351 */
352 scr_el3 &= ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT);
353
354 scr_el3 |= SCR_SIF_BIT;
355
356 /*
David Cunado18f2efd2017-04-13 22:38:29 +0100357 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
358 * Exception level as specified by SPSR.
359 */
Zelalem Awekec5ea4f82021-07-09 17:54:30 -0500360 if (GET_RW(ep->spsr) == MODE_RW_64) {
Andrew Thoelke167a9352014-06-04 21:10:52 +0100361 scr_el3 |= SCR_RW_BIT;
Zelalem Awekec5ea4f82021-07-09 17:54:30 -0500362 }
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600363
David Cunado18f2efd2017-04-13 22:38:29 +0100364 /*
365 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
Zelalem Awekeb515f542022-04-08 16:48:05 -0500366 * Secure timer registers to EL3, from AArch64 state only, if specified
367 * by the entrypoint attributes. If SEL2 is present and enabled, the ST
368 * bit always behaves as 1 (i.e. secure physical timer register access
369 * is not trapped)
David Cunado18f2efd2017-04-13 22:38:29 +0100370 */
Zelalem Awekec5ea4f82021-07-09 17:54:30 -0500371 if (EP_GET_ST(ep->h.attr) != 0U) {
Andrew Thoelke167a9352014-06-04 21:10:52 +0100372 scr_el3 |= SCR_ST_BIT;
Zelalem Awekec5ea4f82021-07-09 17:54:30 -0500373 }
Andrew Thoelke167a9352014-06-04 21:10:52 +0100374
johpow01cb4ec472021-08-04 19:38:18 -0500375 /*
376 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting
377 * SCR_EL3.HXEn.
378 */
Andre Przywarac5a3ebb2022-11-15 11:45:19 +0000379 if (is_feat_hcx_supported()) {
380 scr_el3 |= SCR_HXEn_BIT;
381 }
johpow01cb4ec472021-08-04 19:38:18 -0500382
Juan Pablo Condeff86e0b2022-07-12 16:40:29 -0400383 /*
384 * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS
385 * registers are trapped to EL3.
386 */
387#if ENABLE_FEAT_RNG_TRAP
388 scr_el3 |= SCR_TRNDR_BIT;
389#endif
390
Jeenu Viswambharan1a7c1cf2017-12-08 12:13:51 +0000391#if FAULT_INJECTION_SUPPORT
392 /* Enable fault injection from lower ELs */
393 scr_el3 |= SCR_FIEN_BIT;
394#endif
395
Boyan Karatotevf0c96a22023-04-20 11:00:50 +0100396#if CTX_INCLUDE_PAUTH_REGS
397 /*
398 * Enable Pointer Authentication globally for all the worlds.
399 *
400 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
401 * other than EL3
402 *
403 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
404 * than EL3
405 */
406 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
407#endif /* CTX_INCLUDE_PAUTH_REGS */
408
Antonio Nino Diaz52839622019-01-31 11:58:00 +0000409 /*
Mark Brownd3331602023-03-14 20:13:03 +0000410 * SCR_EL3.TCR2EN: Enable access to TCR2_ELx for AArch64 if present.
411 */
412 if (is_feat_tcr2_supported() && (GET_RW(ep->spsr) == MODE_RW_64)) {
413 scr_el3 |= SCR_TCR2EN_BIT;
414 }
415
416 /*
Mark Brown062b6c62023-03-14 20:48:43 +0000417 * SCR_EL3.PIEN: Enable permission indirection and overlay
418 * registers for AArch64 if present.
419 */
420 if (is_feat_sxpie_supported() || is_feat_sxpoe_supported()) {
421 scr_el3 |= SCR_PIEN_BIT;
422 }
423
424 /*
Mark Brown688ab572023-03-14 21:33:04 +0000425 * SCR_EL3.GCSEn: Enable GCS registers for AArch64 if present.
426 */
427 if ((is_feat_gcs_supported()) && (GET_RW(ep->spsr) == MODE_RW_64)) {
428 scr_el3 |= SCR_GCSEn_BIT;
429 }
430
431 /*
David Cunado18f2efd2017-04-13 22:38:29 +0100432 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
433 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
434 * next mode is Hyp.
Jimmy Brisson110ee432020-04-16 10:47:56 -0500435 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
436 * same conditions as HVC instructions and when the processor supports
437 * ARMv8.6-FGT.
Jimmy Brisson29d0ee52020-04-16 10:48:02 -0500438 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
439 * CNTPOFF_EL2 register under the same conditions as HVC instructions
440 * and when the processor supports ECV.
Andrew Thoelke167a9352014-06-04 21:10:52 +0100441 */
Antonio Nino Diaza0fee742018-10-31 15:25:35 +0000442 if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
443 || ((GET_RW(ep->spsr) != MODE_RW_64)
444 && (GET_M32(ep->spsr) == MODE32_hyp))) {
Andrew Thoelke167a9352014-06-04 21:10:52 +0100445 scr_el3 |= SCR_HCE_BIT;
Jimmy Brisson110ee432020-04-16 10:47:56 -0500446
Andre Przywarace485952022-11-10 14:28:01 +0000447 if (is_feat_fgt_supported()) {
Jimmy Brisson110ee432020-04-16 10:47:56 -0500448 scr_el3 |= SCR_FGTEN_BIT;
449 }
Jimmy Brisson29d0ee52020-04-16 10:48:02 -0500450
Andre Przywarab8f03d22022-11-17 17:30:43 +0000451 if (is_feat_ecv_supported()) {
Jimmy Brisson29d0ee52020-04-16 10:48:02 -0500452 scr_el3 |= SCR_ECVEN_BIT;
453 }
Andrew Thoelke167a9352014-06-04 21:10:52 +0100454 }
455
johpow016cac7242020-04-22 14:05:13 -0500456 /* Enable WFE trap delay in SCR_EL3 if supported and configured */
Andre Przywara1223d2a2023-01-27 12:25:49 +0000457 if (is_feat_twed_supported()) {
458 /* Set delay in SCR_EL3 */
459 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
460 scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK)
461 << SCR_TWEDEL_SHIFT);
johpow016cac7242020-04-22 14:05:13 -0500462
Andre Przywara1223d2a2023-01-27 12:25:49 +0000463 /* Enable WFE delay */
464 scr_el3 |= SCR_TWEDEn_BIT;
465 }
johpow016cac7242020-04-22 14:05:13 -0500466
Jayanth Dodderi Chidanand9f4b6252023-09-22 15:30:13 +0100467#if IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2
468 /* Enable S-EL2 if FEAT_SEL2 is implemented for all the contexts. */
469 if (is_feat_sel2_supported()) {
470 scr_el3 |= SCR_EEL2_BIT;
471 }
472#endif /* (IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2) */
473
David Cunado18f2efd2017-04-13 22:38:29 +0100474 /*
Alexei Fedorove290a8f2019-08-13 15:17:53 +0100475 * Populate EL3 state so that we've the right context
476 * before doing ERET
477 */
Andrew Thoelke167a9352014-06-04 21:10:52 +0100478 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
479 write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
480 write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
481
482 /*
483 * Store the X0-X7 value from the entrypoint into the context
484 * Use memcpy as we are in control of the layout of the structures
485 */
486 gp_regs = get_gpregs_ctx(ctx);
487 memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
488}
489
490/*******************************************************************************
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600491 * Context management library initialization routine. This library is used by
492 * runtime services to share pointers to 'cpu_context' structures for secure
493 * non-secure and realm states. Management of the structures and their associated
494 * memory is not done by the context management library e.g. the PSCI service
495 * manages the cpu context used for entry from and exit to the non-secure state.
496 * The Secure payload dispatcher service manages the context(s) corresponding to
497 * the secure state. It also uses this library to get access to the non-secure
498 * state cpu context pointers.
499 * Lastly, this library provides the API to make SP_EL3 point to the cpu context
500 * which will be used for programming an entry into a lower EL. The same context
501 * will be used to save state upon exception entry from that EL.
502 ******************************************************************************/
503void __init cm_init(void)
504{
505 /*
Elyes Haouas1b491ee2023-02-13 09:14:48 +0100506 * The context management library has only global data to initialize, but
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600507 * that will be done when the BSS is zeroed out.
508 */
509}
510
511/*******************************************************************************
512 * This is the high-level function used to initialize the cpu_context 'ctx' for
513 * first use. It performs initializations that are common to all security states
514 * and initializations specific to the security state specified in 'ep'
515 ******************************************************************************/
516void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
517{
518 unsigned int security_state;
519
520 assert(ctx != NULL);
521
522 /*
523 * Perform initializations that are common
524 * to all security states
525 */
526 setup_context_common(ctx, ep);
527
528 security_state = GET_SECURITY_STATE(ep->h.attr);
529
530 /* Perform security state specific initializations */
531 switch (security_state) {
532 case SECURE:
533 setup_secure_context(ctx, ep);
534 break;
535#if ENABLE_RME
536 case REALM:
537 setup_realm_context(ctx, ep);
538 break;
539#endif
540 case NON_SECURE:
541 setup_ns_context(ctx, ep);
542 break;
543 default:
544 ERROR("Invalid security state\n");
545 panic();
546 break;
547 }
548}
549
550/*******************************************************************************
Boyan Karatotev24a70732023-03-08 11:56:49 +0000551 * Enable architecture extensions for EL3 execution. This function only updates
552 * registers in-place which are expected to either never change or be
553 * overwritten by el3_exit.
554 ******************************************************************************/
555#if IMAGE_BL31
556void cm_manage_extensions_el3(void)
557{
Boyan Karatotev60d330d2023-02-16 15:12:45 +0000558 if (is_feat_spe_supported()) {
559 spe_init_el3();
560 }
561
Boyan Karatotev4085a022023-03-27 17:02:43 +0100562 if (is_feat_amu_supported()) {
563 amu_init_el3();
564 }
565
Boyan Karatotev60d330d2023-02-16 15:12:45 +0000566 if (is_feat_sme_supported()) {
567 sme_init_el3();
568 }
569
Boyan Karatotev60d330d2023-02-16 15:12:45 +0000570 if (is_feat_trbe_supported()) {
571 trbe_init_el3();
572 }
573
574 if (is_feat_brbe_supported()) {
575 brbe_init_el3();
576 }
577
578 if (is_feat_trf_supported()) {
579 trf_init_el3();
580 }
581
582 pmuv3_init_el3();
Boyan Karatotev24a70732023-03-08 11:56:49 +0000583}
584#endif /* IMAGE_BL31 */
585
Jayanth Dodderi Chidanand4087ed62023-12-11 11:22:02 +0000586/******************************************************************************
587 * Function to initialise the registers with the RESET values in the context
588 * memory, which are maintained per world.
589 ******************************************************************************/
590#if IMAGE_BL31
591void cm_el3_arch_init_per_world(per_world_context_t *per_world_ctx)
592{
593 /*
594 * Initialise CPTR_EL3, setting all fields rather than relying on hw.
595 *
596 * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers
597 * by Advanced SIMD, floating-point or SVE instructions (if
598 * implemented) do not trap to EL3.
599 *
600 * CPTR_EL3.TCPAC: Set to zero so that accesses to CPACR_EL1,
601 * CPTR_EL2,CPACR, or HCPTR do not trap to EL3.
602 */
603 uint64_t cptr_el3 = CPTR_EL3_RESET_VAL & ~(TCPAC_BIT | TFP_BIT);
Arvind Ram Prakashac4f6aa2023-11-08 12:28:30 -0600604
Jayanth Dodderi Chidanand4087ed62023-12-11 11:22:02 +0000605 per_world_ctx->ctx_cptr_el3 = cptr_el3;
Arvind Ram Prakashac4f6aa2023-11-08 12:28:30 -0600606
607 /*
608 * Initialize MPAM3_EL3 to its default reset value
609 *
610 * MPAM3_EL3_RESET_VAL sets the MPAM3_EL3.TRAPLOWER bit that forces
611 * all lower ELn MPAM3_EL3 register access to, trap to EL3
612 */
613
614 per_world_ctx->ctx_mpam3_el3 = MPAM3_EL3_RESET_VAL;
Jayanth Dodderi Chidanand4087ed62023-12-11 11:22:02 +0000615}
616#endif /* IMAGE_BL31 */
617
Boyan Karatotev24a70732023-03-08 11:56:49 +0000618/*******************************************************************************
Elizabeth Ho461c0a52023-07-18 14:10:25 +0100619 * Initialise per_world_context for Non-Secure world.
620 * This function enables the architecture extensions, which have same value
621 * across the cores for the non-secure world.
622 ******************************************************************************/
623#if IMAGE_BL31
624void manage_extensions_nonsecure_per_world(void)
625{
Jayanth Dodderi Chidanand4087ed62023-12-11 11:22:02 +0000626 cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_NS]);
627
Elizabeth Ho461c0a52023-07-18 14:10:25 +0100628 if (is_feat_sme_supported()) {
629 sme_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
630 }
631
632 if (is_feat_sve_supported()) {
633 sve_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
634 }
635
636 if (is_feat_amu_supported()) {
637 amu_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
638 }
639
640 if (is_feat_sys_reg_trace_supported()) {
641 sys_reg_trace_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
642 }
Arvind Ram Prakashac4f6aa2023-11-08 12:28:30 -0600643
644 if (is_feat_mpam_supported()) {
645 mpam_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
646 }
Elizabeth Ho461c0a52023-07-18 14:10:25 +0100647}
648#endif /* IMAGE_BL31 */
649
650/*******************************************************************************
651 * Initialise per_world_context for Secure world.
652 * This function enables the architecture extensions, which have same value
653 * across the cores for the secure world.
654 ******************************************************************************/
Elizabeth Ho461c0a52023-07-18 14:10:25 +0100655static void manage_extensions_secure_per_world(void)
656{
657#if IMAGE_BL31
Jayanth Dodderi Chidanand4087ed62023-12-11 11:22:02 +0000658 cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
659
Elizabeth Ho461c0a52023-07-18 14:10:25 +0100660 if (is_feat_sme_supported()) {
661
662 if (ENABLE_SME_FOR_SWD) {
663 /*
664 * Enable SME, SVE, FPU/SIMD in secure context, SPM must ensure
665 * SME, SVE, and FPU/SIMD context properly managed.
666 */
667 sme_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
668 } else {
669 /*
670 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
671 * world can safely use the associated registers.
672 */
673 sme_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
674 }
675 }
676 if (is_feat_sve_supported()) {
677 if (ENABLE_SVE_FOR_SWD) {
678 /*
679 * Enable SVE and FPU in secure context, SPM must ensure
680 * that the SVE and FPU register contexts are properly managed.
681 */
682 sve_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
683 } else {
684 /*
685 * Disable SVE and FPU in secure context so non-secure world
686 * can safely use them.
687 */
688 sve_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
689 }
690 }
691
692 /* NS can access this but Secure shouldn't */
693 if (is_feat_sys_reg_trace_supported()) {
694 sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
695 }
696
697 has_secure_perworld_init = true;
698#endif /* IMAGE_BL31 */
699}
700
701/*******************************************************************************
Boyan Karatotev24a70732023-03-08 11:56:49 +0000702 * Enable architecture extensions on first entry to Non-secure world.
703 ******************************************************************************/
704static void manage_extensions_nonsecure(cpu_context_t *ctx)
705{
706#if IMAGE_BL31
Boyan Karatotev4085a022023-03-27 17:02:43 +0100707 if (is_feat_amu_supported()) {
708 amu_enable(ctx);
709 }
710
Boyan Karatotev60d330d2023-02-16 15:12:45 +0000711 if (is_feat_sme_supported()) {
712 sme_enable(ctx);
713 }
714
Boyan Karatotevc73686a2023-02-15 13:21:50 +0000715 pmuv3_enable(ctx);
Boyan Karatotev24a70732023-03-08 11:56:49 +0000716#endif /* IMAGE_BL31 */
717}
718
Boyan Karatotevb48bd792023-03-08 17:04:00 +0000719/* TODO: move to lib/extensions/pauth when it has been ported to FEAT_STATE */
720static __unused void enable_pauth_el2(void)
721{
722 u_register_t hcr_el2 = read_hcr_el2();
723 /*
724 * For Armv8.3 pointer authentication feature, disable traps to EL2 when
725 * accessing key registers or using pointer authentication instructions
726 * from lower ELs.
727 */
728 hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
729
730 write_hcr_el2(hcr_el2);
731}
732
Arvind Ram Prakash183329a2023-08-15 16:28:06 -0500733#if INIT_UNUSED_NS_EL2
Boyan Karatotev24a70732023-03-08 11:56:49 +0000734/*******************************************************************************
735 * Enable architecture extensions in-place at EL2 on first entry to Non-secure
736 * world when EL2 is empty and unused.
737 ******************************************************************************/
738static void manage_extensions_nonsecure_el2_unused(void)
739{
740#if IMAGE_BL31
Boyan Karatotev60d330d2023-02-16 15:12:45 +0000741 if (is_feat_spe_supported()) {
742 spe_init_el2_unused();
743 }
744
Boyan Karatotev4085a022023-03-27 17:02:43 +0100745 if (is_feat_amu_supported()) {
746 amu_init_el2_unused();
747 }
748
Boyan Karatotev60d330d2023-02-16 15:12:45 +0000749 if (is_feat_mpam_supported()) {
750 mpam_init_el2_unused();
751 }
752
753 if (is_feat_trbe_supported()) {
754 trbe_init_el2_unused();
755 }
756
757 if (is_feat_sys_reg_trace_supported()) {
758 sys_reg_trace_init_el2_unused();
759 }
760
761 if (is_feat_trf_supported()) {
762 trf_init_el2_unused();
763 }
764
Boyan Karatotevc73686a2023-02-15 13:21:50 +0000765 pmuv3_init_el2_unused();
Boyan Karatotev60d330d2023-02-16 15:12:45 +0000766
767 if (is_feat_sve_supported()) {
768 sve_init_el2_unused();
769 }
770
771 if (is_feat_sme_supported()) {
772 sme_init_el2_unused();
773 }
Boyan Karatotevb48bd792023-03-08 17:04:00 +0000774
775#if ENABLE_PAUTH
776 enable_pauth_el2();
777#endif /* ENABLE_PAUTH */
Boyan Karatotev24a70732023-03-08 11:56:49 +0000778#endif /* IMAGE_BL31 */
779}
Arvind Ram Prakash183329a2023-08-15 16:28:06 -0500780#endif /* INIT_UNUSED_NS_EL2 */
Boyan Karatotev24a70732023-03-08 11:56:49 +0000781
782/*******************************************************************************
Arunachalam Ganapathy68ac5ed2021-07-08 09:35:57 +0100783 * Enable architecture extensions on first entry to Secure world.
784 ******************************************************************************/
johpow01dc78e622021-07-08 14:14:00 -0500785static void manage_extensions_secure(cpu_context_t *ctx)
Arunachalam Ganapathy68ac5ed2021-07-08 09:35:57 +0100786{
787#if IMAGE_BL31
Boyan Karatotev0d122942023-03-08 16:29:26 +0000788 if (is_feat_sme_supported()) {
789 if (ENABLE_SME_FOR_SWD) {
790 /*
791 * Enable SME, SVE, FPU/SIMD in secure context, secure manager
792 * must ensure SME, SVE, and FPU/SIMD context properly managed.
793 */
Boyan Karatotev60d330d2023-02-16 15:12:45 +0000794 sme_init_el3();
Boyan Karatotev0d122942023-03-08 16:29:26 +0000795 sme_enable(ctx);
796 } else {
797 /*
798 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
799 * world can safely use the associated registers.
800 */
801 sme_disable(ctx);
802 }
803 }
johpow01dc78e622021-07-08 14:14:00 -0500804#endif /* IMAGE_BL31 */
Arunachalam Ganapathy68ac5ed2021-07-08 09:35:57 +0100805}
806
807/*******************************************************************************
Soby Mathew12d0d002015-04-09 13:40:55 +0100808 * The following function initializes the cpu_context for a CPU specified by
809 * its `cpu_idx` for first use, and sets the initial entrypoint state as
810 * specified by the entry_point_info structure.
811 ******************************************************************************/
812void cm_init_context_by_index(unsigned int cpu_idx,
813 const entry_point_info_t *ep)
814{
815 cpu_context_t *ctx;
816 ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz1634cae2018-05-22 10:09:10 +0100817 cm_setup_context(ctx, ep);
Soby Mathew12d0d002015-04-09 13:40:55 +0100818}
819
820/*******************************************************************************
821 * The following function initializes the cpu_context for the current CPU
822 * for first use, and sets the initial entrypoint state as specified by the
823 * entry_point_info structure.
824 ******************************************************************************/
825void cm_init_my_context(const entry_point_info_t *ep)
826{
827 cpu_context_t *ctx;
828 ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz1634cae2018-05-22 10:09:10 +0100829 cm_setup_context(ctx, ep);
Soby Mathew12d0d002015-04-09 13:40:55 +0100830}
831
Boyan Karatotevb48bd792023-03-08 17:04:00 +0000832/* EL2 present but unused, need to disable safely. SCTLR_EL2 can be ignored */
Arvind Ram Prakash183329a2023-08-15 16:28:06 -0500833static void init_nonsecure_el2_unused(cpu_context_t *ctx)
Boyan Karatotevb48bd792023-03-08 17:04:00 +0000834{
Arvind Ram Prakash183329a2023-08-15 16:28:06 -0500835#if INIT_UNUSED_NS_EL2
Boyan Karatotevb48bd792023-03-08 17:04:00 +0000836 u_register_t hcr_el2 = HCR_RESET_VAL;
837 u_register_t mdcr_el2;
838 u_register_t scr_el3;
839
840 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
841
842 /* Set EL2 register width: Set HCR_EL2.RW to match SCR_EL3.RW */
843 if ((scr_el3 & SCR_RW_BIT) != 0U) {
844 hcr_el2 |= HCR_RW_BIT;
845 }
846
847 write_hcr_el2(hcr_el2);
848
849 /*
850 * Initialise CPTR_EL2 setting all fields rather than relying on the hw.
851 * All fields have architecturally UNKNOWN reset values.
852 */
853 write_cptr_el2(CPTR_EL2_RESET_VAL);
854
855 /*
856 * Initialise CNTHCTL_EL2. All fields are architecturally UNKNOWN on
857 * reset and are set to zero except for field(s) listed below.
858 *
859 * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to Hyp mode of
860 * Non-secure EL0 and EL1 accesses to the physical timer registers.
861 *
862 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to Hyp mode of
863 * Non-secure EL0 and EL1 accesses to the physical counter registers.
864 */
865 write_cnthctl_el2(CNTHCTL_RESET_VAL | EL1PCEN_BIT | EL1PCTEN_BIT);
866
867 /*
868 * Initialise CNTVOFF_EL2 to zero as it resets to an architecturally
869 * UNKNOWN value.
870 */
871 write_cntvoff_el2(0);
872
873 /*
874 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and MPIDR_EL1
875 * respectively.
876 */
877 write_vpidr_el2(read_midr_el1());
878 write_vmpidr_el2(read_mpidr_el1());
879
880 /*
881 * Initialise VTTBR_EL2. All fields are architecturally UNKNOWN on reset.
882 *
883 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 2 address
884 * translation is disabled, cache maintenance operations depend on the
885 * VMID.
886 *
887 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address translation is
888 * disabled.
889 */
890 write_vttbr_el2(VTTBR_RESET_VAL &
891 ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) |
892 (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
893
894 /*
895 * Initialise MDCR_EL2, setting all fields rather than relying on hw.
896 * Some fields are architecturally UNKNOWN on reset.
897 *
898 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and EL1 System
899 * register accesses to the Debug ROM registers are not trapped to EL2.
900 *
901 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 System register
902 * accesses to the powerdown debug registers are not trapped to EL2.
903 *
904 * MDCR_EL2.TDA: Set to zero so that System register accesses to the
905 * debug registers do not trap to EL2.
906 *
907 * MDCR_EL2.TDE: Set to zero so that debug exceptions are not routed to
908 * EL2.
909 */
910 mdcr_el2 = MDCR_EL2_RESET_VAL &
911 ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | MDCR_EL2_TDA_BIT |
912 MDCR_EL2_TDE_BIT);
913
914 write_mdcr_el2(mdcr_el2);
915
916 /*
917 * Initialise HSTR_EL2. All fields are architecturally UNKNOWN on reset.
918 *
919 * HSTR_EL2.T<n>: Set all these fields to zero so that Non-secure EL0 or
920 * EL1 accesses to System registers do not trap to EL2.
921 */
922 write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
923
924 /*
925 * Initialise CNTHP_CTL_EL2. All fields are architecturally UNKNOWN on
926 * reset.
927 *
928 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 physical timer
929 * and prevent timer interrupts.
930 */
931 write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & ~(CNTHP_CTL_ENABLE_BIT));
932
933 manage_extensions_nonsecure_el2_unused();
Arvind Ram Prakash183329a2023-08-15 16:28:06 -0500934#endif /* INIT_UNUSED_NS_EL2 */
Boyan Karatotevb48bd792023-03-08 17:04:00 +0000935}
936
Soby Mathew12d0d002015-04-09 13:40:55 +0100937/*******************************************************************************
Zelalem Awekec5ea4f82021-07-09 17:54:30 -0500938 * Prepare the CPU system registers for first entry into realm, secure, or
939 * normal world.
Andrew Thoelke167a9352014-06-04 21:10:52 +0100940 *
941 * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
942 * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
943 * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
944 * For all entries, the EL1 registers are initialized from the cpu_context
945 ******************************************************************************/
946void cm_prepare_el3_exit(uint32_t security_state)
947{
Boyan Karatotevb48bd792023-03-08 17:04:00 +0000948 u_register_t sctlr_elx, scr_el3;
Andrew Thoelke167a9352014-06-04 21:10:52 +0100949 cpu_context_t *ctx = cm_get_context(security_state);
950
Antonio Nino Diaza0fee742018-10-31 15:25:35 +0000951 assert(ctx != NULL);
Andrew Thoelke167a9352014-06-04 21:10:52 +0100952
953 if (security_state == NON_SECURE) {
Juan Pablo Condeddb615b2023-02-22 10:09:52 -0600954 uint64_t el2_implemented = el_implemented(2);
955
Louis Mayencourtf1be00d2020-01-24 13:30:28 +0000956 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
Antonio Nino Diaza0fee742018-10-31 15:25:35 +0000957 CTX_SCR_EL3);
Juan Pablo Condeddb615b2023-02-22 10:09:52 -0600958
959 if (((scr_el3 & SCR_HCE_BIT) != 0U)
960 || (el2_implemented != EL_IMPL_NONE)) {
961 /*
962 * If context is not being used for EL2, initialize
963 * HCRX_EL2 with its init value here.
964 */
965 if (is_feat_hcx_supported()) {
966 write_hcrx_el2(HCRX_EL2_INIT_VAL);
967 }
Juan Pablo Conde4a530b42023-07-10 16:00:41 -0500968
969 /*
970 * Initialize Fine-grained trap registers introduced
971 * by FEAT_FGT so all traps are initially disabled when
972 * switching to EL2 or a lower EL, preventing undesired
973 * behavior.
974 */
975 if (is_feat_fgt_supported()) {
976 /*
977 * Initialize HFG*_EL2 registers with a default
978 * value so legacy systems unaware of FEAT_FGT
979 * do not get trapped due to their lack of
980 * initialization for this feature.
981 */
982 write_hfgitr_el2(HFGITR_EL2_INIT_VAL);
983 write_hfgrtr_el2(HFGRTR_EL2_INIT_VAL);
984 write_hfgwtr_el2(HFGWTR_EL2_INIT_VAL);
985 }
Juan Pablo Condeddb615b2023-02-22 10:09:52 -0600986 }
987
Juan Pablo Conde4a530b42023-07-10 16:00:41 -0500988
Antonio Nino Diaza0fee742018-10-31 15:25:35 +0000989 if ((scr_el3 & SCR_HCE_BIT) != 0U) {
Andrew Thoelke167a9352014-06-04 21:10:52 +0100990 /* Use SCTLR_EL1.EE value to initialise sctlr_el2 */
Max Shvetsov28259462020-02-17 16:15:47 +0000991 sctlr_elx = read_ctx_reg(get_el1_sysregs_ctx(ctx),
Antonio Nino Diaza0fee742018-10-31 15:25:35 +0000992 CTX_SCTLR_EL1);
Ken Kuang2e09d4f2017-08-23 16:03:29 +0800993 sctlr_elx &= SCTLR_EE_BIT;
Andrew Thoelke167a9352014-06-04 21:10:52 +0100994 sctlr_elx |= SCTLR_EL2_RES1;
Louis Mayencourt5f5d1ed2019-02-20 12:11:41 +0000995#if ERRATA_A75_764081
996 /*
997 * If workaround of errata 764081 for Cortex-A75 is used
998 * then set SCTLR_EL2.IESB to enable Implicit Error
999 * Synchronization Barrier.
1000 */
1001 sctlr_elx |= SCTLR_IESB_BIT;
1002#endif
Andrew Thoelke167a9352014-06-04 21:10:52 +01001003 write_sctlr_el2(sctlr_elx);
Juan Pablo Condeddb615b2023-02-22 10:09:52 -06001004 } else if (el2_implemented != EL_IMPL_NONE) {
Boyan Karatotevb48bd792023-03-08 17:04:00 +00001005 init_nonsecure_el2_unused(ctx);
Andrew Thoelke167a9352014-06-04 21:10:52 +01001006 }
1007 }
1008
Dimitris Papastamos17b4c0d2017-10-13 15:27:58 +01001009 cm_el1_sysregs_context_restore(security_state);
1010 cm_set_next_eret_context(security_state);
Andrew Thoelke167a9352014-06-04 21:10:52 +01001011}
1012
Max Shvetsov28f39f02020-02-25 13:56:19 +00001013#if CTX_INCLUDE_EL2_REGS
Andre Przywarabb7b85a2022-11-10 14:40:37 +00001014
1015static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx)
1016{
Andre Przywarade8c4892023-02-15 15:56:15 +00001017 write_ctx_reg(ctx, CTX_HDFGRTR_EL2, read_hdfgrtr_el2());
1018 if (is_feat_amu_supported()) {
1019 write_ctx_reg(ctx, CTX_HAFGRTR_EL2, read_hafgrtr_el2());
Andre Przywarabb7b85a2022-11-10 14:40:37 +00001020 }
Andre Przywarade8c4892023-02-15 15:56:15 +00001021 write_ctx_reg(ctx, CTX_HDFGWTR_EL2, read_hdfgwtr_el2());
1022 write_ctx_reg(ctx, CTX_HFGITR_EL2, read_hfgitr_el2());
1023 write_ctx_reg(ctx, CTX_HFGRTR_EL2, read_hfgrtr_el2());
1024 write_ctx_reg(ctx, CTX_HFGWTR_EL2, read_hfgwtr_el2());
Andre Przywarabb7b85a2022-11-10 14:40:37 +00001025}
1026
1027static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx)
1028{
Andre Przywarade8c4892023-02-15 15:56:15 +00001029 write_hdfgrtr_el2(read_ctx_reg(ctx, CTX_HDFGRTR_EL2));
1030 if (is_feat_amu_supported()) {
1031 write_hafgrtr_el2(read_ctx_reg(ctx, CTX_HAFGRTR_EL2));
Andre Przywarabb7b85a2022-11-10 14:40:37 +00001032 }
Andre Przywarade8c4892023-02-15 15:56:15 +00001033 write_hdfgwtr_el2(read_ctx_reg(ctx, CTX_HDFGWTR_EL2));
1034 write_hfgitr_el2(read_ctx_reg(ctx, CTX_HFGITR_EL2));
1035 write_hfgrtr_el2(read_ctx_reg(ctx, CTX_HFGRTR_EL2));
1036 write_hfgwtr_el2(read_ctx_reg(ctx, CTX_HFGWTR_EL2));
Andre Przywarabb7b85a2022-11-10 14:40:37 +00001037}
1038
Arvind Ram Prakash9acff282023-10-06 14:35:21 -05001039#if CTX_INCLUDE_MPAM_REGS
1040
1041static void el2_sysregs_context_save_mpam(mpam_t *ctx)
Andre Przywara9448f2b2022-11-17 16:42:09 +00001042{
1043 u_register_t mpam_idr = read_mpamidr_el1();
1044
1045 write_ctx_reg(ctx, CTX_MPAM2_EL2, read_mpam2_el2());
1046
1047 /*
1048 * The context registers that we intend to save would be part of the
1049 * PE's system register frame only if MPAMIDR_EL1.HAS_HCR == 1.
1050 */
1051 if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
1052 return;
1053 }
1054
1055 /*
1056 * MPAMHCR_EL2, MPAMVPMV_EL2 and MPAMVPM0_EL2 are always present if
1057 * MPAMIDR_HAS_HCR_BIT == 1.
1058 */
1059 write_ctx_reg(ctx, CTX_MPAMHCR_EL2, read_mpamhcr_el2());
1060 write_ctx_reg(ctx, CTX_MPAMVPM0_EL2, read_mpamvpm0_el2());
1061 write_ctx_reg(ctx, CTX_MPAMVPMV_EL2, read_mpamvpmv_el2());
1062
1063 /*
1064 * The number of MPAMVPM registers is implementation defined, their
1065 * number is stored in the MPAMIDR_EL1 register.
1066 */
1067 switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
1068 case 7:
1069 write_ctx_reg(ctx, CTX_MPAMVPM7_EL2, read_mpamvpm7_el2());
1070 __fallthrough;
1071 case 6:
1072 write_ctx_reg(ctx, CTX_MPAMVPM6_EL2, read_mpamvpm6_el2());
1073 __fallthrough;
1074 case 5:
1075 write_ctx_reg(ctx, CTX_MPAMVPM5_EL2, read_mpamvpm5_el2());
1076 __fallthrough;
1077 case 4:
1078 write_ctx_reg(ctx, CTX_MPAMVPM4_EL2, read_mpamvpm4_el2());
1079 __fallthrough;
1080 case 3:
1081 write_ctx_reg(ctx, CTX_MPAMVPM3_EL2, read_mpamvpm3_el2());
1082 __fallthrough;
1083 case 2:
1084 write_ctx_reg(ctx, CTX_MPAMVPM2_EL2, read_mpamvpm2_el2());
1085 __fallthrough;
1086 case 1:
1087 write_ctx_reg(ctx, CTX_MPAMVPM1_EL2, read_mpamvpm1_el2());
1088 break;
1089 }
1090}
1091
Arvind Ram Prakash9acff282023-10-06 14:35:21 -05001092#endif /* CTX_INCLUDE_MPAM_REGS */
1093
1094#if CTX_INCLUDE_MPAM_REGS
1095static void el2_sysregs_context_restore_mpam(mpam_t *ctx)
Andre Przywara9448f2b2022-11-17 16:42:09 +00001096{
1097 u_register_t mpam_idr = read_mpamidr_el1();
1098
1099 write_mpam2_el2(read_ctx_reg(ctx, CTX_MPAM2_EL2));
1100
1101 if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
1102 return;
1103 }
1104
1105 write_mpamhcr_el2(read_ctx_reg(ctx, CTX_MPAMHCR_EL2));
1106 write_mpamvpm0_el2(read_ctx_reg(ctx, CTX_MPAMVPM0_EL2));
1107 write_mpamvpmv_el2(read_ctx_reg(ctx, CTX_MPAMVPMV_EL2));
1108
1109 switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
1110 case 7:
1111 write_mpamvpm7_el2(read_ctx_reg(ctx, CTX_MPAMVPM7_EL2));
1112 __fallthrough;
1113 case 6:
1114 write_mpamvpm6_el2(read_ctx_reg(ctx, CTX_MPAMVPM6_EL2));
1115 __fallthrough;
1116 case 5:
1117 write_mpamvpm5_el2(read_ctx_reg(ctx, CTX_MPAMVPM5_EL2));
1118 __fallthrough;
1119 case 4:
1120 write_mpamvpm4_el2(read_ctx_reg(ctx, CTX_MPAMVPM4_EL2));
1121 __fallthrough;
1122 case 3:
1123 write_mpamvpm3_el2(read_ctx_reg(ctx, CTX_MPAMVPM3_EL2));
1124 __fallthrough;
1125 case 2:
1126 write_mpamvpm2_el2(read_ctx_reg(ctx, CTX_MPAMVPM2_EL2));
1127 __fallthrough;
1128 case 1:
1129 write_mpamvpm1_el2(read_ctx_reg(ctx, CTX_MPAMVPM1_EL2));
1130 break;
1131 }
1132}
Arvind Ram Prakash9acff282023-10-06 14:35:21 -05001133#endif /* CTX_INCLUDE_MPAM_REGS */
Andre Przywara9448f2b2022-11-17 16:42:09 +00001134
Boyan Karatotevac58e572023-05-15 15:09:16 +01001135/* -----------------------------------------------------
1136 * The following registers are not added:
1137 * AMEVCNTVOFF0<n>_EL2
1138 * AMEVCNTVOFF1<n>_EL2
1139 * ICH_AP0R<n>_EL2
1140 * ICH_AP1R<n>_EL2
1141 * ICH_LR<n>_EL2
1142 * -----------------------------------------------------
1143 */
1144static void el2_sysregs_context_save_common(el2_sysregs_t *ctx)
1145{
1146 write_ctx_reg(ctx, CTX_ACTLR_EL2, read_actlr_el2());
1147 write_ctx_reg(ctx, CTX_AFSR0_EL2, read_afsr0_el2());
1148 write_ctx_reg(ctx, CTX_AFSR1_EL2, read_afsr1_el2());
1149 write_ctx_reg(ctx, CTX_AMAIR_EL2, read_amair_el2());
1150 write_ctx_reg(ctx, CTX_CNTHCTL_EL2, read_cnthctl_el2());
1151 write_ctx_reg(ctx, CTX_CNTVOFF_EL2, read_cntvoff_el2());
1152 write_ctx_reg(ctx, CTX_CPTR_EL2, read_cptr_el2());
1153 if (CTX_INCLUDE_AARCH32_REGS) {
1154 write_ctx_reg(ctx, CTX_DBGVCR32_EL2, read_dbgvcr32_el2());
1155 }
1156 write_ctx_reg(ctx, CTX_ELR_EL2, read_elr_el2());
1157 write_ctx_reg(ctx, CTX_ESR_EL2, read_esr_el2());
1158 write_ctx_reg(ctx, CTX_FAR_EL2, read_far_el2());
1159 write_ctx_reg(ctx, CTX_HACR_EL2, read_hacr_el2());
1160 write_ctx_reg(ctx, CTX_HCR_EL2, read_hcr_el2());
1161 write_ctx_reg(ctx, CTX_HPFAR_EL2, read_hpfar_el2());
1162 write_ctx_reg(ctx, CTX_HSTR_EL2, read_hstr_el2());
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001163
1164 /*
1165 * Set the NS bit to be able to access the ICC_SRE_EL2 register
1166 * TODO: remove with root context
1167 */
1168 u_register_t scr_el3 = read_scr_el3();
1169
1170 write_scr_el3(scr_el3 | SCR_NS_BIT);
1171 isb();
Boyan Karatotevac58e572023-05-15 15:09:16 +01001172 write_ctx_reg(ctx, CTX_ICC_SRE_EL2, read_icc_sre_el2());
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001173
1174 write_scr_el3(scr_el3);
1175 isb();
1176
Boyan Karatotevac58e572023-05-15 15:09:16 +01001177 write_ctx_reg(ctx, CTX_ICH_HCR_EL2, read_ich_hcr_el2());
1178 write_ctx_reg(ctx, CTX_ICH_VMCR_EL2, read_ich_vmcr_el2());
1179 write_ctx_reg(ctx, CTX_MAIR_EL2, read_mair_el2());
1180 write_ctx_reg(ctx, CTX_MDCR_EL2, read_mdcr_el2());
1181 write_ctx_reg(ctx, CTX_SCTLR_EL2, read_sctlr_el2());
1182 write_ctx_reg(ctx, CTX_SPSR_EL2, read_spsr_el2());
1183 write_ctx_reg(ctx, CTX_SP_EL2, read_sp_el2());
1184 write_ctx_reg(ctx, CTX_TCR_EL2, read_tcr_el2());
1185 write_ctx_reg(ctx, CTX_TPIDR_EL2, read_tpidr_el2());
1186 write_ctx_reg(ctx, CTX_TTBR0_EL2, read_ttbr0_el2());
1187 write_ctx_reg(ctx, CTX_VBAR_EL2, read_vbar_el2());
1188 write_ctx_reg(ctx, CTX_VMPIDR_EL2, read_vmpidr_el2());
1189 write_ctx_reg(ctx, CTX_VPIDR_EL2, read_vpidr_el2());
1190 write_ctx_reg(ctx, CTX_VTCR_EL2, read_vtcr_el2());
1191 write_ctx_reg(ctx, CTX_VTTBR_EL2, read_vttbr_el2());
1192}
1193
1194static void el2_sysregs_context_restore_common(el2_sysregs_t *ctx)
1195{
1196 write_actlr_el2(read_ctx_reg(ctx, CTX_ACTLR_EL2));
1197 write_afsr0_el2(read_ctx_reg(ctx, CTX_AFSR0_EL2));
1198 write_afsr1_el2(read_ctx_reg(ctx, CTX_AFSR1_EL2));
1199 write_amair_el2(read_ctx_reg(ctx, CTX_AMAIR_EL2));
1200 write_cnthctl_el2(read_ctx_reg(ctx, CTX_CNTHCTL_EL2));
1201 write_cntvoff_el2(read_ctx_reg(ctx, CTX_CNTVOFF_EL2));
1202 write_cptr_el2(read_ctx_reg(ctx, CTX_CPTR_EL2));
1203 if (CTX_INCLUDE_AARCH32_REGS) {
1204 write_dbgvcr32_el2(read_ctx_reg(ctx, CTX_DBGVCR32_EL2));
1205 }
1206 write_elr_el2(read_ctx_reg(ctx, CTX_ELR_EL2));
1207 write_esr_el2(read_ctx_reg(ctx, CTX_ESR_EL2));
1208 write_far_el2(read_ctx_reg(ctx, CTX_FAR_EL2));
1209 write_hacr_el2(read_ctx_reg(ctx, CTX_HACR_EL2));
1210 write_hcr_el2(read_ctx_reg(ctx, CTX_HCR_EL2));
1211 write_hpfar_el2(read_ctx_reg(ctx, CTX_HPFAR_EL2));
1212 write_hstr_el2(read_ctx_reg(ctx, CTX_HSTR_EL2));
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001213
1214 /*
1215 * Set the NS bit to be able to access the ICC_SRE_EL2 register
1216 * TODO: remove with root context
1217 */
1218 u_register_t scr_el3 = read_scr_el3();
1219
1220 write_scr_el3(scr_el3 | SCR_NS_BIT);
1221 isb();
Boyan Karatotevac58e572023-05-15 15:09:16 +01001222 write_icc_sre_el2(read_ctx_reg(ctx, CTX_ICC_SRE_EL2));
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001223
1224 write_scr_el3(scr_el3);
1225 isb();
1226
Boyan Karatotevac58e572023-05-15 15:09:16 +01001227 write_ich_hcr_el2(read_ctx_reg(ctx, CTX_ICH_HCR_EL2));
1228 write_ich_vmcr_el2(read_ctx_reg(ctx, CTX_ICH_VMCR_EL2));
1229 write_mair_el2(read_ctx_reg(ctx, CTX_MAIR_EL2));
1230 write_mdcr_el2(read_ctx_reg(ctx, CTX_MDCR_EL2));
1231 write_sctlr_el2(read_ctx_reg(ctx, CTX_SCTLR_EL2));
1232 write_spsr_el2(read_ctx_reg(ctx, CTX_SPSR_EL2));
1233 write_sp_el2(read_ctx_reg(ctx, CTX_SP_EL2));
1234 write_tcr_el2(read_ctx_reg(ctx, CTX_TCR_EL2));
1235 write_tpidr_el2(read_ctx_reg(ctx, CTX_TPIDR_EL2));
1236 write_ttbr0_el2(read_ctx_reg(ctx, CTX_TTBR0_EL2));
1237 write_vbar_el2(read_ctx_reg(ctx, CTX_VBAR_EL2));
1238 write_vmpidr_el2(read_ctx_reg(ctx, CTX_VMPIDR_EL2));
1239 write_vpidr_el2(read_ctx_reg(ctx, CTX_VPIDR_EL2));
1240 write_vtcr_el2(read_ctx_reg(ctx, CTX_VTCR_EL2));
1241 write_vttbr_el2(read_ctx_reg(ctx, CTX_VTTBR_EL2));
1242}
1243
Max Shvetsov28f39f02020-02-25 13:56:19 +00001244/*******************************************************************************
1245 * Save EL2 sysreg context
1246 ******************************************************************************/
1247void cm_el2_sysregs_context_save(uint32_t security_state)
1248{
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001249 cpu_context_t *ctx;
1250 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsov28f39f02020-02-25 13:56:19 +00001251
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001252 ctx = cm_get_context(security_state);
1253 assert(ctx != NULL);
Max Shvetsov28f39f02020-02-25 13:56:19 +00001254
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001255 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
Max Shvetsov28f39f02020-02-25 13:56:19 +00001256
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001257 el2_sysregs_context_save_common(el2_sysregs_ctx);
Govindraj Raja0a33adc2023-12-21 13:57:49 -06001258
1259 if (is_feat_mte_supported()) {
1260 write_ctx_reg(el2_sysregs_ctx, CTX_TFSR_EL2, read_tfsr_el2());
1261 }
Arvind Ram Prakash9acff282023-10-06 14:35:21 -05001262
1263#if CTX_INCLUDE_MPAM_REGS
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001264 if (is_feat_mpam_supported()) {
Arvind Ram Prakash9acff282023-10-06 14:35:21 -05001265 mpam_t *mpam_ctx = get_mpam_ctx(ctx);
1266 el2_sysregs_context_save_mpam(mpam_ctx);
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001267 }
Arvind Ram Prakash9acff282023-10-06 14:35:21 -05001268#endif
Andre Przywarabb7b85a2022-11-10 14:40:37 +00001269
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001270 if (is_feat_fgt_supported()) {
1271 el2_sysregs_context_save_fgt(el2_sysregs_ctx);
1272 }
Andre Przywarabb7b85a2022-11-10 14:40:37 +00001273
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001274 if (is_feat_ecv_v2_supported()) {
1275 write_ctx_reg(el2_sysregs_ctx, CTX_CNTPOFF_EL2, read_cntpoff_el2());
1276 }
Andre Przywarab8f03d22022-11-17 17:30:43 +00001277
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001278 if (is_feat_vhe_supported()) {
1279 write_ctx_reg(el2_sysregs_ctx, CTX_CONTEXTIDR_EL2, read_contextidr_el2());
1280 write_ctx_reg(el2_sysregs_ctx, CTX_TTBR1_EL2, read_ttbr1_el2());
1281 }
Andre Przywara6503ff22023-01-27 12:25:49 +00001282
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001283 if (is_feat_ras_supported()) {
1284 write_ctx_reg(el2_sysregs_ctx, CTX_VDISR_EL2, read_vdisr_el2());
1285 write_ctx_reg(el2_sysregs_ctx, CTX_VSESR_EL2, read_vsesr_el2());
1286 }
Andre Przywarad5384b62023-01-27 14:09:20 +00001287
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001288 if (is_feat_nv2_supported()) {
1289 write_ctx_reg(el2_sysregs_ctx, CTX_VNCR_EL2, read_vncr_el2());
1290 }
Andre Przywarad5384b62023-01-27 14:09:20 +00001291
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001292 if (is_feat_trf_supported()) {
1293 write_ctx_reg(el2_sysregs_ctx, CTX_TRFCR_EL2, read_trfcr_el2());
1294 }
Andre Przywara7db710f2022-11-17 17:30:43 +00001295
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001296 if (is_feat_csv2_2_supported()) {
1297 write_ctx_reg(el2_sysregs_ctx, CTX_SCXTNUM_EL2, read_scxtnum_el2());
1298 }
Andre Przywara7db710f2022-11-17 17:30:43 +00001299
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001300 if (is_feat_hcx_supported()) {
1301 write_ctx_reg(el2_sysregs_ctx, CTX_HCRX_EL2, read_hcrx_el2());
1302 }
1303 if (is_feat_tcr2_supported()) {
1304 write_ctx_reg(el2_sysregs_ctx, CTX_TCR2_EL2, read_tcr2_el2());
1305 }
1306 if (is_feat_sxpie_supported()) {
1307 write_ctx_reg(el2_sysregs_ctx, CTX_PIRE0_EL2, read_pire0_el2());
1308 write_ctx_reg(el2_sysregs_ctx, CTX_PIR_EL2, read_pir_el2());
1309 }
1310 if (is_feat_s2pie_supported()) {
1311 write_ctx_reg(el2_sysregs_ctx, CTX_S2PIR_EL2, read_s2pir_el2());
1312 }
1313 if (is_feat_sxpoe_supported()) {
1314 write_ctx_reg(el2_sysregs_ctx, CTX_POR_EL2, read_por_el2());
1315 }
1316 if (is_feat_gcs_supported()) {
1317 write_ctx_reg(el2_sysregs_ctx, CTX_GCSPR_EL2, read_gcspr_el2());
1318 write_ctx_reg(el2_sysregs_ctx, CTX_GCSCR_EL2, read_gcscr_el2());
Max Shvetsov28f39f02020-02-25 13:56:19 +00001319 }
1320}
1321
1322/*******************************************************************************
1323 * Restore EL2 sysreg context
1324 ******************************************************************************/
1325void cm_el2_sysregs_context_restore(uint32_t security_state)
1326{
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001327 cpu_context_t *ctx;
1328 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsov28f39f02020-02-25 13:56:19 +00001329
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001330 ctx = cm_get_context(security_state);
1331 assert(ctx != NULL);
Max Shvetsov28f39f02020-02-25 13:56:19 +00001332
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001333 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
Max Shvetsov28f39f02020-02-25 13:56:19 +00001334
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001335 el2_sysregs_context_restore_common(el2_sysregs_ctx);
Govindraj Raja30788a82024-01-25 08:09:39 -06001336
1337 if (is_feat_mte_supported()) {
1338 write_tfsr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_TFSR_EL2));
1339 }
Arvind Ram Prakash9acff282023-10-06 14:35:21 -05001340
1341#if CTX_INCLUDE_MPAM_REGS
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001342 if (is_feat_mpam_supported()) {
Arvind Ram Prakash9acff282023-10-06 14:35:21 -05001343 mpam_t *mpam_ctx = get_mpam_ctx(ctx);
1344 el2_sysregs_context_restore_mpam(mpam_ctx);
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001345 }
Arvind Ram Prakash9acff282023-10-06 14:35:21 -05001346#endif
Andre Przywarabb7b85a2022-11-10 14:40:37 +00001347
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001348 if (is_feat_fgt_supported()) {
1349 el2_sysregs_context_restore_fgt(el2_sysregs_ctx);
1350 }
Andre Przywarabb7b85a2022-11-10 14:40:37 +00001351
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001352 if (is_feat_ecv_v2_supported()) {
1353 write_cntpoff_el2(read_ctx_reg(el2_sysregs_ctx, CTX_CNTPOFF_EL2));
1354 }
Andre Przywarab8f03d22022-11-17 17:30:43 +00001355
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001356 if (is_feat_vhe_supported()) {
1357 write_contextidr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_CONTEXTIDR_EL2));
1358 write_ttbr1_el2(read_ctx_reg(el2_sysregs_ctx, CTX_TTBR1_EL2));
1359 }
Andre Przywara6503ff22023-01-27 12:25:49 +00001360
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001361 if (is_feat_ras_supported()) {
1362 write_vdisr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_VDISR_EL2));
1363 write_vsesr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_VSESR_EL2));
1364 }
Andre Przywarad5384b62023-01-27 14:09:20 +00001365
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001366 if (is_feat_nv2_supported()) {
1367 write_vncr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_VNCR_EL2));
1368 }
1369 if (is_feat_trf_supported()) {
1370 write_trfcr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_TRFCR_EL2));
1371 }
Andre Przywara7db710f2022-11-17 17:30:43 +00001372
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001373 if (is_feat_csv2_2_supported()) {
1374 write_scxtnum_el2(read_ctx_reg(el2_sysregs_ctx, CTX_SCXTNUM_EL2));
1375 }
Andre Przywara7db710f2022-11-17 17:30:43 +00001376
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001377 if (is_feat_hcx_supported()) {
1378 write_hcrx_el2(read_ctx_reg(el2_sysregs_ctx, CTX_HCRX_EL2));
1379 }
1380 if (is_feat_tcr2_supported()) {
1381 write_tcr2_el2(read_ctx_reg(el2_sysregs_ctx, CTX_TCR2_EL2));
1382 }
1383 if (is_feat_sxpie_supported()) {
1384 write_pire0_el2(read_ctx_reg(el2_sysregs_ctx, CTX_PIRE0_EL2));
1385 write_pir_el2(read_ctx_reg(el2_sysregs_ctx, CTX_PIR_EL2));
1386 }
1387 if (is_feat_s2pie_supported()) {
1388 write_s2pir_el2(read_ctx_reg(el2_sysregs_ctx, CTX_S2PIR_EL2));
1389 }
1390 if (is_feat_sxpoe_supported()) {
1391 write_por_el2(read_ctx_reg(el2_sysregs_ctx, CTX_POR_EL2));
1392 }
1393 if (is_feat_gcs_supported()) {
1394 write_gcscr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_GCSCR_EL2));
1395 write_gcspr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_GCSPR_EL2));
Max Shvetsov28f39f02020-02-25 13:56:19 +00001396 }
1397}
1398#endif /* CTX_INCLUDE_EL2_REGS */
1399
Andrew Thoelke167a9352014-06-04 21:10:52 +01001400/*******************************************************************************
Zelalem Aweke8b95e842022-01-31 16:59:42 -06001401 * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS
1402 * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly
1403 * updating EL1 and EL2 registers. Otherwise, it calls the generic
1404 * cm_prepare_el3_exit function.
1405 ******************************************************************************/
1406void cm_prepare_el3_exit_ns(void)
1407{
1408#if CTX_INCLUDE_EL2_REGS
Boyan Karatotev4085a022023-03-27 17:02:43 +01001409#if ENABLE_ASSERTIONS
Zelalem Aweke8b95e842022-01-31 16:59:42 -06001410 cpu_context_t *ctx = cm_get_context(NON_SECURE);
1411 assert(ctx != NULL);
1412
Zelalem Awekeb515f542022-04-08 16:48:05 -05001413 /* Assert that EL2 is used. */
Boyan Karatotev4085a022023-03-27 17:02:43 +01001414 u_register_t scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
Zelalem Awekeb515f542022-04-08 16:48:05 -05001415 assert(((scr_el3 & SCR_HCE_BIT) != 0UL) &&
1416 (el_implemented(2U) != EL_IMPL_NONE));
Boyan Karatotev4085a022023-03-27 17:02:43 +01001417#endif /* ENABLE_ASSERTIONS */
Zelalem Aweke8b95e842022-01-31 16:59:42 -06001418
Zelalem Aweke8b95e842022-01-31 16:59:42 -06001419 /* Restore EL2 and EL1 sysreg contexts */
1420 cm_el2_sysregs_context_restore(NON_SECURE);
1421 cm_el1_sysregs_context_restore(NON_SECURE);
1422 cm_set_next_eret_context(NON_SECURE);
1423#else
1424 cm_prepare_el3_exit(NON_SECURE);
1425#endif /* CTX_INCLUDE_EL2_REGS */
1426}
1427
1428/*******************************************************************************
Soby Mathewfdfabec2014-07-04 16:02:26 +01001429 * The next four functions are used by runtime services to save and restore
1430 * EL1 context on the 'cpu_context' structure for the specified security
Achin Gupta7aea9082014-02-01 07:51:28 +00001431 * state.
1432 ******************************************************************************/
Achin Gupta7aea9082014-02-01 07:51:28 +00001433void cm_el1_sysregs_context_save(uint32_t security_state)
1434{
Dan Handleyfb037bf2014-04-10 15:37:22 +01001435 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +00001436
Andrew Thoelke08ab89d2014-05-14 17:09:32 +01001437 ctx = cm_get_context(security_state);
Antonio Nino Diaza0fee742018-10-31 15:25:35 +00001438 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001439
Max Shvetsov28259462020-02-17 16:15:47 +00001440 el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
Dimitris Papastamos17b4c0d2017-10-13 15:27:58 +01001441
1442#if IMAGE_BL31
1443 if (security_state == SECURE)
1444 PUBLISH_EVENT(cm_exited_secure_world);
1445 else
1446 PUBLISH_EVENT(cm_exited_normal_world);
1447#endif
Achin Gupta7aea9082014-02-01 07:51:28 +00001448}
1449
1450void cm_el1_sysregs_context_restore(uint32_t security_state)
1451{
Dan Handleyfb037bf2014-04-10 15:37:22 +01001452 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +00001453
Andrew Thoelke08ab89d2014-05-14 17:09:32 +01001454 ctx = cm_get_context(security_state);
Antonio Nino Diaza0fee742018-10-31 15:25:35 +00001455 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001456
Max Shvetsov28259462020-02-17 16:15:47 +00001457 el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
Dimitris Papastamos17b4c0d2017-10-13 15:27:58 +01001458
1459#if IMAGE_BL31
1460 if (security_state == SECURE)
1461 PUBLISH_EVENT(cm_entering_secure_world);
1462 else
1463 PUBLISH_EVENT(cm_entering_normal_world);
1464#endif
Achin Gupta7aea9082014-02-01 07:51:28 +00001465}
1466
1467/*******************************************************************************
Achin Guptac429b5e2014-05-04 18:38:28 +01001468 * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
1469 * given security state with the given entrypoint
Achin Gupta607084e2014-02-09 18:24:19 +00001470 ******************************************************************************/
Soby Mathew4c0d0392016-06-16 14:52:04 +01001471void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
Achin Gupta607084e2014-02-09 18:24:19 +00001472{
Dan Handleyfb037bf2014-04-10 15:37:22 +01001473 cpu_context_t *ctx;
1474 el3_state_t *state;
Achin Gupta607084e2014-02-09 18:24:19 +00001475
Andrew Thoelke08ab89d2014-05-14 17:09:32 +01001476 ctx = cm_get_context(security_state);
Antonio Nino Diaza0fee742018-10-31 15:25:35 +00001477 assert(ctx != NULL);
Achin Gupta607084e2014-02-09 18:24:19 +00001478
1479 /* Populate EL3 state so that ERET jumps to the correct entry */
1480 state = get_el3state_ctx(ctx);
1481 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
1482}
1483
1484/*******************************************************************************
Andrew Thoelke167a9352014-06-04 21:10:52 +01001485 * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
1486 * pertaining to the given security state
1487 ******************************************************************************/
1488void cm_set_elr_spsr_el3(uint32_t security_state,
Soby Mathew4c0d0392016-06-16 14:52:04 +01001489 uintptr_t entrypoint, uint32_t spsr)
Andrew Thoelke167a9352014-06-04 21:10:52 +01001490{
1491 cpu_context_t *ctx;
1492 el3_state_t *state;
1493
1494 ctx = cm_get_context(security_state);
Antonio Nino Diaza0fee742018-10-31 15:25:35 +00001495 assert(ctx != NULL);
Andrew Thoelke167a9352014-06-04 21:10:52 +01001496
1497 /* Populate EL3 state so that ERET jumps to the correct entry */
1498 state = get_el3state_ctx(ctx);
1499 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
1500 write_ctx_reg(state, CTX_SPSR_EL3, spsr);
1501}
1502
1503/*******************************************************************************
Achin Guptac429b5e2014-05-04 18:38:28 +01001504 * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
1505 * pertaining to the given security state using the value and bit position
1506 * specified in the parameters. It preserves all other bits.
1507 ******************************************************************************/
1508void cm_write_scr_el3_bit(uint32_t security_state,
1509 uint32_t bit_pos,
1510 uint32_t value)
1511{
1512 cpu_context_t *ctx;
1513 el3_state_t *state;
Louis Mayencourtf1be00d2020-01-24 13:30:28 +00001514 u_register_t scr_el3;
Achin Guptac429b5e2014-05-04 18:38:28 +01001515
Andrew Thoelke08ab89d2014-05-14 17:09:32 +01001516 ctx = cm_get_context(security_state);
Antonio Nino Diaza0fee742018-10-31 15:25:35 +00001517 assert(ctx != NULL);
Achin Guptac429b5e2014-05-04 18:38:28 +01001518
1519 /* Ensure that the bit position is a valid one */
Jimmy Brissond7b5f402020-08-04 16:18:52 -05001520 assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
Achin Guptac429b5e2014-05-04 18:38:28 +01001521
1522 /* Ensure that the 'value' is only a bit wide */
Antonio Nino Diaza0fee742018-10-31 15:25:35 +00001523 assert(value <= 1U);
Achin Guptac429b5e2014-05-04 18:38:28 +01001524
1525 /*
1526 * Get the SCR_EL3 value from the cpu context, clear the desired bit
1527 * and set it to its new value.
1528 */
1529 state = get_el3state_ctx(ctx);
Louis Mayencourtf1be00d2020-01-24 13:30:28 +00001530 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
Jimmy Brissond7b5f402020-08-04 16:18:52 -05001531 scr_el3 &= ~(1UL << bit_pos);
Louis Mayencourtf1be00d2020-01-24 13:30:28 +00001532 scr_el3 |= (u_register_t)value << bit_pos;
Achin Guptac429b5e2014-05-04 18:38:28 +01001533 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1534}
1535
1536/*******************************************************************************
1537 * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
1538 * given security state.
1539 ******************************************************************************/
Louis Mayencourtf1be00d2020-01-24 13:30:28 +00001540u_register_t cm_get_scr_el3(uint32_t security_state)
Achin Guptac429b5e2014-05-04 18:38:28 +01001541{
1542 cpu_context_t *ctx;
1543 el3_state_t *state;
1544
Andrew Thoelke08ab89d2014-05-14 17:09:32 +01001545 ctx = cm_get_context(security_state);
Antonio Nino Diaza0fee742018-10-31 15:25:35 +00001546 assert(ctx != NULL);
Achin Guptac429b5e2014-05-04 18:38:28 +01001547
1548 /* Populate EL3 state so that ERET jumps to the correct entry */
1549 state = get_el3state_ctx(ctx);
Louis Mayencourtf1be00d2020-01-24 13:30:28 +00001550 return read_ctx_reg(state, CTX_SCR_EL3);
Achin Guptac429b5e2014-05-04 18:38:28 +01001551}
1552
1553/*******************************************************************************
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001554 * This function is used to program the context that's used for exception
1555 * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
1556 * the required security state
Achin Gupta7aea9082014-02-01 07:51:28 +00001557 ******************************************************************************/
1558void cm_set_next_eret_context(uint32_t security_state)
1559{
Dan Handleyfb037bf2014-04-10 15:37:22 +01001560 cpu_context_t *ctx;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001561
Andrew Thoelke08ab89d2014-05-14 17:09:32 +01001562 ctx = cm_get_context(security_state);
Antonio Nino Diaza0fee742018-10-31 15:25:35 +00001563 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001564
Andrew Thoelke167a9352014-06-04 21:10:52 +01001565 cm_set_next_context(ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +00001566}