blob: 32bb9820d06f9c68e40833562c0e540614b41b6d [file] [log] [blame]
Soren Brinkmannc8284402016-03-06 20:16:27 -08001/*
Michal Simek619bc132023-04-14 08:43:51 +02002 * Copyright (c) 2013-2021, Arm Limited and Contributors. All rights reserved.
Michal Simekac72bdc2023-04-20 08:01:03 +02003 * Copyright (c) 2023, Advanced Micro Devices, Inc. All rights reserved.
Soren Brinkmannc8284402016-03-06 20:16:27 -08004 *
dp-arm82cb2c12017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Soren Brinkmannc8284402016-03-06 20:16:27 -08006 */
7
8#include <assert.h>
Soren Brinkmannc8284402016-03-06 20:16:27 -08009#include <errno.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000010
11#include <bl31/bl31.h>
12#include <common/bl_common.h>
13#include <common/debug.h>
Michal Simek0a8143d2021-05-27 09:42:37 +020014#include <common/fdt_fixup.h>
15#include <common/fdt_wrappers.h>
Prasad Kummari01a326a2023-06-22 10:50:02 +053016#include <drivers/arm/dcc.h>
17#include <drivers/console.h>
18#include <lib/mmio.h>
Michal Simek0a8143d2021-05-27 09:42:37 +020019#include <libfdt.h>
Prasad Kummari01a326a2023-06-22 10:50:02 +053020#include <plat/arm/common/plat_arm.h>
21#include <plat/common/platform.h>
22
23#include <custom_svc.h>
Amit Nagal10f8a392023-09-27 15:13:42 +053024#include <plat_fdt.h>
Prasad Kummari01a326a2023-06-22 10:50:02 +053025#include <plat_private.h>
26#include <plat_startup.h>
27#include <zynqmp_def.h>
28
Michal Simek0a8143d2021-05-27 09:42:37 +020029
Soren Brinkmannc8284402016-03-06 20:16:27 -080030static entry_point_info_t bl32_image_ep_info;
31static entry_point_info_t bl33_image_ep_info;
32
33/*
34 * Return a pointer to the 'entry_point_info' structure of the next image for
35 * the security state specified. BL33 corresponds to the non-secure image type
36 * while BL32 corresponds to the secure image type. A NULL pointer is returned
37 * if the image does not exist.
38 */
Venkatesh Yadav Abbarapu944e7ea2022-05-16 17:44:33 +053039struct entry_point_info *bl31_plat_get_next_image_ep_info(uint32_t type)
Soren Brinkmannc8284402016-03-06 20:16:27 -080040{
Venkatesh Yadav Abbarapu944e7ea2022-05-16 17:44:33 +053041 entry_point_info_t *next_image_info;
Soren Brinkmannc8284402016-03-06 20:16:27 -080042
Venkatesh Yadav Abbarapu944e7ea2022-05-16 17:44:33 +053043 assert(sec_state_is_valid(type));
Venkatesh Yadav Abbarapue43258f2021-01-10 20:40:16 -070044 if (type == NON_SECURE) {
Venkatesh Yadav Abbarapu944e7ea2022-05-16 17:44:33 +053045 next_image_info = &bl33_image_ep_info;
46 } else {
47 next_image_info = &bl32_image_ep_info;
Venkatesh Yadav Abbarapue43258f2021-01-10 20:40:16 -070048 }
Soren Brinkmannc8284402016-03-06 20:16:27 -080049
Venkatesh Yadav Abbarapu944e7ea2022-05-16 17:44:33 +053050 return next_image_info;
Soren Brinkmannc8284402016-03-06 20:16:27 -080051}
52
53/*
Alistair Francis756e7f22017-11-30 16:21:21 -080054 * Set the build time defaults. We want to do this when doing a JTAG boot
55 * or if we can't find any other config data.
56 */
57static inline void bl31_set_default_config(void)
58{
59 bl32_image_ep_info.pc = BL32_BASE;
60 bl32_image_ep_info.spsr = arm_get_spsr_for_bl32_entry();
61 bl33_image_ep_info.pc = plat_get_ns_image_entrypoint();
62 bl33_image_ep_info.spsr = SPSR_64(MODE_EL2, MODE_SP_ELX,
63 DISABLE_ALL_EXCEPTIONS);
64}
65
66/*
Soren Brinkmannc8284402016-03-06 20:16:27 -080067 * Perform any BL31 specific platform actions. Here is an opportunity to copy
John Tsichritzisa6238322018-09-14 10:34:57 +010068 * parameters passed by the calling EL (S-EL1 in BL2 & EL3 in BL1) before they
Soren Brinkmannc8284402016-03-06 20:16:27 -080069 * are lost (potentially). This needs to be done before the MMU is initialized
70 * so that the memory layout can be used while creating page tables.
71 */
Antonio Nino Diaz8cff97d2018-09-24 17:16:52 +010072void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
73 u_register_t arg2, u_register_t arg3)
Soren Brinkmannc8284402016-03-06 20:16:27 -080074{
Prasad Kummaric8be2242023-04-26 11:02:07 +053075 uint64_t tfa_handoff_addr;
Soren Brinkmannc8284402016-03-06 20:16:27 -080076
Michal Simek04a48332023-09-27 13:58:06 +020077 if (CONSOLE_IS(cadence) || (CONSOLE_IS(cadence1))) {
Venkatesh Yadav Abbarapuc00baee2020-11-27 04:45:01 -070078 /* Register the console to provide early debug support */
79 static console_t bl31_boot_console;
Michal Simek04a48332023-09-27 13:58:06 +020080 (void)console_cdns_register(UART_BASE,
81 get_uart_clk(),
82 UART_BAUDRATE,
Venkatesh Yadav Abbarapuc00baee2020-11-27 04:45:01 -070083 &bl31_boot_console);
84 console_set_scope(&bl31_boot_console,
Michal Simek3e6b96e2023-09-20 10:32:48 +020085 CONSOLE_FLAG_RUNTIME | CONSOLE_FLAG_BOOT |
86 CONSOLE_FLAG_CRASH);
Michal Simek04a48332023-09-27 13:58:06 +020087 } else if (CONSOLE_IS(dcc)) {
Venkatesh Yadav Abbarapuc00baee2020-11-27 04:45:01 -070088 /* Initialize the dcc console for debug */
Venkatesh Yadav Abbarapuffa91032022-05-19 14:49:49 +053089 int32_t rc = console_dcc_register();
Venkatesh Yadav Abbarapuc00baee2020-11-27 04:45:01 -070090 if (rc == 0) {
91 panic();
92 }
Venkatesh Yadav Abbarapu16de22d2022-05-04 14:23:32 +053093 } else {
Michal Simekf9820f22023-09-27 14:33:33 +020094 /* No console device found. */
Venkatesh Yadav Abbarapuc00baee2020-11-27 04:45:01 -070095 }
Soren Brinkmannc8284402016-03-06 20:16:27 -080096 /* Initialize the platform config for future decision making */
97 zynqmp_config_setup();
98
Soren Brinkmannc8284402016-03-06 20:16:27 -080099 /*
100 * Do initial security configuration to allow DRAM/device access. On
101 * Base ZYNQMP only DRAM security is programmable (via TrustZone), but
102 * other platforms might have more programmable security devices
103 * present.
104 */
105
Michal Simekb96f77c2015-06-15 14:22:50 +0200106 /* Populate common information for BL32 and BL33 */
Soren Brinkmannc8284402016-03-06 20:16:27 -0800107 SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0);
108 SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
Soren Brinkmannc8284402016-03-06 20:16:27 -0800109 SET_PARAM_HEAD(&bl33_image_ep_info, PARAM_EP, VERSION_1, 0);
Soren Brinkmannc8284402016-03-06 20:16:27 -0800110 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
111
Prasad Kummaric8be2242023-04-26 11:02:07 +0530112 tfa_handoff_addr = mmio_read_32(PMU_GLOBAL_GEN_STORAGE6);
Venkatesh Yadav Abbarapu4d9f8252020-01-07 03:25:16 -0700113
Michal Simekb96f77c2015-06-15 14:22:50 +0200114 if (zynqmp_get_bootmode() == ZYNQMP_BOOTMODE_JTAG) {
Alistair Francis756e7f22017-11-30 16:21:21 -0800115 bl31_set_default_config();
Michal Simekb96f77c2015-06-15 14:22:50 +0200116 } else {
Prasad Kummarib9d26cd2023-06-08 21:36:38 +0530117 /* use parameters from XBL */
118 enum xbl_handoff ret = xbl_handover(&bl32_image_ep_info,
Venkatesh Yadav Abbarapu4d9f8252020-01-07 03:25:16 -0700119 &bl33_image_ep_info,
Prasad Kummaric8be2242023-04-26 11:02:07 +0530120 tfa_handoff_addr);
Prasad Kummarib9d26cd2023-06-08 21:36:38 +0530121 if (ret != XBL_HANDOFF_SUCCESS) {
Siva Durga Prasad Paladugub1160482018-05-17 15:17:46 +0530122 panic();
Venkatesh Yadav Abbarapue43258f2021-01-10 20:40:16 -0700123 }
Michal Simekb96f77c2015-06-15 14:22:50 +0200124 }
Venkatesh Yadav Abbarapudd1fe712022-05-04 14:27:56 +0530125 if (bl32_image_ep_info.pc != 0) {
Akshay Belsaree69faff2023-03-27 10:41:54 +0530126 NOTICE("BL31: Secure code at 0x%lx\n", bl32_image_ep_info.pc);
Venkatesh Yadav Abbarapu490d81d2020-01-10 03:01:35 -0700127 }
Venkatesh Yadav Abbarapudd1fe712022-05-04 14:27:56 +0530128 if (bl33_image_ep_info.pc != 0) {
Akshay Belsaree69faff2023-03-27 10:41:54 +0530129 NOTICE("BL31: Non secure code at 0x%lx\n", bl33_image_ep_info.pc);
Venkatesh Yadav Abbarapu490d81d2020-01-10 03:01:35 -0700130 }
Amit Nagal70134002023-02-23 21:37:23 +0530131
132 custom_early_setup();
133
Soren Brinkmannc8284402016-03-06 20:16:27 -0800134}
135
Siva Durga Prasad Paladugu29657d02018-04-30 20:12:12 +0530136#if ZYNQMP_WDT_RESTART
Prasad Kummarie8d61f72023-05-11 14:58:13 +0530137static zynmp_intr_info_type_el3_t type_el3_interrupt_table[MAX_INTR_EL3];
Siva Durga Prasad Paladugu29657d02018-04-30 20:12:12 +0530138
139int request_intr_type_el3(uint32_t id, interrupt_type_handler_t handler)
140{
Prasad Kummarie8d61f72023-05-11 14:58:13 +0530141 static uint32_t index;
142 uint32_t i;
143
Siva Durga Prasad Paladugu29657d02018-04-30 20:12:12 +0530144 /* Validate 'handler' and 'id' parameters */
Prasad Kummarie8d61f72023-05-11 14:58:13 +0530145 if (!handler || index >= MAX_INTR_EL3) {
Siva Durga Prasad Paladugu29657d02018-04-30 20:12:12 +0530146 return -EINVAL;
Venkatesh Yadav Abbarapue43258f2021-01-10 20:40:16 -0700147 }
Siva Durga Prasad Paladugu29657d02018-04-30 20:12:12 +0530148
149 /* Check if a handler has already been registered */
Prasad Kummarie8d61f72023-05-11 14:58:13 +0530150 for (i = 0; i < index; i++) {
151 if (id == type_el3_interrupt_table[i].id) {
152 return -EALREADY;
153 }
Venkatesh Yadav Abbarapue43258f2021-01-10 20:40:16 -0700154 }
Siva Durga Prasad Paladugu29657d02018-04-30 20:12:12 +0530155
Prasad Kummarie8d61f72023-05-11 14:58:13 +0530156 type_el3_interrupt_table[index].id = id;
157 type_el3_interrupt_table[index].handler = handler;
158
159 index++;
Siva Durga Prasad Paladugu29657d02018-04-30 20:12:12 +0530160
161 return 0;
162}
163
164static uint64_t rdo_el3_interrupt_handler(uint32_t id, uint32_t flags,
165 void *handle, void *cookie)
166{
167 uint32_t intr_id;
Prasad Kummarie8d61f72023-05-11 14:58:13 +0530168 uint32_t i;
169 interrupt_type_handler_t handler = NULL;
Siva Durga Prasad Paladugu29657d02018-04-30 20:12:12 +0530170
171 intr_id = plat_ic_get_pending_interrupt_id();
Prasad Kummarie8d61f72023-05-11 14:58:13 +0530172
173 for (i = 0; i < MAX_INTR_EL3; i++) {
174 if (intr_id == type_el3_interrupt_table[i].id) {
175 handler = type_el3_interrupt_table[i].handler;
176 }
177 }
178
Venkatesh Yadav Abbarapue43258f2021-01-10 20:40:16 -0700179 if (handler != NULL) {
Prasad Kummarie8d61f72023-05-11 14:58:13 +0530180 return handler(intr_id, flags, handle, cookie);
Venkatesh Yadav Abbarapue43258f2021-01-10 20:40:16 -0700181 }
Siva Durga Prasad Paladugu29657d02018-04-30 20:12:12 +0530182
183 return 0;
184}
185#endif
186
Soren Brinkmannc8284402016-03-06 20:16:27 -0800187void bl31_platform_setup(void)
188{
Michal Simek26ef5c22023-02-13 14:35:21 +0100189 prepare_dtb();
Michal Simek0a8143d2021-05-27 09:42:37 +0200190
Soren Brinkmannc8284402016-03-06 20:16:27 -0800191 /* Initialize the gic cpu and distributor interfaces */
192 plat_arm_gic_driver_init();
193 plat_arm_gic_init();
194}
195
196void bl31_plat_runtime_setup(void)
197{
Siva Durga Prasad Paladugu29657d02018-04-30 20:12:12 +0530198#if ZYNQMP_WDT_RESTART
199 uint64_t flags = 0;
200 uint64_t rc;
201
202 set_interrupt_rm_flag(flags, NON_SECURE);
203 rc = register_interrupt_type_handler(INTR_TYPE_EL3,
204 rdo_el3_interrupt_handler, flags);
Venkatesh Yadav Abbarapue43258f2021-01-10 20:40:16 -0700205 if (rc) {
Siva Durga Prasad Paladugu29657d02018-04-30 20:12:12 +0530206 panic();
Venkatesh Yadav Abbarapue43258f2021-01-10 20:40:16 -0700207 }
Siva Durga Prasad Paladugu29657d02018-04-30 20:12:12 +0530208#endif
Akshay Belsare88a89382023-04-06 11:09:20 +0530209
210 custom_runtime_setup();
Soren Brinkmannc8284402016-03-06 20:16:27 -0800211}
212
213/*
Sandrine Bailleuxb5fa6562016-05-18 16:11:47 +0100214 * Perform the very early platform specific architectural setup here.
Soren Brinkmannc8284402016-03-06 20:16:27 -0800215 */
216void bl31_plat_arch_setup(void)
217{
218 plat_arm_interconnect_init();
219 plat_arm_interconnect_enter_coherency();
220
Daniel Boulbyd323af92018-07-06 16:54:44 +0100221 const mmap_region_t bl_regions[] = {
Akshay Belsarec52a1422023-02-27 12:04:26 +0530222#if (defined(XILINX_OF_BOARD_DTB_ADDR) && !IS_TFA_IN_OCM(BL31_BASE))
Michal Simek0a8143d2021-05-27 09:42:37 +0200223 MAP_REGION_FLAT(XILINX_OF_BOARD_DTB_ADDR, XILINX_OF_BOARD_DTB_MAX_SIZE,
224 MT_MEMORY | MT_RW | MT_NS),
225#endif
Daniel Boulbyd323af92018-07-06 16:54:44 +0100226 MAP_REGION_FLAT(BL31_BASE, BL31_END - BL31_BASE,
227 MT_MEMORY | MT_RW | MT_SECURE),
228 MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE,
229 MT_CODE | MT_SECURE),
230 MAP_REGION_FLAT(BL_RO_DATA_BASE, BL_RO_DATA_END - BL_RO_DATA_BASE,
231 MT_RO_DATA | MT_SECURE),
232 MAP_REGION_FLAT(BL_COHERENT_RAM_BASE,
233 BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE,
234 MT_DEVICE | MT_RW | MT_SECURE),
235 {0}
236 };
237
Amit Nagal70134002023-02-23 21:37:23 +0530238 custom_mmap_add();
239
Roberto Vargas0916c382018-10-19 16:44:18 +0100240 setup_page_tables(bl_regions, plat_arm_get_mmap());
Sandrine Bailleuxb5fa6562016-05-18 16:11:47 +0100241 enable_mmu_el3(0);
Soren Brinkmannc8284402016-03-06 20:16:27 -0800242}