blob: 91181457ea73436d0b85b860d211882a82974998 [file] [log] [blame]
Aditya Angadi5a726a52020-04-06 17:11:23 +05301/*
Rohit Mathew89d85772024-02-10 22:12:12 +00002 * Copyright (c) 2020-2024, Arm Limited and Contributors. All rights reserved.
Aditya Angadi5a726a52020-04-06 17:11:23 +05303 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <common/debug.h>
8#include <drivers/arm/gic600_multichip.h>
9#include <plat/arm/common/plat_arm.h>
10#include <plat/common/platform.h>
Rohit Mathewc669f652024-02-03 17:22:54 +000011
12#include <nrd_plat.h>
13#include <nrd_soc_platform_def.h>
Aditya Angadi5a726a52020-04-06 17:11:23 +053014
15#if defined(IMAGE_BL31)
Aditya Angadi90aecf12020-12-15 17:28:08 +053016static const mmap_region_t rdv1mc_dynamic_mmap[] = {
Aditya Angadi5a726a52020-04-06 17:11:23 +053017 ARM_MAP_SHARED_RAM_REMOTE_CHIP(1),
18 CSS_SGI_MAP_DEVICE_REMOTE_CHIP(1),
19 SOC_CSS_MAP_DEVICE_REMOTE_CHIP(1),
20#if (CSS_SGI_CHIP_COUNT > 2)
21 ARM_MAP_SHARED_RAM_REMOTE_CHIP(2),
22 CSS_SGI_MAP_DEVICE_REMOTE_CHIP(2),
23 SOC_CSS_MAP_DEVICE_REMOTE_CHIP(2),
24#endif
25#if (CSS_SGI_CHIP_COUNT > 3)
26 ARM_MAP_SHARED_RAM_REMOTE_CHIP(3),
27 CSS_SGI_MAP_DEVICE_REMOTE_CHIP(3),
28 SOC_CSS_MAP_DEVICE_REMOTE_CHIP(3)
29#endif
30};
31
Aditya Angadi90aecf12020-12-15 17:28:08 +053032static struct gic600_multichip_data rdv1mc_multichip_data __init = {
Aditya Angadi5a726a52020-04-06 17:11:23 +053033 .rt_owner_base = PLAT_ARM_GICD_BASE,
34 .rt_owner = 0,
35 .chip_count = CSS_SGI_CHIP_COUNT,
36 .chip_addrs = {
37 PLAT_ARM_GICD_BASE >> 16,
38 (PLAT_ARM_GICD_BASE + CSS_SGI_REMOTE_CHIP_MEM_OFFSET(1)) >> 16,
39#if (CSS_SGI_CHIP_COUNT > 2)
40 (PLAT_ARM_GICD_BASE + CSS_SGI_REMOTE_CHIP_MEM_OFFSET(2)) >> 16,
41#endif
42#if (CSS_SGI_CHIP_COUNT > 3)
43 (PLAT_ARM_GICD_BASE + CSS_SGI_REMOTE_CHIP_MEM_OFFSET(3)) >> 16,
44#endif
45 },
46 .spi_ids = {
Rohit Mathew89d85772024-02-10 22:12:12 +000047 {PLAT_ARM_GICD_BASE, RDV1MC_CHIP0_SPI_START,
48 RDV1MC_CHIP0_SPI_END},
Varun Wadekara02a45d2023-03-08 16:47:38 +000049 {0, 0, 0},
Aditya Angadi5a726a52020-04-06 17:11:23 +053050#if (CSS_SGI_CHIP_COUNT > 2)
Varun Wadekara02a45d2023-03-08 16:47:38 +000051 {0, 0, 0},
Aditya Angadi5a726a52020-04-06 17:11:23 +053052#endif
53#if (CSS_SGI_CHIP_COUNT > 3)
Varun Wadekara02a45d2023-03-08 16:47:38 +000054 {0, 0, 0},
Aditya Angadi5a726a52020-04-06 17:11:23 +053055#endif
56 }
57};
58
Aditya Angadi90aecf12020-12-15 17:28:08 +053059static uintptr_t rdv1mc_multichip_gicr_frames[] = {
Aditya Angadi5a726a52020-04-06 17:11:23 +053060 /* Chip 0's GICR Base */
61 PLAT_ARM_GICR_BASE,
62 /* Chip 1's GICR BASE */
63 PLAT_ARM_GICR_BASE + CSS_SGI_REMOTE_CHIP_MEM_OFFSET(1),
64#if (CSS_SGI_CHIP_COUNT > 2)
65 /* Chip 2's GICR BASE */
66 PLAT_ARM_GICR_BASE + CSS_SGI_REMOTE_CHIP_MEM_OFFSET(2),
67#endif
68#if (CSS_SGI_CHIP_COUNT > 3)
69 /* Chip 3's GICR BASE */
70 PLAT_ARM_GICR_BASE + CSS_SGI_REMOTE_CHIP_MEM_OFFSET(3),
71#endif
72 UL(0) /* Zero Termination */
73};
74#endif /* IMAGE_BL31 */
75
76unsigned int plat_arm_sgi_get_platform_id(void)
77{
78 return mmio_read_32(SID_REG_BASE + SID_SYSTEM_ID_OFFSET)
79 & SID_SYSTEM_ID_PART_NUM_MASK;
80}
81
82unsigned int plat_arm_sgi_get_config_id(void)
83{
84 return mmio_read_32(SID_REG_BASE + SID_SYSTEM_CFG_OFFSET);
85}
86
87unsigned int plat_arm_sgi_get_multi_chip_mode(void)
88{
89 return (mmio_read_32(SID_REG_BASE + SID_NODE_ID_OFFSET) &
90 SID_MULTI_CHIP_MODE_MASK) >> SID_MULTI_CHIP_MODE_SHIFT;
91}
92
93/*
94 * bl31_platform_setup_function is guarded by IMAGE_BL31 macro because
95 * PLAT_XLAT_TABLES_DYNAMIC macro is set to build only for BL31 and not
96 * for other stages.
97 */
98#if defined(IMAGE_BL31)
99void bl31_platform_setup(void)
100{
101 int ret;
102 unsigned int i;
103
104 if ((plat_arm_sgi_get_multi_chip_mode() == 0) &&
105 (CSS_SGI_CHIP_COUNT > 1)) {
106 ERROR("Chip Count is set to %u but multi-chip mode is not "
107 "enabled\n", CSS_SGI_CHIP_COUNT);
108 panic();
109 } else if ((plat_arm_sgi_get_multi_chip_mode() == 1) &&
110 (CSS_SGI_CHIP_COUNT > 1)) {
Aditya Angadi90aecf12020-12-15 17:28:08 +0530111 INFO("Enabling support for multi-chip in RD-V1-MC\n");
Aditya Angadi5a726a52020-04-06 17:11:23 +0530112
Aditya Angadi90aecf12020-12-15 17:28:08 +0530113 for (i = 0; i < ARRAY_SIZE(rdv1mc_dynamic_mmap); i++) {
Aditya Angadi5a726a52020-04-06 17:11:23 +0530114 ret = mmap_add_dynamic_region(
Aditya Angadi90aecf12020-12-15 17:28:08 +0530115 rdv1mc_dynamic_mmap[i].base_pa,
116 rdv1mc_dynamic_mmap[i].base_va,
117 rdv1mc_dynamic_mmap[i].size,
118 rdv1mc_dynamic_mmap[i].attr);
Aditya Angadi5a726a52020-04-06 17:11:23 +0530119 if (ret != 0) {
120 ERROR("Failed to add dynamic mmap entry "
121 "(ret=%d)\n", ret);
122 panic();
123 }
124 }
125
126 plat_arm_override_gicr_frames(
Aditya Angadi90aecf12020-12-15 17:28:08 +0530127 rdv1mc_multichip_gicr_frames);
128 gic600_multichip_init(&rdv1mc_multichip_data);
Aditya Angadi5a726a52020-04-06 17:11:23 +0530129 }
130
131 sgi_bl31_common_platform_setup();
132}
133#endif /* IMAGE_BL31 */