blob: 9e5fe855727a662c9258482127c8d5fba16ebeec [file] [log] [blame]
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +01001#
Alexei Fedorovae3cf1f2020-10-06 15:54:12 +01002# Copyright (c) 2016-2020, ARM Limited. All rights reserved.
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +01003#
dp-arm82cb2c12017-05-03 09:38:09 +01004# SPDX-License-Identifier: BSD-3-Clause
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +01005#
6
7# Default, static values for build variables, listed in alphabetic order.
8# Dependencies between build options, if any, are handled in the top-level
9# Makefile, after this file is included. This ensures that the former is better
10# poised to handle dependencies, as all build variables would have a default
11# value by then.
12
Antonio Nino Diaz8fd9d4d2018-08-08 16:28:43 +010013# Use T32 by default
14AARCH32_INSTRUCTION_SET := T32
15
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +010016# The AArch32 Secure Payload to be built as BL32 image
17AARCH32_SP := none
18
19# The Target build architecture. Supported values are: aarch64, aarch32.
20ARCH := aarch64
21
Alexei Fedorovf1821792020-12-07 16:38:53 +000022# ARM Architecture feature modifiers: none by default
23ARM_ARCH_FEATURE := none
24
Jeenu Viswambharanc877b412017-01-16 16:52:35 +000025# ARM Architecture major and minor versions: 8.0 by default.
26ARM_ARCH_MAJOR := 8
27ARM_ARCH_MINOR := 0
28
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +010029# Base commit to perform code check on
30BASE_COMMIT := origin/master
31
Roberto Vargasb1d27b42017-10-30 14:43:43 +000032# Execute BL2 at EL3
33BL2_AT_EL3 := 0
34
Jiafei Pan7d173fc2018-03-21 07:20:09 +000035# BL2 image is stored in XIP memory, for now, this option is only supported
36# when BL2_AT_EL3 is 1.
37BL2_IN_XIP_MEM := 0
38
Hadi Asyrafib90f2072019-08-20 15:33:27 +080039# Do dcache invalidate upon BL2 entry at EL3
40BL2_INV_DCACHE := 1
41
Alexei Fedorov9fc59632019-05-24 12:17:09 +010042# Select the branch protection features to use.
43BRANCH_PROTECTION := 0
44
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +010045# By default, consider that the platform may release several CPUs out of reset.
46# The platform Makefile is free to override this value.
47COLD_BOOT_SINGLE_CPU := 0
48
Julius Werner3429c772017-06-09 15:17:15 -070049# Flag to compile in coreboot support code. Exclude by default. The coreboot
50# Makefile system will set this when compiling TF as part of a coreboot image.
51COREBOOT := 0
52
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +010053# For Chain of Trust
54CREATE_KEYS := 1
55
56# Build flag to include AArch32 registers in cpu context save and restore during
57# world switch. This flag must be set to 0 for AArch64-only platforms.
58CTX_INCLUDE_AARCH32_REGS := 1
59
60# Include FP registers in cpu context
61CTX_INCLUDE_FPREGS := 0
62
Antonio Nino Diaz52839622019-01-31 11:58:00 +000063# Include pointer authentication (ARMv8.3-PAuth) registers in cpu context. This
64# must be set to 1 if the platform wants to use this feature in the Secure
65# world. It is not needed to use it in the Non-secure world.
66CTX_INCLUDE_PAUTH_REGS := 0
67
Arunachalam Ganapathy062f8aa2020-05-28 11:57:09 +010068# Include Nested virtualization control (Armv8.4-NV) registers in cpu context.
69# This must be set to 1 if architecture implements Nested Virtualization
70# Extension and platform wants to use this feature in the Secure world
71CTX_INCLUDE_NEVE_REGS := 0
72
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +010073# Debug build
74DEBUG := 0
75
Sumit Garg7cda17b2019-11-15 10:43:00 +053076# By default disable authenticated decryption support.
77DECRYPTION_SUPPORT := none
78
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +010079# Build platform
80DEFAULT_PLAT := fvp
81
Christoph Müllner9e4609f2019-04-24 09:45:30 +020082# Disable the generation of the binary image (ELF only).
83DISABLE_BIN_GENERATION := 0
84
Soby Mathew209a60c2018-03-26 12:43:37 +010085# Enable capability to disable authentication dynamically. Only meant for
86# development platforms.
87DYN_DISABLE_AUTH := 0
88
Jeenu Viswambharan5f835912018-07-31 16:13:33 +010089# Build option to enable MPAM for lower ELs
90ENABLE_MPAM_FOR_LOWER_ELS := 0
91
Soby Mathew3bd17c02018-08-28 11:13:55 +010092# Flag to Enable Position Independant support (PIE)
93ENABLE_PIE := 0
94
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +010095# Flag to enable Performance Measurement Framework
96ENABLE_PMF := 0
97
98# Flag to enable PSCI STATs functionality
99ENABLE_PSCI_STAT := 0
100
101# Flag to enable runtime instrumentation using PMF
102ENABLE_RUNTIME_INSTRUMENTATION := 0
103
Douglas Raillard51faada2017-02-24 18:14:15 +0000104# Flag to enable stack corruption protection
105ENABLE_STACK_PROTECTOR := 0
106
Jeenu Viswambharan21b818c2017-09-22 08:32:10 +0100107# Flag to enable exception handling in EL3
108EL3_EXCEPTION_HANDLING := 0
109
Alexei Fedorov9fc59632019-05-24 12:17:09 +0100110# Flag to enable Branch Target Identification.
111# Internal flag not meant for direct setting.
112# Use BRANCH_PROTECTION to enable BTI.
113ENABLE_BTI := 0
114
115# Flag to enable Pointer Authentication.
116# Internal flag not meant for direct setting.
117# Use BRANCH_PROTECTION to enable PAUTH.
Antonio Nino Diazb86048c2019-02-19 11:53:51 +0000118ENABLE_PAUTH := 0
119
Sumit Gargc6ba9b42019-11-14 16:33:45 +0530120# By default BL31 encryption disabled
121ENCRYPT_BL31 := 0
122
123# By default BL32 encryption disabled
124ENCRYPT_BL32 := 0
125
126# Default dummy firmware encryption key
127ENC_KEY := 1234567890abcdef1234567890abcdef1234567890abcdef1234567890abcdef
128
129# Default dummy nonce for firmware encryption
130ENC_NONCE := 1234567890abcdef12345678
131
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +0100132# Build flag to treat usage of deprecated platform and framework APIs as error.
133ERROR_DEPRECATED := 0
134
Jeenu Viswambharan1a7c1cf2017-12-08 12:13:51 +0000135# Fault injection support
136FAULT_INJECTION_SUPPORT := 0
137
Masahiro Yamada1c75d5d2016-12-25 13:52:22 +0900138# Byte alignment that each component in FIP is aligned to
139FIP_ALIGN := 0
140
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +0100141# Default FIP file name
142FIP_NAME := fip.bin
143
144# Default FWU_FIP file name
145FWU_FIP_NAME := fwu_fip.bin
146
Sumit Gargc6ba9b42019-11-14 16:33:45 +0530147# By default firmware encryption with SSK
148FW_ENC_STATUS := 0
149
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +0100150# For Chain of Trust
151GENERATE_COT := 0
152
Jeenu Viswambharan74dce7f2017-09-22 08:32:09 +0100153# Hint platform interrupt control layer that Group 0 interrupts are for EL3. By
154# default, they are for Secure EL1.
155GICV2_G0_FOR_EL3 := 0
156
Jeenu Viswambharan76454ab2017-11-30 12:54:15 +0000157# Route External Aborts to EL3. Disabled by default; External Aborts are handled
158# by lower ELs.
159HANDLE_EA_EL3_FIRST := 0
160
Alexei Fedorovae3cf1f2020-10-06 15:54:12 +0100161# Secure hash algorithm flag, accepts 3 values: sha256, sha384 and sha512.
162# The default value is sha256.
163HASH_ALG := sha256
164
Jeenu Viswambharan3c251af2017-01-04 13:51:42 +0000165# Whether system coherency is managed in hardware, without explicit software
166# operations.
167HW_ASSISTED_COHERENCY := 0
168
Soby Mathew20917552017-08-31 11:49:32 +0100169# Set the default algorithm for the generation of Trusted Board Boot keys
170KEY_ALG := rsa
171
Leonardo Sandovalee15a172020-06-18 17:32:55 -0500172# Set the default key size in case KEY_ALG is rsa
173ifeq ($(KEY_ALG),rsa)
174KEY_SIZE := 2048
175endif
176
Alexei Fedorov8c105292020-01-23 14:27:38 +0000177# Option to build TF with Measured Boot support
178MEASURED_BOOT := 0
179
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +0100180# NS timer register save and restore
181NS_TIMER_SWITCH := 0
182
Varun Wadekar77f1f7a2019-01-31 09:22:30 -0800183# Include lib/libc in the final image
184OVERRIDE_LIBC := 0
185
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +0100186# Build PL011 UART driver in minimal generic UART mode
187PL011_GENERIC_UART := 0
188
189# By default, consider that the platform's reset address is not programmable.
190# The platform Makefile is free to override this value.
191PROGRAMMABLE_RESET_ADDRESS := 0
192
Antonio Nino Diaz73308612019-02-28 13:35:21 +0000193# Flag used to choose the power state format: Extended State-ID or Original
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +0100194PSCI_EXTENDED_STATE_ID := 0
195
Jeenu Viswambharan14c60162018-04-04 16:07:11 +0100196# Enable RAS support
197RAS_EXTENSION := 0
198
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +0100199# By default, BL1 acts as the reset handler, not BL31
200RESET_TO_BL31 := 0
201
202# For Chain of Trust
203SAVE_KEYS := 0
204
Jeenu Viswambharanb7cb1332017-10-16 08:43:14 +0100205# Software Delegated Exception support
206SDEI_SUPPORT := 0
207
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +0100208# Whether code and read-only data should be put on separate memory pages. The
209# platform Makefile is free to override this value.
210SEPARATE_CODE_AND_RODATA := 0
211
Samuel Hollandf8578e62018-10-17 21:40:18 -0500212# Put NOBITS sections (.bss, stacks, page tables, and coherent memory) in a
213# separate memory region, which may be discontiguous from the rest of BL31.
214SEPARATE_NOBITS_REGION := 0
215
Daniel Boulby1dcc28c2018-09-18 11:45:51 +0100216# If the BL31 image initialisation code is recalimed after use for the secondary
217# cores stack
218RECLAIM_INIT_CODE := 0
219
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +0100220# SPD choice
221SPD := none
222
Paul Beesley3f3c3412019-09-16 11:29:03 +0000223# Enable the Management Mode (MM)-based Secure Partition Manager implementation
224SPM_MM := 0
Antonio Nino Diaz2d7b9e52018-10-30 11:08:08 +0000225
Max Shvetsov033039f2020-02-25 13:55:00 +0000226# Use SPM at S-EL2 as a default config for SPMD
227SPMD_SPM_AT_SEL2 := 1
228
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +0100229# Flag to introduce an infinite loop in BL1 just before it exits into the next
230# image. This is meant to help debugging the post-BL2 phase.
231SPIN_ON_BL1_EXIT := 0
232
233# Flags to build TF with Trusted Boot support
234TRUSTED_BOARD_BOOT := 0
235
Antonio Nino Diaze23e0572018-09-25 09:41:08 +0100236# Build option to choose whether Trusted Firmware uses Coherent memory or not.
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +0100237USE_COHERENT_MEM := 1
238
Olivier Deprez0ca39132019-09-19 17:46:46 +0200239# Build option to add debugfs support
240USE_DEBUGFS := 0
241
Louis Mayencourt0a6e7e32019-10-24 15:18:46 +0100242# Build option to fconf based io
Balint Dobszaycbf9e842019-12-18 15:28:00 +0100243ARM_IO_IN_DTB := 0
244
245# Build option to support SDEI through fconf
Madhukar Pappireddy452d5e52020-06-02 09:26:30 -0500246SDEI_IN_FCONF := 0
247
248# Build option to support Secure Interrupt descriptors through fconf
249SEC_INT_DESC_IN_FCONF := 0
Louis Mayencourt0a6e7e32019-10-24 15:18:46 +0100250
Antonio Nino Diaze23e0572018-09-25 09:41:08 +0100251# Build option to choose whether Trusted Firmware uses library at ROM
252USE_ROMLIB := 0
Roberto Vargas5accce52018-05-22 16:05:42 +0100253
Petre-Ionut Tudor60e8f3c2019-11-07 15:18:03 +0000254# Build option to choose whether the xlat tables of BL images can be read-only.
255# Note that this only serves as a higher level option to PLAT_RO_XLAT_TABLES,
256# which is the per BL-image option that actually enables the read-only tables
257# API. The reason for having this additional option is to have a common high
258# level makefile where we can check for incompatible features/build options.
259ALLOW_RO_XLAT_TABLES := 0
260
Sandrine Bailleux3bff9102020-01-15 10:23:25 +0100261# Chain of trust.
262COT := tbbr
263
Masahiro Yamadabb41eb72017-05-22 12:11:24 +0900264# Use tbbr_oid.h instead of platform_oid.h
Antonio Nino Diaze23e0572018-09-25 09:41:08 +0100265USE_TBBR_DEFS := 1
Masahiro Yamadabb41eb72017-05-22 12:11:24 +0900266
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +0100267# Build verbosity
268V := 0
Soby Mathewbcc3c492017-04-10 22:35:42 +0100269
270# Whether to enable D-Cache early during warm boot. This is usually
271# applicable for platforms wherein interconnect programming is not
272# required to enable cache coherency after warm reset (eg: single cluster
273# platforms).
274WARMBOOT_ENABLE_DCACHE_EARLY := 0
dp-armd832aee2017-05-23 09:32:49 +0100275
Dimitris Papastamosc776dee2017-10-13 15:07:45 +0100276# Build option to enable/disable the Statistical Profiling Extensions
dp-armd832aee2017-05-23 09:32:49 +0100277ENABLE_SPE_FOR_LOWER_ELS := 1
278
Dimitris Papastamosc776dee2017-10-13 15:07:45 +0100279# SPE is only supported on AArch64 so disable it on AArch32.
dp-armd832aee2017-05-23 09:32:49 +0100280ifeq (${ARCH},aarch32)
281 override ENABLE_SPE_FOR_LOWER_ELS := 0
dp-armd832aee2017-05-23 09:32:49 +0100282endif
Dimitris Papastamos0319a972017-10-16 11:40:10 +0100283
Justin Chadwell9dd94382019-07-18 14:25:33 +0100284# Include Memory Tagging Extension registers in cpu context. This must be set
285# to 1 if the platform wants to use this feature in the Secure world and MTE is
286# enabled at ELX.
287CTX_INCLUDE_MTE_REGS := 0
288
Dimitris Papastamos0319a972017-10-16 11:40:10 +0100289ENABLE_AMU := 0
David Cunado1a853372017-10-20 11:30:57 +0100290
291# By default, enable Scalable Vector Extension if implemented for Non-secure
292# lower ELs
293# Note SVE is only supported on AArch64 - therefore do not enable in AArch32
294ifneq (${ARCH},aarch32)
295 ENABLE_SVE_FOR_NS := 1
296else
297 override ENABLE_SVE_FOR_NS := 0
298endif
Justin Chadwell1f461972019-08-20 11:01:52 +0100299
300SANITIZE_UB := off
Soby Mathewc97cba42019-09-25 14:03:41 +0100301
302# For ARMv8.1 (AArch64) platforms, enabling this option selects the spinlock
303# implementation variant using the ARMv8.1-LSE compare-and-swap instruction.
304# Default: disabled
305USE_SPINLOCK_CAS := 0
zelalem-awekeedbce9a2019-11-12 16:20:17 -0600306
307# Enable Link Time Optimization
308ENABLE_LTO := 0
Max Shvetsov28f39f02020-02-25 13:56:19 +0000309
310# Build flag to include EL2 registers in cpu context save and restore during
311# S-EL2 firmware entry/exit. This flag is to be used with SPD=spmd option.
312# Default is 0.
313CTX_INCLUDE_EL2_REGS := 0
Manish V Badarkhe7ff088d2020-03-22 05:06:38 +0000314
315# Enable Memory tag extension which is supported for architecture greater
316# than Armv8.5-A
317# By default it is set to "no"
318SUPPORT_STACK_MEMTAG := no
Manish V Badarkhe45aecff2020-04-28 04:53:32 +0100319
320# Select workaround for AT speculative behaviour.
321ERRATA_SPECULATIVE_AT := 0
Varun Wadekarfbc44bd2020-06-12 10:11:28 -0700322
323# Trap RAS error record access from lower EL
324RAS_TRAP_LOWER_EL_ERR_ACCESS := 0
Manish V Badarkhe84ef9cd2020-06-29 10:32:53 +0100325
326# Build option to create cot descriptors using fconf
327COT_DESC_IN_DTB := 0
Manish V Badarkhe582e4e72020-07-29 10:58:44 +0100328
329# Build option to provide openssl directory path
330OPENSSL_DIR := /usr
Madhukar Pappireddyfddfb3b2020-08-12 13:18:19 -0500331
332# Build option to use the SP804 timer instead of the generic one
333USE_SP804_TIMER := 0