blob: 52102ddd45d3c60daab5322c211128818d50cfa8 [file] [log] [blame]
Achin Gupta7aea9082014-02-01 07:51:28 +00001/*
johpow01873d4242020-10-02 13:41:11 -05002 * Copyright (c) 2013-2021, ARM Limited and Contributors. All rights reserved.
Achin Gupta7aea9082014-02-01 07:51:28 +00003 *
dp-arm82cb2c12017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta7aea9082014-02-01 07:51:28 +00005 */
6
Dan Handley97043ac2014-04-09 13:14:54 +01007#include <assert.h>
Antonio Nino Diaz40daecc2018-10-25 16:52:26 +01008#include <stdbool.h>
Andrew Thoelke167a9352014-06-04 21:10:52 +01009#include <string.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000010
11#include <platform_def.h>
12
13#include <arch.h>
14#include <arch_helpers.h>
Soby Mathewb7e398d2019-07-12 09:23:38 +010015#include <arch_features.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000016#include <bl31/interrupt_mgmt.h>
17#include <common/bl_common.h>
18#include <context.h>
19#include <lib/el3_runtime/context_mgmt.h>
20#include <lib/el3_runtime/pubsub_events.h>
21#include <lib/extensions/amu.h>
22#include <lib/extensions/mpam.h>
23#include <lib/extensions/spe.h>
24#include <lib/extensions/sve.h>
Manish V Badarkhed4582d32021-06-29 11:44:20 +010025#include <lib/extensions/sys_reg_trace.h>
Manish V Badarkhe813524e2021-07-02 09:10:56 +010026#include <lib/extensions/trbe.h>
Manish V Badarkhe8fcd3d92021-07-08 09:33:18 +010027#include <lib/extensions/trf.h>
johpow016cac7242020-04-22 14:05:13 -050028#include <lib/extensions/twed.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000029#include <lib/utils.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000030
Arunachalam Ganapathy68ac5ed2021-07-08 09:35:57 +010031static void enable_extensions_secure(cpu_context_t *ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +000032
33/*******************************************************************************
34 * Context management library initialisation routine. This library is used by
35 * runtime services to share pointers to 'cpu_context' structures for the secure
36 * and non-secure states. Management of the structures and their associated
37 * memory is not done by the context management library e.g. the PSCI service
38 * manages the cpu context used for entry from and exit to the non-secure state.
39 * The Secure payload dispatcher service manages the context(s) corresponding to
40 * the secure state. It also uses this library to get access to the non-secure
41 * state cpu context pointers.
42 * Lastly, this library provides the api to make SP_EL3 point to the cpu context
43 * which will used for programming an entry into a lower EL. The same context
44 * will used to save state upon exception entry from that EL.
45 ******************************************************************************/
Daniel Boulby87c85132018-09-20 14:12:46 +010046void __init cm_init(void)
Achin Gupta7aea9082014-02-01 07:51:28 +000047{
48 /*
49 * The context management library has only global data to intialize, but
50 * that will be done when the BSS is zeroed out
51 */
52}
53
54/*******************************************************************************
Soby Mathew12d0d002015-04-09 13:40:55 +010055 * The following function initializes the cpu_context 'ctx' for
Andrew Thoelke167a9352014-06-04 21:10:52 +010056 * first use, and sets the initial entrypoint state as specified by the
57 * entry_point_info structure.
58 *
59 * The security state to initialize is determined by the SECURE attribute
Antonio Nino Diaz1634cae2018-05-22 10:09:10 +010060 * of the entry_point_info.
Andrew Thoelke167a9352014-06-04 21:10:52 +010061 *
Paul Beesley8aabea32019-01-11 18:26:51 +000062 * The EE and ST attributes are used to configure the endianness and secure
Soby Mathew12d0d002015-04-09 13:40:55 +010063 * timer availability for the new execution context.
Andrew Thoelke167a9352014-06-04 21:10:52 +010064 *
65 * To prepare the register state for entry call cm_prepare_el3_exit() and
66 * el3_exit(). For Secure-EL1 cm_prepare_el3_exit() is equivalent to
Olivier Deprez2e61d682021-05-25 12:06:03 +020067 * cm_el1_sysregs_context_restore().
Andrew Thoelke167a9352014-06-04 21:10:52 +010068 ******************************************************************************/
Antonio Nino Diaz1634cae2018-05-22 10:09:10 +010069void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
Andrew Thoelke167a9352014-06-04 21:10:52 +010070{
Soby Mathew12d0d002015-04-09 13:40:55 +010071 unsigned int security_state;
Louis Mayencourtf1be00d2020-01-24 13:30:28 +000072 u_register_t scr_el3;
Andrew Thoelke167a9352014-06-04 21:10:52 +010073 el3_state_t *state;
74 gp_regs_t *gp_regs;
Deepika Bhavnanieeb5a7b2019-09-03 21:08:51 +030075 u_register_t sctlr_elx, actlr_elx;
Andrew Thoelke167a9352014-06-04 21:10:52 +010076
Antonio Nino Diaza0fee742018-10-31 15:25:35 +000077 assert(ctx != NULL);
Andrew Thoelke167a9352014-06-04 21:10:52 +010078
Soby Mathew12d0d002015-04-09 13:40:55 +010079 security_state = GET_SECURITY_STATE(ep->h.attr);
80
Andrew Thoelke167a9352014-06-04 21:10:52 +010081 /* Clear any residual register values from the context */
Douglas Raillard32f0d3c2017-01-26 15:54:44 +000082 zeromem(ctx, sizeof(*ctx));
Andrew Thoelke167a9352014-06-04 21:10:52 +010083
84 /*
David Cunado18f2efd2017-04-13 22:38:29 +010085 * SCR_EL3 was initialised during reset sequence in macro
86 * el3_arch_init_common. This code modifies the SCR_EL3 fields that
87 * affect the next EL.
88 *
89 * The following fields are initially set to zero and then updated to
90 * the required value depending on the state of the SPSR_EL3 and the
91 * Security state and entrypoint attributes of the next EL.
Andrew Thoelke167a9352014-06-04 21:10:52 +010092 */
Louis Mayencourtf1be00d2020-01-24 13:30:28 +000093 scr_el3 = read_scr();
Andrew Thoelke167a9352014-06-04 21:10:52 +010094 scr_el3 &= ~(SCR_NS_BIT | SCR_RW_BIT | SCR_FIQ_BIT | SCR_IRQ_BIT |
95 SCR_ST_BIT | SCR_HCE_BIT);
David Cunado18f2efd2017-04-13 22:38:29 +010096 /*
97 * SCR_NS: Set the security state of the next EL.
98 */
Andrew Thoelke167a9352014-06-04 21:10:52 +010099 if (security_state != SECURE)
100 scr_el3 |= SCR_NS_BIT;
David Cunado18f2efd2017-04-13 22:38:29 +0100101 /*
102 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
103 * Exception level as specified by SPSR.
104 */
Andrew Thoelke167a9352014-06-04 21:10:52 +0100105 if (GET_RW(ep->spsr) == MODE_RW_64)
106 scr_el3 |= SCR_RW_BIT;
David Cunado18f2efd2017-04-13 22:38:29 +0100107 /*
108 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
109 * Secure timer registers to EL3, from AArch64 state only, if specified
110 * by the entrypoint attributes.
111 */
Antonio Nino Diaza0fee742018-10-31 15:25:35 +0000112 if (EP_GET_ST(ep->h.attr) != 0U)
Andrew Thoelke167a9352014-06-04 21:10:52 +0100113 scr_el3 |= SCR_ST_BIT;
114
Varun Wadekarfbc44bd2020-06-12 10:11:28 -0700115#if RAS_TRAP_LOWER_EL_ERR_ACCESS
116 /*
117 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
118 * and RAS ERX registers from EL1 and EL2 are trapped to EL3.
119 */
120 scr_el3 |= SCR_TERR_BIT;
121#endif
122
Julius Werner24f671f2018-08-28 14:45:43 -0700123#if !HANDLE_EA_EL3_FIRST
David Cunado18f2efd2017-04-13 22:38:29 +0100124 /*
125 * SCR_EL3.EA: Do not route External Abort and SError Interrupt External
126 * to EL3 when executing at a lower EL. When executing at EL3, External
127 * Aborts are taken to EL3.
128 */
Gerald Lejeuneadb4fcf2016-03-22 09:29:23 +0100129 scr_el3 &= ~SCR_EA_BIT;
130#endif
131
Jeenu Viswambharan1a7c1cf2017-12-08 12:13:51 +0000132#if FAULT_INJECTION_SUPPORT
133 /* Enable fault injection from lower ELs */
134 scr_el3 |= SCR_FIEN_BIT;
135#endif
136
Antonio Nino Diaz52839622019-01-31 11:58:00 +0000137#if !CTX_INCLUDE_PAUTH_REGS
138 /*
139 * If the pointer authentication registers aren't saved during world
140 * switches the value of the registers can be leaked from the Secure to
141 * the Non-secure world. To prevent this, rather than enabling pointer
142 * authentication everywhere, we only enable it in the Non-secure world.
143 *
144 * If the Secure world wants to use pointer authentication,
145 * CTX_INCLUDE_PAUTH_REGS must be set to 1.
146 */
147 if (security_state == NON_SECURE)
148 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
149#endif /* !CTX_INCLUDE_PAUTH_REGS */
150
Alexei Fedorov0563ab02020-12-01 13:22:25 +0000151#if !CTX_INCLUDE_MTE_REGS || ENABLE_ASSERTIONS
152 /* Get Memory Tagging Extension support level */
153 unsigned int mte = get_armv8_5_mte_support();
154#endif
Soby Mathewb7e398d2019-07-12 09:23:38 +0100155 /*
Justin Chadwell9dd94382019-07-18 14:25:33 +0100156 * Enable MTE support. Support is enabled unilaterally for the normal
157 * world, and only for the secure world when CTX_INCLUDE_MTE_REGS is
158 * set.
Soby Mathewb7e398d2019-07-12 09:23:38 +0100159 */
Justin Chadwell9dd94382019-07-18 14:25:33 +0100160#if CTX_INCLUDE_MTE_REGS
Alexei Fedorov0563ab02020-12-01 13:22:25 +0000161 assert((mte == MTE_IMPLEMENTED_ELX) || (mte == MTE_IMPLEMENTED_ASY));
Justin Chadwell9dd94382019-07-18 14:25:33 +0100162 scr_el3 |= SCR_ATA_BIT;
163#else
Alexei Fedorov0563ab02020-12-01 13:22:25 +0000164 /*
165 * When MTE is only implemented at EL0, it can be enabled
166 * across both worlds as no MTE registers are used.
167 */
168 if ((mte == MTE_IMPLEMENTED_EL0) ||
169 /*
170 * When MTE is implemented at all ELs, it can be only enabled
171 * in Non-Secure world without register saving.
172 */
173 (((mte == MTE_IMPLEMENTED_ELX) || (mte == MTE_IMPLEMENTED_ASY)) &&
174 (security_state == NON_SECURE))) {
Justin Chadwell9dd94382019-07-18 14:25:33 +0100175 scr_el3 |= SCR_ATA_BIT;
Soby Mathewb7e398d2019-07-12 09:23:38 +0100176 }
Alexei Fedorov0563ab02020-12-01 13:22:25 +0000177#endif /* CTX_INCLUDE_MTE_REGS */
Soby Mathewb7e398d2019-07-12 09:23:38 +0100178
Masahiro Yamada3d8256b2016-12-25 23:36:24 +0900179#ifdef IMAGE_BL31
Yatharth Kocharbbf8f6f2015-10-02 17:56:48 +0100180 /*
Paul Beesley8aabea32019-01-11 18:26:51 +0000181 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
David Cunado18f2efd2017-04-13 22:38:29 +0100182 * indicated by the interrupt routing model for BL31.
Yatharth Kocharbbf8f6f2015-10-02 17:56:48 +0100183 */
Andrew Thoelke167a9352014-06-04 21:10:52 +0100184 scr_el3 |= get_scr_el3_from_routing_model(security_state);
Max Shvetsov0c5e7d12021-03-22 11:59:37 +0000185#endif
Arunachalam Ganapathy68ac5ed2021-07-08 09:35:57 +0100186
187 /* Save the initialized value of CPTR_EL3 register */
188 write_ctx_reg(get_el3state_ctx(ctx), CTX_CPTR_EL3, read_cptr_el3());
Max Shvetsov0c5e7d12021-03-22 11:59:37 +0000189 if (security_state == SECURE) {
Arunachalam Ganapathy68ac5ed2021-07-08 09:35:57 +0100190 enable_extensions_secure(ctx);
Max Shvetsov0c5e7d12021-03-22 11:59:37 +0000191 }
Andrew Thoelke167a9352014-06-04 21:10:52 +0100192
193 /*
David Cunado18f2efd2017-04-13 22:38:29 +0100194 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
195 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
196 * next mode is Hyp.
Jimmy Brisson110ee432020-04-16 10:47:56 -0500197 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
198 * same conditions as HVC instructions and when the processor supports
199 * ARMv8.6-FGT.
Jimmy Brisson29d0ee52020-04-16 10:48:02 -0500200 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
201 * CNTPOFF_EL2 register under the same conditions as HVC instructions
202 * and when the processor supports ECV.
Andrew Thoelke167a9352014-06-04 21:10:52 +0100203 */
Antonio Nino Diaza0fee742018-10-31 15:25:35 +0000204 if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
205 || ((GET_RW(ep->spsr) != MODE_RW_64)
206 && (GET_M32(ep->spsr) == MODE32_hyp))) {
Andrew Thoelke167a9352014-06-04 21:10:52 +0100207 scr_el3 |= SCR_HCE_BIT;
Jimmy Brisson110ee432020-04-16 10:47:56 -0500208
209 if (is_armv8_6_fgt_present()) {
210 scr_el3 |= SCR_FGTEN_BIT;
211 }
Jimmy Brisson29d0ee52020-04-16 10:48:02 -0500212
213 if (get_armv8_6_ecv_support()
214 == ID_AA64MMFR0_EL1_ECV_SELF_SYNCH) {
215 scr_el3 |= SCR_ECVEN_BIT;
216 }
Andrew Thoelke167a9352014-06-04 21:10:52 +0100217 }
218
Achin Gupta0376e7c2019-10-11 14:44:05 +0100219 /* Enable S-EL2 if the next EL is EL2 and security state is secure */
Artsem Artsemenkadb3ae852019-11-26 16:40:31 +0000220 if ((security_state == SECURE) && (GET_EL(ep->spsr) == MODE_EL2)) {
221 if (GET_RW(ep->spsr) != MODE_RW_64) {
222 ERROR("S-EL2 can not be used in AArch32.");
223 panic();
224 }
225
Achin Gupta0376e7c2019-10-11 14:44:05 +0100226 scr_el3 |= SCR_EEL2_BIT;
Artsem Artsemenkadb3ae852019-11-26 16:40:31 +0000227 }
Achin Gupta0376e7c2019-10-11 14:44:05 +0100228
David Cunado18f2efd2017-04-13 22:38:29 +0100229 /*
johpow01873d4242020-10-02 13:41:11 -0500230 * FEAT_AMUv1p1 virtual offset registers are only accessible from EL3
231 * and EL2, when clear, this bit traps accesses from EL2 so we set it
232 * to 1 when EL2 is present.
233 */
234 if (is_armv8_6_feat_amuv1p1_present() &&
235 (el_implemented(2) != EL_IMPL_NONE)) {
236 scr_el3 |= SCR_AMVOFFEN_BIT;
237 }
238
239 /*
David Cunado18f2efd2017-04-13 22:38:29 +0100240 * Initialise SCTLR_EL1 to the reset value corresponding to the target
241 * execution state setting all fields rather than relying of the hw.
242 * Some fields have architecturally UNKNOWN reset values and these are
243 * set to zero.
244 *
245 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
246 *
247 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
248 * required by PSCI specification)
249 */
Antonio Nino Diaza0fee742018-10-31 15:25:35 +0000250 sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0U;
David Cunado18f2efd2017-04-13 22:38:29 +0100251 if (GET_RW(ep->spsr) == MODE_RW_64)
252 sctlr_elx |= SCTLR_EL1_RES1;
253 else {
254 /*
255 * If the target execution state is AArch32 then the following
256 * fields need to be set.
257 *
258 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
259 * instructions are not trapped to EL1.
260 *
261 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
262 * instructions are not trapped to EL1.
263 *
264 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
265 * CP15DMB, CP15DSB, and CP15ISB instructions.
266 */
267 sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
268 | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
269 }
270
Louis Mayencourt5f5d1ed2019-02-20 12:11:41 +0000271#if ERRATA_A75_764081
272 /*
273 * If workaround of errata 764081 for Cortex-A75 is used then set
274 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
275 */
276 sctlr_elx |= SCTLR_IESB_BIT;
277#endif
278
johpow016cac7242020-04-22 14:05:13 -0500279 /* Enable WFE trap delay in SCR_EL3 if supported and configured */
280 if (is_armv8_6_twed_present()) {
281 uint32_t delay = plat_arm_set_twedel_scr_el3();
282
283 if (delay != TWED_DISABLED) {
284 /* Make sure delay value fits */
285 assert((delay & ~SCR_TWEDEL_MASK) == 0U);
286
287 /* Set delay in SCR_EL3 */
288 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
289 scr_el3 |= ((delay & SCR_TWEDEL_MASK)
290 << SCR_TWEDEL_SHIFT);
291
292 /* Enable WFE delay */
293 scr_el3 |= SCR_TWEDEn_BIT;
294 }
295 }
296
David Cunado18f2efd2017-04-13 22:38:29 +0100297 /*
298 * Store the initialised SCTLR_EL1 value in the cpu_context - SCTLR_EL2
Olivier Deprez2e61d682021-05-25 12:06:03 +0200299 * and other EL2 registers are set up by cm_prepare_el3_exit() as they
David Cunado18f2efd2017-04-13 22:38:29 +0100300 * are not part of the stored cpu_context.
301 */
Max Shvetsov28259462020-02-17 16:15:47 +0000302 write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx);
David Cunado18f2efd2017-04-13 22:38:29 +0100303
Varun Wadekar2ab96172018-05-08 10:52:36 -0700304 /*
305 * Base the context ACTLR_EL1 on the current value, as it is
306 * implementation defined. The context restore process will write
307 * the value from the context to the actual register and can cause
308 * problems for processor cores that don't expect certain bits to
309 * be zero.
310 */
311 actlr_elx = read_actlr_el1();
Max Shvetsov28259462020-02-17 16:15:47 +0000312 write_ctx_reg((get_el1_sysregs_ctx(ctx)), (CTX_ACTLR_EL1), (actlr_elx));
Varun Wadekar2ab96172018-05-08 10:52:36 -0700313
Alexei Fedorove290a8f2019-08-13 15:17:53 +0100314 /*
315 * Populate EL3 state so that we've the right context
316 * before doing ERET
317 */
Andrew Thoelke167a9352014-06-04 21:10:52 +0100318 state = get_el3state_ctx(ctx);
319 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
320 write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
321 write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
322
323 /*
324 * Store the X0-X7 value from the entrypoint into the context
325 * Use memcpy as we are in control of the layout of the structures
326 */
327 gp_regs = get_gpregs_ctx(ctx);
328 memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
329}
330
331/*******************************************************************************
Dimitris Papastamos0fd0f222017-11-07 09:55:29 +0000332 * Enable architecture extensions on first entry to Non-secure world.
333 * When EL2 is implemented but unused `el2_unused` is non-zero, otherwise
334 * it is zero.
335 ******************************************************************************/
Arunachalam Ganapathy68ac5ed2021-07-08 09:35:57 +0100336static void enable_extensions_nonsecure(bool el2_unused, cpu_context_t *ctx)
Dimitris Papastamos0fd0f222017-11-07 09:55:29 +0000337{
338#if IMAGE_BL31
Dimitris Papastamos281a08c2017-10-13 12:06:06 +0100339#if ENABLE_SPE_FOR_LOWER_ELS
340 spe_enable(el2_unused);
341#endif
Dimitris Papastamos380559c2017-10-12 13:02:29 +0100342
343#if ENABLE_AMU
Arunachalam Ganapathy68ac5ed2021-07-08 09:35:57 +0100344 amu_enable(el2_unused, ctx);
345#endif
346
347#if ENABLE_SVE_FOR_NS
348 sve_enable(ctx);
Dimitris Papastamos380559c2017-10-12 13:02:29 +0100349#endif
David Cunado1a853372017-10-20 11:30:57 +0100350
Jeenu Viswambharan5f835912018-07-31 16:13:33 +0100351#if ENABLE_MPAM_FOR_LOWER_ELS
352 mpam_enable(el2_unused);
353#endif
Manish V Badarkhe813524e2021-07-02 09:10:56 +0100354
355#if ENABLE_TRBE_FOR_NS
356 trbe_enable();
357#endif /* ENABLE_TRBE_FOR_NS */
358
Manish V Badarkhed4582d32021-06-29 11:44:20 +0100359#if ENABLE_SYS_REG_TRACE_FOR_NS
360 sys_reg_trace_enable(ctx);
361#endif /* ENABLE_SYS_REG_TRACE_FOR_NS */
362
Manish V Badarkhe8fcd3d92021-07-08 09:33:18 +0100363#if ENABLE_TRF_FOR_NS
364 trf_enable();
365#endif /* ENABLE_TRF_FOR_NS */
366
Dimitris Papastamos0fd0f222017-11-07 09:55:29 +0000367#endif
368}
369
370/*******************************************************************************
Arunachalam Ganapathy68ac5ed2021-07-08 09:35:57 +0100371 * Enable architecture extensions on first entry to Secure world.
372 ******************************************************************************/
373static void enable_extensions_secure(cpu_context_t *ctx)
374{
375#if IMAGE_BL31
376#if ENABLE_SVE_FOR_SWD
377 sve_enable(ctx);
378#endif
379#endif
380}
381
382/*******************************************************************************
Soby Mathew12d0d002015-04-09 13:40:55 +0100383 * The following function initializes the cpu_context for a CPU specified by
384 * its `cpu_idx` for first use, and sets the initial entrypoint state as
385 * specified by the entry_point_info structure.
386 ******************************************************************************/
387void cm_init_context_by_index(unsigned int cpu_idx,
388 const entry_point_info_t *ep)
389{
390 cpu_context_t *ctx;
391 ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz1634cae2018-05-22 10:09:10 +0100392 cm_setup_context(ctx, ep);
Soby Mathew12d0d002015-04-09 13:40:55 +0100393}
394
395/*******************************************************************************
396 * The following function initializes the cpu_context for the current CPU
397 * for first use, and sets the initial entrypoint state as specified by the
398 * entry_point_info structure.
399 ******************************************************************************/
400void cm_init_my_context(const entry_point_info_t *ep)
401{
402 cpu_context_t *ctx;
403 ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz1634cae2018-05-22 10:09:10 +0100404 cm_setup_context(ctx, ep);
Soby Mathew12d0d002015-04-09 13:40:55 +0100405}
406
407/*******************************************************************************
Andrew Thoelke167a9352014-06-04 21:10:52 +0100408 * Prepare the CPU system registers for first entry into secure or normal world
409 *
410 * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
411 * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
412 * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
413 * For all entries, the EL1 registers are initialized from the cpu_context
414 ******************************************************************************/
415void cm_prepare_el3_exit(uint32_t security_state)
416{
Louis Mayencourtf1be00d2020-01-24 13:30:28 +0000417 u_register_t sctlr_elx, scr_el3, mdcr_el2;
Andrew Thoelke167a9352014-06-04 21:10:52 +0100418 cpu_context_t *ctx = cm_get_context(security_state);
Antonio Nino Diaz40daecc2018-10-25 16:52:26 +0100419 bool el2_unused = false;
Antonio Nino Diaza0fee742018-10-31 15:25:35 +0000420 uint64_t hcr_el2 = 0U;
Andrew Thoelke167a9352014-06-04 21:10:52 +0100421
Antonio Nino Diaza0fee742018-10-31 15:25:35 +0000422 assert(ctx != NULL);
Andrew Thoelke167a9352014-06-04 21:10:52 +0100423
424 if (security_state == NON_SECURE) {
Louis Mayencourtf1be00d2020-01-24 13:30:28 +0000425 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
Antonio Nino Diaza0fee742018-10-31 15:25:35 +0000426 CTX_SCR_EL3);
427 if ((scr_el3 & SCR_HCE_BIT) != 0U) {
Andrew Thoelke167a9352014-06-04 21:10:52 +0100428 /* Use SCTLR_EL1.EE value to initialise sctlr_el2 */
Max Shvetsov28259462020-02-17 16:15:47 +0000429 sctlr_elx = read_ctx_reg(get_el1_sysregs_ctx(ctx),
Antonio Nino Diaza0fee742018-10-31 15:25:35 +0000430 CTX_SCTLR_EL1);
Ken Kuang2e09d4f2017-08-23 16:03:29 +0800431 sctlr_elx &= SCTLR_EE_BIT;
Andrew Thoelke167a9352014-06-04 21:10:52 +0100432 sctlr_elx |= SCTLR_EL2_RES1;
Louis Mayencourt5f5d1ed2019-02-20 12:11:41 +0000433#if ERRATA_A75_764081
434 /*
435 * If workaround of errata 764081 for Cortex-A75 is used
436 * then set SCTLR_EL2.IESB to enable Implicit Error
437 * Synchronization Barrier.
438 */
439 sctlr_elx |= SCTLR_IESB_BIT;
440#endif
Andrew Thoelke167a9352014-06-04 21:10:52 +0100441 write_sctlr_el2(sctlr_elx);
Antonio Nino Diaza0fee742018-10-31 15:25:35 +0000442 } else if (el_implemented(2) != EL_IMPL_NONE) {
Antonio Nino Diaz40daecc2018-10-25 16:52:26 +0100443 el2_unused = true;
Dimitris Papastamos0fd0f222017-11-07 09:55:29 +0000444
David Cunado18f2efd2017-04-13 22:38:29 +0100445 /*
446 * EL2 present but unused, need to disable safely.
447 * SCTLR_EL2 can be ignored in this case.
448 *
Jeenu Viswambharan3ff4aaa2018-08-15 14:29:29 +0100449 * Set EL2 register width appropriately: Set HCR_EL2
450 * field to match SCR_EL3.RW.
David Cunado18f2efd2017-04-13 22:38:29 +0100451 */
Antonio Nino Diaza0fee742018-10-31 15:25:35 +0000452 if ((scr_el3 & SCR_RW_BIT) != 0U)
Jeenu Viswambharan3ff4aaa2018-08-15 14:29:29 +0100453 hcr_el2 |= HCR_RW_BIT;
454
455 /*
456 * For Armv8.3 pointer authentication feature, disable
457 * traps to EL2 when accessing key registers or using
458 * pointer authentication instructions from lower ELs.
459 */
460 hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
461
462 write_hcr_el2(hcr_el2);
Andrew Thoelke167a9352014-06-04 21:10:52 +0100463
David Cunado18f2efd2017-04-13 22:38:29 +0100464 /*
465 * Initialise CPTR_EL2 setting all fields rather than
466 * relying on the hw. All fields have architecturally
467 * UNKNOWN reset values.
468 *
469 * CPTR_EL2.TCPAC: Set to zero so that Non-secure EL1
470 * accesses to the CPACR_EL1 or CPACR from both
471 * Execution states do not trap to EL2.
472 *
473 * CPTR_EL2.TTA: Set to zero so that Non-secure System
474 * register accesses to the trace registers from both
475 * Execution states do not trap to EL2.
Manish V Badarkhed4582d32021-06-29 11:44:20 +0100476 * If PE trace unit System registers are not implemented
477 * then this bit is reserved, and must be set to zero.
David Cunado18f2efd2017-04-13 22:38:29 +0100478 *
479 * CPTR_EL2.TFP: Set to zero so that Non-secure accesses
480 * to SIMD and floating-point functionality from both
481 * Execution states do not trap to EL2.
482 */
483 write_cptr_el2(CPTR_EL2_RESET_VAL &
484 ~(CPTR_EL2_TCPAC_BIT | CPTR_EL2_TTA_BIT
485 | CPTR_EL2_TFP_BIT));
Andrew Thoelke167a9352014-06-04 21:10:52 +0100486
David Cunado18f2efd2017-04-13 22:38:29 +0100487 /*
Paul Beesley8aabea32019-01-11 18:26:51 +0000488 * Initialise CNTHCTL_EL2. All fields are
David Cunado18f2efd2017-04-13 22:38:29 +0100489 * architecturally UNKNOWN on reset and are set to zero
490 * except for field(s) listed below.
491 *
492 * CNTHCTL_EL2.EL1PCEN: Set to one to disable traps to
493 * Hyp mode of Non-secure EL0 and EL1 accesses to the
494 * physical timer registers.
495 *
496 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to
497 * Hyp mode of Non-secure EL0 and EL1 accesses to the
498 * physical counter registers.
499 */
500 write_cnthctl_el2(CNTHCTL_RESET_VAL |
501 EL1PCEN_BIT | EL1PCTEN_BIT);
Andrew Thoelke167a9352014-06-04 21:10:52 +0100502
David Cunado18f2efd2017-04-13 22:38:29 +0100503 /*
504 * Initialise CNTVOFF_EL2 to zero as it resets to an
505 * architecturally UNKNOWN value.
506 */
Soby Mathew14c05262014-08-29 14:41:58 +0100507 write_cntvoff_el2(0);
508
David Cunado18f2efd2017-04-13 22:38:29 +0100509 /*
510 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and
511 * MPIDR_EL1 respectively.
512 */
Andrew Thoelke167a9352014-06-04 21:10:52 +0100513 write_vpidr_el2(read_midr_el1());
514 write_vmpidr_el2(read_mpidr_el1());
Sandrine Bailleux85d80e52015-11-25 17:00:44 +0000515
516 /*
David Cunado18f2efd2017-04-13 22:38:29 +0100517 * Initialise VTTBR_EL2. All fields are architecturally
518 * UNKNOWN on reset.
519 *
520 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage
521 * 2 address translation is disabled, cache maintenance
522 * operations depend on the VMID.
523 *
524 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address
525 * translation is disabled.
Sandrine Bailleux85d80e52015-11-25 17:00:44 +0000526 */
David Cunado18f2efd2017-04-13 22:38:29 +0100527 write_vttbr_el2(VTTBR_RESET_VAL &
528 ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT)
529 | (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
530
David Cunado495f3d32016-10-31 17:37:34 +0000531 /*
David Cunado18f2efd2017-04-13 22:38:29 +0100532 * Initialise MDCR_EL2, setting all fields rather than
533 * relying on hw. Some fields are architecturally
534 * UNKNOWN on reset.
535 *
Alexei Fedorove290a8f2019-08-13 15:17:53 +0100536 * MDCR_EL2.HLP: Set to one so that event counter
537 * overflow, that is recorded in PMOVSCLR_EL0[0-30],
538 * occurs on the increment that changes
539 * PMEVCNTR<n>_EL0[63] from 1 to 0, when ARMv8.5-PMU is
540 * implemented. This bit is RES0 in versions of the
541 * architecture earlier than ARMv8.5, setting it to 1
542 * doesn't have any effect on them.
543 *
544 * MDCR_EL2.TTRF: Set to zero so that access to Trace
545 * Filter Control register TRFCR_EL1 at EL1 is not
546 * trapped to EL2. This bit is RES0 in versions of
547 * the architecture earlier than ARMv8.4.
548 *
549 * MDCR_EL2.HPMD: Set to one so that event counting is
550 * prohibited at EL2. This bit is RES0 in versions of
551 * the architecture earlier than ARMv8.1, setting it
552 * to 1 doesn't have any effect on them.
553 *
554 * MDCR_EL2.TPMS: Set to zero so that accesses to
555 * Statistical Profiling control registers from EL1
556 * do not trap to EL2. This bit is RES0 when SPE is
557 * not implemented.
558 *
David Cunado18f2efd2017-04-13 22:38:29 +0100559 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and
560 * EL1 System register accesses to the Debug ROM
561 * registers are not trapped to EL2.
562 *
563 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1
564 * System register accesses to the powerdown debug
565 * registers are not trapped to EL2.
566 *
567 * MDCR_EL2.TDA: Set to zero so that System register
568 * accesses to the debug registers do not trap to EL2.
569 *
570 * MDCR_EL2.TDE: Set to zero so that debug exceptions
571 * are not routed to EL2.
572 *
573 * MDCR_EL2.HPME: Set to zero to disable EL2 Performance
574 * Monitors.
575 *
576 * MDCR_EL2.TPM: Set to zero so that Non-secure EL0 and
577 * EL1 accesses to all Performance Monitors registers
578 * are not trapped to EL2.
579 *
580 * MDCR_EL2.TPMCR: Set to zero so that Non-secure EL0
581 * and EL1 accesses to the PMCR_EL0 or PMCR are not
582 * trapped to EL2.
583 *
584 * MDCR_EL2.HPMN: Set to value of PMCR_EL0.N which is the
585 * architecturally-defined reset value.
Manish V Badarkhe40ff9072021-06-23 20:02:39 +0100586 *
587 * MDCR_EL2.E2TB: Set to zero so that the trace Buffer
588 * owning exception level is NS-EL1 and, tracing is
589 * prohibited at NS-EL2. These bits are RES0 when
590 * FEAT_TRBE is not implemented.
David Cunado495f3d32016-10-31 17:37:34 +0000591 */
Alexei Fedorove290a8f2019-08-13 15:17:53 +0100592 mdcr_el2 = ((MDCR_EL2_RESET_VAL | MDCR_EL2_HLP |
593 MDCR_EL2_HPMD) |
594 ((read_pmcr_el0() & PMCR_EL0_N_BITS)
595 >> PMCR_EL0_N_SHIFT)) &
596 ~(MDCR_EL2_TTRF | MDCR_EL2_TPMS |
597 MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT |
598 MDCR_EL2_TDA_BIT | MDCR_EL2_TDE_BIT |
599 MDCR_EL2_HPME_BIT | MDCR_EL2_TPM_BIT |
Manish V Badarkhe40ff9072021-06-23 20:02:39 +0100600 MDCR_EL2_TPMCR_BIT |
601 MDCR_EL2_E2TB(MDCR_EL2_E2TB_EL1));
dp-armd832aee2017-05-23 09:32:49 +0100602
dp-armd832aee2017-05-23 09:32:49 +0100603 write_mdcr_el2(mdcr_el2);
604
David Cunado939f66d2016-11-25 00:21:59 +0000605 /*
David Cunado18f2efd2017-04-13 22:38:29 +0100606 * Initialise HSTR_EL2. All fields are architecturally
607 * UNKNOWN on reset.
608 *
609 * HSTR_EL2.T<n>: Set all these fields to zero so that
610 * Non-secure EL0 or EL1 accesses to System registers
611 * do not trap to EL2.
David Cunado939f66d2016-11-25 00:21:59 +0000612 */
David Cunado18f2efd2017-04-13 22:38:29 +0100613 write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
David Cunado939f66d2016-11-25 00:21:59 +0000614 /*
David Cunado18f2efd2017-04-13 22:38:29 +0100615 * Initialise CNTHP_CTL_EL2. All fields are
616 * architecturally UNKNOWN on reset.
617 *
618 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2
619 * physical timer and prevent timer interrupts.
David Cunado939f66d2016-11-25 00:21:59 +0000620 */
David Cunado18f2efd2017-04-13 22:38:29 +0100621 write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL &
622 ~(CNTHP_CTL_ENABLE_BIT));
Andrew Thoelke167a9352014-06-04 21:10:52 +0100623 }
Arunachalam Ganapathy68ac5ed2021-07-08 09:35:57 +0100624 enable_extensions_nonsecure(el2_unused, ctx);
Andrew Thoelke167a9352014-06-04 21:10:52 +0100625 }
626
Dimitris Papastamos17b4c0d2017-10-13 15:27:58 +0100627 cm_el1_sysregs_context_restore(security_state);
628 cm_set_next_eret_context(security_state);
Andrew Thoelke167a9352014-06-04 21:10:52 +0100629}
630
Max Shvetsov28f39f02020-02-25 13:56:19 +0000631#if CTX_INCLUDE_EL2_REGS
632/*******************************************************************************
633 * Save EL2 sysreg context
634 ******************************************************************************/
635void cm_el2_sysregs_context_save(uint32_t security_state)
636{
637 u_register_t scr_el3 = read_scr();
638
639 /*
640 * Always save the non-secure EL2 context, only save the
641 * S-EL2 context if S-EL2 is enabled.
642 */
643 if ((security_state == NON_SECURE) ||
Ruari Phipps6b704da2020-07-28 11:26:29 +0100644 ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) {
Max Shvetsov28f39f02020-02-25 13:56:19 +0000645 cpu_context_t *ctx;
646
647 ctx = cm_get_context(security_state);
648 assert(ctx != NULL);
649
Max Shvetsov28259462020-02-17 16:15:47 +0000650 el2_sysregs_context_save(get_el2_sysregs_ctx(ctx));
Max Shvetsov28f39f02020-02-25 13:56:19 +0000651 }
652}
653
654/*******************************************************************************
655 * Restore EL2 sysreg context
656 ******************************************************************************/
657void cm_el2_sysregs_context_restore(uint32_t security_state)
658{
659 u_register_t scr_el3 = read_scr();
660
661 /*
662 * Always restore the non-secure EL2 context, only restore the
663 * S-EL2 context if S-EL2 is enabled.
664 */
665 if ((security_state == NON_SECURE) ||
Ruari Phipps6b704da2020-07-28 11:26:29 +0100666 ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) {
Max Shvetsov28f39f02020-02-25 13:56:19 +0000667 cpu_context_t *ctx;
668
669 ctx = cm_get_context(security_state);
670 assert(ctx != NULL);
671
Max Shvetsov28259462020-02-17 16:15:47 +0000672 el2_sysregs_context_restore(get_el2_sysregs_ctx(ctx));
Max Shvetsov28f39f02020-02-25 13:56:19 +0000673 }
674}
675#endif /* CTX_INCLUDE_EL2_REGS */
676
Andrew Thoelke167a9352014-06-04 21:10:52 +0100677/*******************************************************************************
Soby Mathewfdfabec2014-07-04 16:02:26 +0100678 * The next four functions are used by runtime services to save and restore
679 * EL1 context on the 'cpu_context' structure for the specified security
Achin Gupta7aea9082014-02-01 07:51:28 +0000680 * state.
681 ******************************************************************************/
Achin Gupta7aea9082014-02-01 07:51:28 +0000682void cm_el1_sysregs_context_save(uint32_t security_state)
683{
Dan Handleyfb037bf2014-04-10 15:37:22 +0100684 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +0000685
Andrew Thoelke08ab89d2014-05-14 17:09:32 +0100686 ctx = cm_get_context(security_state);
Antonio Nino Diaza0fee742018-10-31 15:25:35 +0000687 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +0000688
Max Shvetsov28259462020-02-17 16:15:47 +0000689 el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
Dimitris Papastamos17b4c0d2017-10-13 15:27:58 +0100690
691#if IMAGE_BL31
692 if (security_state == SECURE)
693 PUBLISH_EVENT(cm_exited_secure_world);
694 else
695 PUBLISH_EVENT(cm_exited_normal_world);
696#endif
Achin Gupta7aea9082014-02-01 07:51:28 +0000697}
698
699void cm_el1_sysregs_context_restore(uint32_t security_state)
700{
Dan Handleyfb037bf2014-04-10 15:37:22 +0100701 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +0000702
Andrew Thoelke08ab89d2014-05-14 17:09:32 +0100703 ctx = cm_get_context(security_state);
Antonio Nino Diaza0fee742018-10-31 15:25:35 +0000704 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +0000705
Max Shvetsov28259462020-02-17 16:15:47 +0000706 el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
Dimitris Papastamos17b4c0d2017-10-13 15:27:58 +0100707
708#if IMAGE_BL31
709 if (security_state == SECURE)
710 PUBLISH_EVENT(cm_entering_secure_world);
711 else
712 PUBLISH_EVENT(cm_entering_normal_world);
713#endif
Achin Gupta7aea9082014-02-01 07:51:28 +0000714}
715
716/*******************************************************************************
Achin Guptac429b5e2014-05-04 18:38:28 +0100717 * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
718 * given security state with the given entrypoint
Achin Gupta607084e2014-02-09 18:24:19 +0000719 ******************************************************************************/
Soby Mathew4c0d0392016-06-16 14:52:04 +0100720void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
Achin Gupta607084e2014-02-09 18:24:19 +0000721{
Dan Handleyfb037bf2014-04-10 15:37:22 +0100722 cpu_context_t *ctx;
723 el3_state_t *state;
Achin Gupta607084e2014-02-09 18:24:19 +0000724
Andrew Thoelke08ab89d2014-05-14 17:09:32 +0100725 ctx = cm_get_context(security_state);
Antonio Nino Diaza0fee742018-10-31 15:25:35 +0000726 assert(ctx != NULL);
Achin Gupta607084e2014-02-09 18:24:19 +0000727
728 /* Populate EL3 state so that ERET jumps to the correct entry */
729 state = get_el3state_ctx(ctx);
730 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
731}
732
733/*******************************************************************************
Andrew Thoelke167a9352014-06-04 21:10:52 +0100734 * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
735 * pertaining to the given security state
736 ******************************************************************************/
737void cm_set_elr_spsr_el3(uint32_t security_state,
Soby Mathew4c0d0392016-06-16 14:52:04 +0100738 uintptr_t entrypoint, uint32_t spsr)
Andrew Thoelke167a9352014-06-04 21:10:52 +0100739{
740 cpu_context_t *ctx;
741 el3_state_t *state;
742
743 ctx = cm_get_context(security_state);
Antonio Nino Diaza0fee742018-10-31 15:25:35 +0000744 assert(ctx != NULL);
Andrew Thoelke167a9352014-06-04 21:10:52 +0100745
746 /* Populate EL3 state so that ERET jumps to the correct entry */
747 state = get_el3state_ctx(ctx);
748 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
749 write_ctx_reg(state, CTX_SPSR_EL3, spsr);
750}
751
752/*******************************************************************************
Achin Guptac429b5e2014-05-04 18:38:28 +0100753 * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
754 * pertaining to the given security state using the value and bit position
755 * specified in the parameters. It preserves all other bits.
756 ******************************************************************************/
757void cm_write_scr_el3_bit(uint32_t security_state,
758 uint32_t bit_pos,
759 uint32_t value)
760{
761 cpu_context_t *ctx;
762 el3_state_t *state;
Louis Mayencourtf1be00d2020-01-24 13:30:28 +0000763 u_register_t scr_el3;
Achin Guptac429b5e2014-05-04 18:38:28 +0100764
Andrew Thoelke08ab89d2014-05-14 17:09:32 +0100765 ctx = cm_get_context(security_state);
Antonio Nino Diaza0fee742018-10-31 15:25:35 +0000766 assert(ctx != NULL);
Achin Guptac429b5e2014-05-04 18:38:28 +0100767
768 /* Ensure that the bit position is a valid one */
Jimmy Brissond7b5f402020-08-04 16:18:52 -0500769 assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
Achin Guptac429b5e2014-05-04 18:38:28 +0100770
771 /* Ensure that the 'value' is only a bit wide */
Antonio Nino Diaza0fee742018-10-31 15:25:35 +0000772 assert(value <= 1U);
Achin Guptac429b5e2014-05-04 18:38:28 +0100773
774 /*
775 * Get the SCR_EL3 value from the cpu context, clear the desired bit
776 * and set it to its new value.
777 */
778 state = get_el3state_ctx(ctx);
Louis Mayencourtf1be00d2020-01-24 13:30:28 +0000779 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
Jimmy Brissond7b5f402020-08-04 16:18:52 -0500780 scr_el3 &= ~(1UL << bit_pos);
Louis Mayencourtf1be00d2020-01-24 13:30:28 +0000781 scr_el3 |= (u_register_t)value << bit_pos;
Achin Guptac429b5e2014-05-04 18:38:28 +0100782 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
783}
784
785/*******************************************************************************
786 * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
787 * given security state.
788 ******************************************************************************/
Louis Mayencourtf1be00d2020-01-24 13:30:28 +0000789u_register_t cm_get_scr_el3(uint32_t security_state)
Achin Guptac429b5e2014-05-04 18:38:28 +0100790{
791 cpu_context_t *ctx;
792 el3_state_t *state;
793
Andrew Thoelke08ab89d2014-05-14 17:09:32 +0100794 ctx = cm_get_context(security_state);
Antonio Nino Diaza0fee742018-10-31 15:25:35 +0000795 assert(ctx != NULL);
Achin Guptac429b5e2014-05-04 18:38:28 +0100796
797 /* Populate EL3 state so that ERET jumps to the correct entry */
798 state = get_el3state_ctx(ctx);
Louis Mayencourtf1be00d2020-01-24 13:30:28 +0000799 return read_ctx_reg(state, CTX_SCR_EL3);
Achin Guptac429b5e2014-05-04 18:38:28 +0100800}
801
802/*******************************************************************************
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000803 * This function is used to program the context that's used for exception
804 * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
805 * the required security state
Achin Gupta7aea9082014-02-01 07:51:28 +0000806 ******************************************************************************/
807void cm_set_next_eret_context(uint32_t security_state)
808{
Dan Handleyfb037bf2014-04-10 15:37:22 +0100809 cpu_context_t *ctx;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000810
Andrew Thoelke08ab89d2014-05-14 17:09:32 +0100811 ctx = cm_get_context(security_state);
Antonio Nino Diaza0fee742018-10-31 15:25:35 +0000812 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +0000813
Andrew Thoelke167a9352014-06-04 21:10:52 +0100814 cm_set_next_context(ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +0000815}