blob: 84e790bf6db996a1c6ce44c0763a0f5405206624 [file] [log] [blame]
Juan Castillo637ebd22014-08-12 13:04:43 +01001/*
Jeenu Viswambharan11ad8f22016-11-15 13:53:57 +00002 * Copyright (c) 2014-2017, ARM Limited and Contributors. All rights reserved.
Dan Handley5f0cdb02014-05-14 17:44:19 +01003 *
dp-arm82cb2c12017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley5f0cdb02014-05-14 17:44:19 +01005 */
6
7#ifndef __FVP_DEF_H__
8#define __FVP_DEF_H__
9
Soby Mathew01080472016-02-01 14:04:34 +000010#ifndef FVP_CLUSTER_COUNT
11#define FVP_CLUSTER_COUNT 2
12#endif
Dan Handley60eea552015-03-19 19:17:53 +000013#define FVP_MAX_CPUS_PER_CLUSTER 4
14
Jeenu Viswambharan11ad8f22016-11-15 13:53:57 +000015#ifndef FVP_MAX_PE_PER_CPU
16# define FVP_MAX_PE_PER_CPU 1
17#endif
18
Juan Castillo53fdceb2014-07-16 15:53:43 +010019#define FVP_PRIMARY_CPU 0x0
Dan Handley5f0cdb02014-05-14 17:44:19 +010020
Soby Mathew71237872016-03-24 10:12:42 +000021/* Defines for the Interconnect build selection */
22#define FVP_CCI 1
23#define FVP_CCN 2
24
Dan Handley5f0cdb02014-05-14 17:44:19 +010025/*******************************************************************************
26 * FVP memory map related constants
27 ******************************************************************************/
28
Dan Handley60eea552015-03-19 19:17:53 +000029#define FLASH1_BASE 0x0c000000
30#define FLASH1_SIZE 0x04000000
Juan Castillo637ebd22014-08-12 13:04:43 +010031
Dan Handley60eea552015-03-19 19:17:53 +000032#define PSRAM_BASE 0x14000000
33#define PSRAM_SIZE 0x04000000
Juan Castillo20d51ca2014-09-24 10:00:06 +010034
Dan Handley60eea552015-03-19 19:17:53 +000035#define VRAM_BASE 0x18000000
36#define VRAM_SIZE 0x02000000
Dan Handley5f0cdb02014-05-14 17:44:19 +010037
38/* Aggregate of all devices in the first GB */
Dan Handley60eea552015-03-19 19:17:53 +000039#define DEVICE0_BASE 0x20000000
40#define DEVICE0_SIZE 0x0c200000
Dan Handley5f0cdb02014-05-14 17:44:19 +010041
Soby Mathew71237872016-03-24 10:12:42 +000042/*
43 * In case of FVP models with CCN, the CCN register space overlaps into
44 * the NSRAM area.
45 */
46#if FVP_INTERCONNECT_DRIVER == FVP_CCN
47#define DEVICE1_BASE 0x2e000000
48#define DEVICE1_SIZE 0x1A00000
49#else
Dan Handley60eea552015-03-19 19:17:53 +000050#define DEVICE1_BASE 0x2f000000
51#define DEVICE1_SIZE 0x200000
Soby Mathew71237872016-03-24 10:12:42 +000052#define NSRAM_BASE 0x2e000000
53#define NSRAM_SIZE 0x10000
54#endif
Juan Castillo95cfd4a2015-04-14 12:49:03 +010055/* Devices in the second GB */
56#define DEVICE2_BASE 0x7fe00000
57#define DEVICE2_SIZE 0x00200000
58
Dan Handley60eea552015-03-19 19:17:53 +000059#define PCIE_EXP_BASE 0x40000000
60#define TZRNG_BASE 0x7fe60000
Juan Castillo48279d52016-01-22 11:05:57 +000061
62/* Non-volatile counters */
63#define TRUSTED_NVCTR_BASE 0x7fe70000
64#define TFW_NVCTR_BASE (TRUSTED_NVCTR_BASE + 0x0000)
65#define TFW_NVCTR_SIZE 4
66#define NTFW_CTR_BASE (TRUSTED_NVCTR_BASE + 0x0004)
67#define NTFW_CTR_SIZE 4
Juan Castillo95cfd4a2015-04-14 12:49:03 +010068
69/* Keys */
70#define SOC_KEYS_BASE 0x7fe80000
71#define TZ_PUB_KEY_HASH_BASE (SOC_KEYS_BASE + 0x0000)
72#define TZ_PUB_KEY_HASH_SIZE 32
73#define HU_KEY_BASE (SOC_KEYS_BASE + 0x0020)
74#define HU_KEY_SIZE 16
75#define END_KEY_BASE (SOC_KEYS_BASE + 0x0044)
76#define END_KEY_SIZE 32
Juan Castillo6fd9eaf2014-12-19 09:28:30 +000077
Dan Handley60eea552015-03-19 19:17:53 +000078/* Constants to distinguish FVP type */
79#define HBI_BASE_FVP 0x020
80#define REV_BASE_FVP_V0 0x0
Juan Castillo6fd9eaf2014-12-19 09:28:30 +000081
Dan Handley60eea552015-03-19 19:17:53 +000082#define HBI_FOUNDATION_FVP 0x010
83#define REV_FOUNDATION_FVP_V2_0 0x0
84#define REV_FOUNDATION_FVP_V2_1 0x1
85#define REV_FOUNDATION_FVP_v9_1 0x2
Sandrine Bailleux4faa4a12016-09-22 09:46:50 +010086#define REV_FOUNDATION_FVP_v9_6 0x3
Dan Handley5f0cdb02014-05-14 17:44:19 +010087
Dan Handley60eea552015-03-19 19:17:53 +000088#define BLD_GIC_VE_MMAP 0x0
89#define BLD_GIC_A53A57_MMAP 0x1
Dan Handley5f0cdb02014-05-14 17:44:19 +010090
Dan Handley60eea552015-03-19 19:17:53 +000091#define ARCH_MODEL 0x1
Dan Handley5f0cdb02014-05-14 17:44:19 +010092
93/* FVP Power controller base address*/
Dan Handley60eea552015-03-19 19:17:53 +000094#define PWRC_BASE 0x1c100000
Dan Handley5f0cdb02014-05-14 17:44:19 +010095
Ryan Harkinb49b3222015-03-17 14:54:01 +000096/* FVP SP804 timer frequency is 35 MHz*/
Juan Castillo540a5ba2015-12-01 16:10:15 +000097#define SP804_TIMER_CLKMULT 1
98#define SP804_TIMER_CLKDIV 35
99
100/* SP810 controller. FVP specific flags */
101#define FVP_SP810_CTRL_TIM0_OV (1 << 16)
102#define FVP_SP810_CTRL_TIM1_OV (1 << 18)
103#define FVP_SP810_CTRL_TIM2_OV (1 << 20)
104#define FVP_SP810_CTRL_TIM3_OV (1 << 22)
Dan Handley5f0cdb02014-05-14 17:44:19 +0100105
106/*******************************************************************************
Dan Handley5f0cdb02014-05-14 17:44:19 +0100107 * GIC-400 & interrupt handling related constants
108 ******************************************************************************/
109/* VE compatible GIC memory map */
110#define VE_GICD_BASE 0x2c001000
111#define VE_GICC_BASE 0x2c002000
112#define VE_GICH_BASE 0x2c004000
113#define VE_GICV_BASE 0x2c006000
114
115/* Base FVP compatible GIC memory map */
116#define BASE_GICD_BASE 0x2f000000
117#define BASE_GICR_BASE 0x2f100000
118#define BASE_GICC_BASE 0x2c000000
119#define BASE_GICH_BASE 0x2c010000
120#define BASE_GICV_BASE 0x2c02f000
121
Vikram Kanigiria7270d32015-06-24 17:51:09 +0100122#define FVP_IRQ_TZ_WDOG 56
123#define FVP_IRQ_SEC_SYS_TIMER 57
Dan Handley5f0cdb02014-05-14 17:44:19 +0100124
Soby Mathew462c8352014-07-14 15:43:21 +0100125
Dan Handley5f0cdb02014-05-14 17:44:19 +0100126/*******************************************************************************
127 * TrustZone address space controller related constants
128 ******************************************************************************/
Dan Handley5f0cdb02014-05-14 17:44:19 +0100129
Dan Handley5f0cdb02014-05-14 17:44:19 +0100130/* NSAIDs used by devices in TZC filter 0 on FVP */
131#define FVP_NSAID_DEFAULT 0
132#define FVP_NSAID_PCI 1
133#define FVP_NSAID_VIRTIO 8 /* from FVP v5.6 onwards */
134#define FVP_NSAID_AP 9 /* Application Processors */
135#define FVP_NSAID_VIRTIO_OLD 15 /* until FVP v5.5 */
136
137/* NSAIDs used by devices in TZC filter 2 on FVP */
138#define FVP_NSAID_HDLCD0 2
139#define FVP_NSAID_CLCD 7
140
Dan Handley5f0cdb02014-05-14 17:44:19 +0100141#endif /* __FVP_DEF_H__ */