blob: 848aaf8c7f4cd9f5a12c9c5e6fd17a2f4619b592 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Jeenu Viswambharan11ad8f22016-11-15 13:53:57 +00002 * Copyright (c) 2013-2017, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-arm82cb2c12017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Dan Handley60eea552015-03-19 19:17:53 +00007#include <arch.h>
Jeenu Viswambharan11ad8f22016-11-15 13:53:57 +00008#include <arm_config.h>
Soby Mathew01080472016-02-01 14:04:34 +00009#include <cassert.h>
Soby Mathew38dce702015-07-01 16:16:20 +010010#include <plat_arm.h>
Dan Handley5f0cdb02014-05-14 17:44:19 +010011#include <platform_def.h>
Dan Handleye8246c02014-04-11 11:52:12 +010012#include "drivers/pwrc/fvp_pwrc.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010013
Soby Mathew38dce702015-07-01 16:16:20 +010014/* The FVP power domain tree descriptor */
Soby Mathew01080472016-02-01 14:04:34 +000015unsigned char fvp_power_domain_tree_desc[FVP_CLUSTER_COUNT + 1];
16
17
18CASSERT(FVP_CLUSTER_COUNT && FVP_CLUSTER_COUNT <= 256, assert_invalid_fvp_cluster_count);
19
20/*******************************************************************************
21 * This function dynamically constructs the topology according to
22 * FVP_CLUSTER_COUNT and returns it.
23 ******************************************************************************/
24const unsigned char *plat_get_power_domain_tree_desc(void)
25{
26 int i;
27
28 /*
29 * The FVP power domain tree does not have a single system level power domain
30 * i.e. a single root node. The first entry in the power domain descriptor
31 * specifies the number of power domains at the highest power level. For the FVP
32 * this is the number of cluster power domains.
33 */
34 fvp_power_domain_tree_desc[0] = FVP_CLUSTER_COUNT;
35
36 for (i = 0; i < FVP_CLUSTER_COUNT; i++)
37 fvp_power_domain_tree_desc[i + 1] = FVP_MAX_CPUS_PER_CLUSTER;
38
39 return fvp_power_domain_tree_desc;
40}
41
42/*******************************************************************************
43 * This function returns the core count within the cluster corresponding to
44 * `mpidr`.
45 ******************************************************************************/
46unsigned int plat_arm_get_cluster_core_count(u_register_t mpidr)
47{
48 return FVP_MAX_CPUS_PER_CLUSTER;
49}
Achin Gupta4f6ad662013-10-25 09:08:21 +010050
51/*******************************************************************************
52 * This function implements a part of the critical interface between the psci
Soby Mathew38dce702015-07-01 16:16:20 +010053 * generic layer and the platform that allows the former to query the platform
54 * to convert an MPIDR to a unique linear index. An error code (-1) is returned
55 * in case the MPIDR is invalid.
Achin Gupta4f6ad662013-10-25 09:08:21 +010056 ******************************************************************************/
Soby Mathew38dce702015-07-01 16:16:20 +010057int plat_core_pos_by_mpidr(u_register_t mpidr)
Achin Gupta4f6ad662013-10-25 09:08:21 +010058{
Soby Mathew38dce702015-07-01 16:16:20 +010059 if (fvp_pwrc_read_psysr(mpidr) == PSYSR_INVALID)
60 return -1;
Achin Gupta4f6ad662013-10-25 09:08:21 +010061
Jeenu Viswambharan11ad8f22016-11-15 13:53:57 +000062 /*
63 * Core position calculation for FVP platform depends on the MT bit in
64 * MPIDR. This function cannot assume that the supplied MPIDR has the MT
65 * bit set even if the implementation has. For example, PSCI clients
66 * might supply MPIDR values without the MT bit set. Therefore, we
67 * inject the current PE's MT bit so as to get the calculation correct.
68 * This of course assumes that none or all CPUs on the platform has MT
69 * bit set.
70 */
71 mpidr |= (read_mpidr_el1() & MPIDR_MT_MASK);
Soby Mathew38dce702015-07-01 16:16:20 +010072 return plat_arm_calc_core_pos(mpidr);
Achin Gupta4f6ad662013-10-25 09:08:21 +010073}