blob: ca6c95406f4f827d27b7389a624ae75ec51a0a59 [file] [log] [blame]
Loh Tien Hock9d82ef22019-02-04 16:17:24 +08001/*
Sieu Mun Tang11f4f032022-05-05 17:07:21 +08002 * Copyright (c) 2019-2022, ARM Limited and Contributors. All rights reserved.
3 * Copyright (c) 2019-2022, Intel Corporation. All rights reserved.
Loh Tien Hock9d82ef22019-02-04 16:17:24 +08004 *
5 * SPDX-License-Identifier: BSD-3-Clause
6 */
7
8#include <arch.h>
9#include <arch_helpers.h>
Siew Chin Lim35fe7f42021-06-12 13:25:05 +080010#include <assert.h>
Loh Tien Hock9d82ef22019-02-04 16:17:24 +080011#include <common/bl_common.h>
12#include <common/debug.h>
13#include <common/desc_image_load.h>
Hadi Asyrafi1520b5d2019-10-23 17:58:06 +080014#include <drivers/generic_delay_timer.h>
Loh Tien Hock9d82ef22019-02-04 16:17:24 +080015#include <drivers/synopsys/dw_mmc.h>
Hadi Asyrafi1520b5d2019-10-23 17:58:06 +080016#include <drivers/ti/uart/uart_16550.h>
Loh Tien Hock9d82ef22019-02-04 16:17:24 +080017#include <lib/xlat_tables/xlat_tables.h>
18
Hadi Asyrafibf719f62019-06-12 11:24:12 +080019#include "qspi/cadence_qspi.h"
Tien Hock, Lohd603fd32019-10-02 13:49:25 +080020#include "socfpga_emac.h"
Sieu Mun Tang11f4f032022-05-05 17:07:21 +080021#include "socfpga_f2sdram_manager.h"
Hadi Asyrafi328718f2019-10-23 16:26:53 +080022#include "socfpga_handoff.h"
Hadi Asyrafid09adcb2019-10-23 18:34:14 +080023#include "socfpga_mailbox.h"
Hadi Asyrafie9b5e362019-10-23 17:02:55 +080024#include "socfpga_private.h"
Hadi Asyrafi391eeee2019-12-23 13:25:33 +080025#include "socfpga_reset_manager.h"
Hadi Asyrafi20335ca2019-12-23 17:58:04 +080026#include "socfpga_system_manager.h"
Hadi Asyrafi1520b5d2019-10-23 17:58:06 +080027#include "s10_clock_manager.h"
28#include "s10_memory_controller.h"
29#include "s10_pinmux.h"
Hadi Asyrafibf719f62019-06-12 11:24:12 +080030#include "wdt/watchdog.h"
Muhammad Hadi Asyrafi Abdul Halimf5ba4082019-03-08 19:02:33 +080031
Yann Gautier5cb7fc82021-03-22 14:21:54 +010032static struct mmc_device_info mmc_info;
Loh Tien Hock9d82ef22019-02-04 16:17:24 +080033
34const mmap_region_t plat_stratix10_mmap[] = {
Muhammad Hadi Asyrafi Abdul Halim5bd1b442019-03-07 13:17:25 +080035 MAP_REGION_FLAT(DRAM_BASE, DRAM_SIZE,
36 MT_MEMORY | MT_RW | MT_NS),
37 MAP_REGION_FLAT(DEVICE1_BASE, DEVICE1_SIZE,
38 MT_DEVICE | MT_RW | MT_NS),
39 MAP_REGION_FLAT(DEVICE2_BASE, DEVICE2_SIZE,
40 MT_DEVICE | MT_RW | MT_SECURE),
Loh Tien Hock9d82ef22019-02-04 16:17:24 +080041 MAP_REGION_FLAT(OCRAM_BASE, OCRAM_SIZE,
42 MT_NON_CACHEABLE | MT_RW | MT_SECURE),
43 MAP_REGION_FLAT(DEVICE3_BASE, DEVICE3_SIZE,
44 MT_DEVICE | MT_RW | MT_SECURE),
Muhammad Hadi Asyrafi Abdul Halim5bd1b442019-03-07 13:17:25 +080045 MAP_REGION_FLAT(MEM64_BASE, MEM64_SIZE,
46 MT_DEVICE | MT_RW | MT_NS),
47 MAP_REGION_FLAT(DEVICE4_BASE, DEVICE4_SIZE,
48 MT_DEVICE | MT_RW | MT_NS),
Loh Tien Hock9d82ef22019-02-04 16:17:24 +080049 {0},
50};
51
Hadi Asyrafi77fc4692019-12-30 16:00:30 +080052boot_source_type boot_source = BOOT_SOURCE;
Loh Tien Hock9d82ef22019-02-04 16:17:24 +080053
54void bl2_el3_early_platform_setup(u_register_t x0, u_register_t x1,
55 u_register_t x2, u_register_t x4)
56{
Andre Przywara98964f02020-01-25 00:58:35 +000057 static console_t console;
Loh Tien Hock9d82ef22019-02-04 16:17:24 +080058 handoff reverse_handoff_ptr;
59
60 generic_delay_timer_init();
61
Hadi Asyrafi328718f2019-10-23 16:26:53 +080062 if (socfpga_get_handoff(&reverse_handoff_ptr))
Loh Tien Hock9d82ef22019-02-04 16:17:24 +080063 return;
64 config_pinmux(&reverse_handoff_ptr);
Loh Tien Hock9d82ef22019-02-04 16:17:24 +080065
66 config_clkmgr_handoff(&reverse_handoff_ptr);
67 enable_nonsecure_access();
68 deassert_peripheral_reset();
69 config_hps_hs_before_warm_reset();
70
Hadi Asyrafifea24b82019-07-30 22:18:17 +080071 watchdog_init(get_wdt_clk());
Muhammad Hadi Asyrafi Abdul Halim10e70f82019-03-19 17:59:06 +080072
Boon Khai Ng447e6992021-08-06 01:16:46 +080073 console_16550_register(PLAT_INTEL_UART_BASE, get_uart_clk(),
74 PLAT_BAUDRATE, &console);
Loh Tien Hock9d82ef22019-02-04 16:17:24 +080075
Tien Hock, Lohd603fd32019-10-02 13:49:25 +080076 socfpga_emac_init();
Hadi Asyrafi3f7b1492019-08-01 14:48:39 +080077 socfpga_delay_timer_init();
Loh Tien Hock9d82ef22019-02-04 16:17:24 +080078 init_hard_memory_controller();
Hadi Asyrafi3dcb94d2019-10-21 16:35:08 +080079 mailbox_init();
Hadi Asyrafif2decc72019-12-24 14:43:22 +080080
Sieu Mun Tang11f4f032022-05-05 17:07:21 +080081 if (!intel_mailbox_is_fpga_not_ready()) {
82 socfpga_bridges_enable(SOC2FPGA_MASK | LWHPS2FPGA_MASK |
83 FPGA2SOC_MASK | F2SDRAM0_MASK | F2SDRAM1_MASK |
84 F2SDRAM2_MASK);
85 }
Loh Tien Hock9d82ef22019-02-04 16:17:24 +080086}
87
88
89void bl2_el3_plat_arch_setup(void)
90{
91
Loh Tien Hock9d82ef22019-02-04 16:17:24 +080092 const mmap_region_t bl_regions[] = {
93 MAP_REGION_FLAT(BL2_BASE, BL2_END - BL2_BASE,
94 MT_MEMORY | MT_RW | MT_SECURE),
95 MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE,
96 MT_CODE | MT_SECURE),
97 MAP_REGION_FLAT(BL_RO_DATA_BASE,
98 BL_RO_DATA_END - BL_RO_DATA_BASE,
99 MT_RO_DATA | MT_SECURE),
100#if USE_COHERENT_MEM_BAR
101 MAP_REGION_FLAT(BL_COHERENT_RAM_BASE,
102 BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE,
103 MT_DEVICE | MT_RW | MT_SECURE),
104#endif
105 {0},
106 };
107
108 setup_page_tables(bl_regions, plat_stratix10_mmap);
109
110 enable_mmu_el3(0);
111
Hadi Asyrafifea24b82019-07-30 22:18:17 +0800112 dw_mmc_params_t params = EMMC_INIT_PARAMS(0x100000, get_mmc_clk());
Loh Tien Hock9d82ef22019-02-04 16:17:24 +0800113
Yann Gautier5cb7fc82021-03-22 14:21:54 +0100114 mmc_info.mmc_dev_type = MMC_IS_SD;
115 mmc_info.ocr_voltage = OCR_3_3_3_4 | OCR_3_2_3_3;
Loh Tien Hock9d82ef22019-02-04 16:17:24 +0800116
Abdul Halim, Muhammad Hadi Asyrafi000267b2020-10-06 20:09:53 +0800117 /* Request ownership and direct access to QSPI */
118 mailbox_hps_qspi_enable();
119
Loh Tien Hock9d82ef22019-02-04 16:17:24 +0800120 switch (boot_source) {
121 case BOOT_SOURCE_SDMMC:
Yann Gautier5cb7fc82021-03-22 14:21:54 +0100122 dw_mmc_init(&params, &mmc_info);
Hadi Asyrafie9b5e362019-10-23 17:02:55 +0800123 socfpga_io_setup(boot_source);
Loh Tien Hock9d82ef22019-02-04 16:17:24 +0800124 break;
Muhammad Hadi Asyrafi Abdul Halimf5ba4082019-03-08 19:02:33 +0800125
126 case BOOT_SOURCE_QSPI:
Muhammad Hadi Asyrafi Abdul Halimf5ba4082019-03-08 19:02:33 +0800127 cad_qspi_init(0, QSPI_CONFIG_CPHA, QSPI_CONFIG_CPOL,
128 QSPI_CONFIG_CSDA, QSPI_CONFIG_CSDADS,
129 QSPI_CONFIG_CSEOT, QSPI_CONFIG_CSSOT, 0);
Hadi Asyrafie9b5e362019-10-23 17:02:55 +0800130 socfpga_io_setup(boot_source);
Muhammad Hadi Asyrafi Abdul Halimf5ba4082019-03-08 19:02:33 +0800131 break;
132
Loh Tien Hock9d82ef22019-02-04 16:17:24 +0800133 default:
134 ERROR("Unsupported boot source\n");
135 panic();
136 break;
137 }
138}
139
140uint32_t get_spsr_for_bl33_entry(void)
141{
142 unsigned long el_status;
143 unsigned int mode;
144 uint32_t spsr;
145
146 /* Figure out what mode we enter the non-secure world in */
147 el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT;
148 el_status &= ID_AA64PFR0_ELX_MASK;
149
150 mode = (el_status) ? MODE_EL2 : MODE_EL1;
151
152 /*
153 * TODO: Consider the possibility of specifying the SPSR in
154 * the FIP ToC and allowing the platform to have a say as
155 * well.
156 */
157 spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
158 return spsr;
159}
160
161
162int bl2_plat_handle_post_image_load(unsigned int image_id)
163{
164 bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
165
Siew Chin Lim35fe7f42021-06-12 13:25:05 +0800166 assert(bl_mem_params);
167
Loh Tien Hock9d82ef22019-02-04 16:17:24 +0800168 switch (image_id) {
169 case BL33_IMAGE_ID:
170 bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr();
171 bl_mem_params->ep_info.spsr = get_spsr_for_bl33_entry();
172 break;
173 default:
174 break;
175 }
176
177 return 0;
178}
179
180/*******************************************************************************
181 * Perform any BL3-1 platform setup code
182 ******************************************************************************/
183void bl2_platform_setup(void)
184{
185}
186