blob: 90cb90a1f31d93f7936bb517e884d970e9e5ca83 [file] [log] [blame]
Hadi Asyrafi2f11d542019-06-27 11:34:03 +08001/*
Jit Loon Lim6197dc92023-05-17 12:26:11 +08002 * Copyright (c) 2019-2023, ARM Limited and Contributors. All rights reserved.
Hadi Asyrafi2f11d542019-06-27 11:34:03 +08003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <assert.h>
8#include <common/debug.h>
9#include <common/runtime_svc.h>
Hadi Asyrafi13d33d52019-10-22 13:28:51 +080010#include <lib/mmio.h>
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080011#include <tools_share/uuid.h>
12
Sieu Mun Tang286b96f2022-03-02 11:04:09 +080013#include "socfpga_fcs.h"
Hadi Asyrafid09adcb2019-10-23 18:34:14 +080014#include "socfpga_mailbox.h"
Jit Loon Lim6197dc92023-05-17 12:26:11 +080015#include "socfpga_plat_def.h"
Hadi Asyrafi9c8f3af2019-12-24 10:42:52 +080016#include "socfpga_reset_manager.h"
Hadi Asyrafid25041b2019-10-22 10:31:45 +080017#include "socfpga_sip_svc.h"
Jit Loon Lim6197dc92023-05-17 12:26:11 +080018#include "socfpga_system_manager.h"
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080019
20/* Total buffer the driver can hold */
21#define FPGA_CONFIG_BUFFER_SIZE 4
22
Sieu Mun Tang673afd62022-05-13 14:55:05 +080023static config_type request_type = NO_REQUEST;
Abdul Halim, Muhammad Hadi Asyrafiaad868b2020-05-18 11:16:48 +080024static int current_block, current_buffer;
Abdul Halim, Muhammad Hadi Asyrafiec4f28e2020-05-29 12:13:17 +080025static int read_block, max_blocks;
Abdul Halim, Muhammad Hadi Asyrafiaad868b2020-05-18 11:16:48 +080026static uint32_t send_id, rcv_id;
27static uint32_t bytes_per_block, blocks_submitted;
Sieu Mun Tang276a4362022-04-28 22:40:58 +080028static bool bridge_disable;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080029
Sieu Mun Tang984e2362022-04-28 22:21:01 +080030/* RSU static variables */
Chee Hong Ang44eb7822020-05-13 11:44:04 +080031static uint32_t rsu_dcmf_ver[4] = {0};
Sieu Mun Tang984e2362022-04-28 22:21:01 +080032static uint16_t rsu_dcmf_stat[4] = {0};
Sieu Mun Tang673afd62022-05-13 14:55:05 +080033static uint32_t rsu_max_retry;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080034
35/* SiP Service UUID */
36DEFINE_SVC_UUID2(intl_svc_uid,
37 0xa85273b0, 0xe85a, 0x4862, 0xa6, 0x2a,
38 0xfa, 0x88, 0x88, 0x17, 0x68, 0x81);
39
Hadi Asyrafie5ebe872019-12-17 15:25:04 +080040static uint64_t socfpga_sip_handler(uint32_t smc_fid,
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080041 uint64_t x1,
42 uint64_t x2,
43 uint64_t x3,
44 uint64_t x4,
45 void *cookie,
46 void *handle,
47 uint64_t flags)
48{
49 ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid);
50 SMC_RET1(handle, SMC_UNK);
51}
52
53struct fpga_config_info fpga_config_buffers[FPGA_CONFIG_BUFFER_SIZE];
54
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +080055static int intel_fpga_sdm_write_buffer(struct fpga_config_info *buffer)
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080056{
Abdul Halim, Muhammad Hadi Asyrafiea9b9622020-02-25 16:28:10 +080057 uint32_t args[3];
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080058
59 while (max_blocks > 0 && buffer->size > buffer->size_written) {
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +080060 args[0] = (1<<8);
61 args[1] = buffer->addr + buffer->size_written;
62 if (buffer->size - buffer->size_written <= bytes_per_block) {
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080063 args[2] = buffer->size - buffer->size_written;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080064 current_buffer++;
65 current_buffer %= FPGA_CONFIG_BUFFER_SIZE;
Sieu Mun Tang581182c2022-05-09 10:48:53 +080066 } else {
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080067 args[2] = bytes_per_block;
Sieu Mun Tang581182c2022-05-09 10:48:53 +080068 }
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +080069
70 buffer->size_written += args[2];
Abdul Halim, Muhammad Hadi Asyrafiaad868b2020-05-18 11:16:48 +080071 mailbox_send_cmd_async(&send_id, MBOX_RECONFIG_DATA, args,
Abdul Halim, Muhammad Hadi Asyrafid57318b2020-10-15 15:27:18 +080072 3U, CMD_INDIRECT);
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +080073
74 buffer->subblocks_sent++;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080075 max_blocks--;
76 }
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +080077
78 return !max_blocks;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080079}
80
81static int intel_fpga_sdm_write_all(void)
82{
Sieu Mun Tang581182c2022-05-09 10:48:53 +080083 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +080084 if (intel_fpga_sdm_write_buffer(
Sieu Mun Tang581182c2022-05-09 10:48:53 +080085 &fpga_config_buffers[current_buffer])) {
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +080086 break;
Sieu Mun Tang581182c2022-05-09 10:48:53 +080087 }
88 }
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080089 return 0;
90}
91
Sieu Mun Tang673afd62022-05-13 14:55:05 +080092static uint32_t intel_mailbox_fpga_config_isdone(void)
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080093{
Hadi Asyrafidfdd38c2019-12-17 23:33:39 +080094 uint32_t ret;
95
Sieu Mun Tang673afd62022-05-13 14:55:05 +080096 switch (request_type) {
97 case RECONFIGURATION:
98 ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS,
99 true);
100 break;
101 case BITSTREAM_AUTH:
102 ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS,
103 false);
104 break;
105 default:
106 ret = intel_mailbox_get_config_status(MBOX_CONFIG_STATUS,
107 false);
108 break;
Kris Chaplin52cf9c22021-06-25 11:31:52 +0100109 }
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800110
Abdul Halim, Muhammad Hadi Asyrafie40910e2020-12-29 16:49:23 +0800111 if (ret != 0U) {
Kris Chaplin52cf9c22021-06-25 11:31:52 +0100112 if (ret == MBOX_CFGSTAT_STATE_CONFIG) {
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800113 return INTEL_SIP_SMC_STATUS_BUSY;
Kris Chaplin52cf9c22021-06-25 11:31:52 +0100114 } else {
Sieu Mun Tang673afd62022-05-13 14:55:05 +0800115 request_type = NO_REQUEST;
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800116 return INTEL_SIP_SMC_STATUS_ERROR;
Kris Chaplin52cf9c22021-06-25 11:31:52 +0100117 }
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800118 }
119
Sieu Mun Tang673afd62022-05-13 14:55:05 +0800120 if (bridge_disable != 0U) {
Sieu Mun Tang11f4f032022-05-05 17:07:21 +0800121 socfpga_bridges_enable(~0); /* Enable bridge */
Sieu Mun Tang276a4362022-04-28 22:40:58 +0800122 bridge_disable = false;
Hadi Asyrafi9c8f3af2019-12-24 10:42:52 +0800123 }
Sieu Mun Tang673afd62022-05-13 14:55:05 +0800124 request_type = NO_REQUEST;
Hadi Asyrafi9c8f3af2019-12-24 10:42:52 +0800125
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800126 return INTEL_SIP_SMC_STATUS_OK;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800127}
128
129static int mark_last_buffer_xfer_completed(uint32_t *buffer_addr_completed)
130{
131 int i;
132
133 for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
134 if (fpga_config_buffers[i].block_number == current_block) {
135 fpga_config_buffers[i].subblocks_sent--;
136 if (fpga_config_buffers[i].subblocks_sent == 0
137 && fpga_config_buffers[i].size <=
138 fpga_config_buffers[i].size_written) {
139 fpga_config_buffers[i].write_requested = 0;
140 current_block++;
141 *buffer_addr_completed =
142 fpga_config_buffers[i].addr;
143 return 0;
144 }
145 }
146 }
147
148 return -1;
149}
150
Hadi Asyrafie5ebe872019-12-17 15:25:04 +0800151static int intel_fpga_config_completed_write(uint32_t *completed_addr,
Abdul Halim, Muhammad Hadi Asyrafiaad868b2020-05-18 11:16:48 +0800152 uint32_t *count, uint32_t *job_id)
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800153{
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800154 uint32_t resp[5];
Sieu Mun Tanga250c042022-02-19 21:49:48 +0800155 unsigned int resp_len = ARRAY_SIZE(resp);
156 int status = INTEL_SIP_SMC_STATUS_OK;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800157 int all_completed = 1;
Sieu Mun Tanga250c042022-02-19 21:49:48 +0800158 *count = 0;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800159
Tien Hock, Lohcefb37e2019-10-30 14:49:40 +0800160 while (*count < 3) {
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800161
Sieu Mun Tanga250c042022-02-19 21:49:48 +0800162 status = mailbox_read_response(job_id,
163 resp, &resp_len);
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800164
Sieu Mun Tang286b96f2022-03-02 11:04:09 +0800165 if (status < 0) {
Tien Hock, Lohcefb37e2019-10-30 14:49:40 +0800166 break;
Sieu Mun Tang286b96f2022-03-02 11:04:09 +0800167 }
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800168
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800169 max_blocks++;
Tien Hock, Lohcefb37e2019-10-30 14:49:40 +0800170
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800171 if (mark_last_buffer_xfer_completed(
Sieu Mun Tang286b96f2022-03-02 11:04:09 +0800172 &completed_addr[*count]) == 0) {
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800173 *count = *count + 1;
Sieu Mun Tang286b96f2022-03-02 11:04:09 +0800174 } else {
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800175 break;
Sieu Mun Tang286b96f2022-03-02 11:04:09 +0800176 }
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800177 }
178
179 if (*count <= 0) {
Sieu Mun Tang286b96f2022-03-02 11:04:09 +0800180 if (status != MBOX_NO_RESPONSE &&
181 status != MBOX_TIMEOUT && resp_len != 0) {
Tien Hock, Lohcefb37e2019-10-30 14:49:40 +0800182 mailbox_clear_response();
Sieu Mun Tang673afd62022-05-13 14:55:05 +0800183 request_type = NO_REQUEST;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800184 return INTEL_SIP_SMC_STATUS_ERROR;
185 }
186
187 *count = 0;
188 }
189
190 intel_fpga_sdm_write_all();
191
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800192 if (*count > 0) {
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800193 status = INTEL_SIP_SMC_STATUS_OK;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800194 } else if (*count == 0) {
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800195 status = INTEL_SIP_SMC_STATUS_BUSY;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800196 }
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800197
198 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
199 if (fpga_config_buffers[i].write_requested != 0) {
200 all_completed = 0;
201 break;
202 }
203 }
204
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800205 if (all_completed == 1) {
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800206 return INTEL_SIP_SMC_STATUS_OK;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800207 }
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800208
209 return status;
210}
211
Sieu Mun Tang276a4362022-04-28 22:40:58 +0800212static int intel_fpga_config_start(uint32_t flag)
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800213{
Sieu Mun Tanga250c042022-02-19 21:49:48 +0800214 uint32_t argument = 0x1;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800215 uint32_t response[3];
216 int status = 0;
Sieu Mun Tanga250c042022-02-19 21:49:48 +0800217 unsigned int size = 0;
218 unsigned int resp_len = ARRAY_SIZE(response);
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800219
Sieu Mun Tang673afd62022-05-13 14:55:05 +0800220 request_type = RECONFIGURATION;
221
Sieu Mun Tang276a4362022-04-28 22:40:58 +0800222 if (!CONFIG_TEST_FLAG(flag, PARTIAL_CONFIG)) {
223 bridge_disable = true;
224 }
225
226 if (CONFIG_TEST_FLAG(flag, AUTHENTICATION)) {
227 size = 1;
228 bridge_disable = false;
Sieu Mun Tang673afd62022-05-13 14:55:05 +0800229 request_type = BITSTREAM_AUTH;
Abdul Halim, Muhammad Hadi Asyrafiec4f28e2020-05-29 12:13:17 +0800230 }
Hadi Asyrafi9c8f3af2019-12-24 10:42:52 +0800231
Tien Hock, Lohcefb37e2019-10-30 14:49:40 +0800232 mailbox_clear_response();
233
Sieu Mun Tanga250c042022-02-19 21:49:48 +0800234 mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_CANCEL, NULL, 0U,
235 CMD_CASUAL, NULL, NULL);
Tien Hock, Lohcefb37e2019-10-30 14:49:40 +0800236
Sieu Mun Tanga250c042022-02-19 21:49:48 +0800237 status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_RECONFIG, &argument, size,
238 CMD_CASUAL, response, &resp_len);
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800239
Abdul Halim, Muhammad Hadi Asyrafie0fc2d12020-11-20 11:06:00 +0800240 if (status < 0) {
Sieu Mun Tang276a4362022-04-28 22:40:58 +0800241 bridge_disable = false;
Sieu Mun Tang673afd62022-05-13 14:55:05 +0800242 request_type = NO_REQUEST;
Abdul Halim, Muhammad Hadi Asyrafie0fc2d12020-11-20 11:06:00 +0800243 return INTEL_SIP_SMC_STATUS_ERROR;
244 }
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800245
246 max_blocks = response[0];
247 bytes_per_block = response[1];
248
249 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
250 fpga_config_buffers[i].size = 0;
251 fpga_config_buffers[i].size_written = 0;
252 fpga_config_buffers[i].addr = 0;
253 fpga_config_buffers[i].write_requested = 0;
254 fpga_config_buffers[i].block_number = 0;
255 fpga_config_buffers[i].subblocks_sent = 0;
256 }
257
258 blocks_submitted = 0;
259 current_block = 0;
Tien Hock, Lohcefb37e2019-10-30 14:49:40 +0800260 read_block = 0;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800261 current_buffer = 0;
262
Sieu Mun Tang276a4362022-04-28 22:40:58 +0800263 /* Disable bridge on full reconfiguration */
264 if (bridge_disable) {
Sieu Mun Tang11f4f032022-05-05 17:07:21 +0800265 socfpga_bridges_disable(~0);
Hadi Asyrafi9c8f3af2019-12-24 10:42:52 +0800266 }
267
Abdul Halim, Muhammad Hadi Asyrafie0fc2d12020-11-20 11:06:00 +0800268 return INTEL_SIP_SMC_STATUS_OK;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800269}
270
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800271static bool is_fpga_config_buffer_full(void)
272{
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800273 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
274 if (!fpga_config_buffers[i].write_requested) {
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800275 return false;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800276 }
277 }
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800278 return true;
279}
280
Abdul Halim, Muhammad Hadi Asyrafiaad868b2020-05-18 11:16:48 +0800281bool is_address_in_ddr_range(uint64_t addr, uint64_t size)
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800282{
Abdul Halim, Muhammad Hadi Asyrafi12d71ac2020-07-03 13:22:09 +0800283 if (!addr && !size) {
284 return true;
285 }
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800286 if (size > (UINT64_MAX - addr)) {
Abdul Halim, Muhammad Hadi Asyrafi1a87db52020-02-06 19:18:41 +0800287 return false;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800288 }
289 if (addr < BL31_LIMIT) {
Abdul Halim, Muhammad Hadi Asyrafi1a87db52020-02-06 19:18:41 +0800290 return false;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800291 }
292 if (addr + size > DRAM_BASE + DRAM_SIZE) {
Abdul Halim, Muhammad Hadi Asyrafi1a87db52020-02-06 19:18:41 +0800293 return false;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800294 }
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800295
Abdul Halim, Muhammad Hadi Asyrafi1a87db52020-02-06 19:18:41 +0800296 return true;
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800297}
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800298
Hadi Asyrafie5ebe872019-12-17 15:25:04 +0800299static uint32_t intel_fpga_config_write(uint64_t mem, uint64_t size)
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800300{
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800301 int i;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800302
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800303 intel_fpga_sdm_write_all();
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800304
Abdul Halim, Muhammad Hadi Asyrafi1a87db52020-02-06 19:18:41 +0800305 if (!is_address_in_ddr_range(mem, size) ||
Abdul Halim, Muhammad Hadi Asyrafief51b092020-11-05 18:00:03 +0800306 is_fpga_config_buffer_full()) {
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800307 return INTEL_SIP_SMC_STATUS_REJECTED;
Abdul Halim, Muhammad Hadi Asyrafief51b092020-11-05 18:00:03 +0800308 }
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800309
310 for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800311 int j = (i + current_buffer) % FPGA_CONFIG_BUFFER_SIZE;
312
313 if (!fpga_config_buffers[j].write_requested) {
314 fpga_config_buffers[j].addr = mem;
315 fpga_config_buffers[j].size = size;
316 fpga_config_buffers[j].size_written = 0;
317 fpga_config_buffers[j].write_requested = 1;
318 fpga_config_buffers[j].block_number =
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800319 blocks_submitted++;
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800320 fpga_config_buffers[j].subblocks_sent = 0;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800321 break;
322 }
323 }
324
Abdul Halim, Muhammad Hadi Asyrafief51b092020-11-05 18:00:03 +0800325 if (is_fpga_config_buffer_full()) {
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800326 return INTEL_SIP_SMC_STATUS_BUSY;
Abdul Halim, Muhammad Hadi Asyrafief51b092020-11-05 18:00:03 +0800327 }
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800328
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800329 return INTEL_SIP_SMC_STATUS_OK;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800330}
331
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800332static int is_out_of_sec_range(uint64_t reg_addr)
333{
Siew Chin Lim7e954df2021-05-11 21:12:22 +0800334#if DEBUG
335 return 0;
336#endif
337
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800338 switch (reg_addr) {
339 case(0xF8011100): /* ECCCTRL1 */
340 case(0xF8011104): /* ECCCTRL2 */
341 case(0xF8011110): /* ERRINTEN */
342 case(0xF8011114): /* ERRINTENS */
343 case(0xF8011118): /* ERRINTENR */
344 case(0xF801111C): /* INTMODE */
345 case(0xF8011120): /* INTSTAT */
346 case(0xF8011124): /* DIAGINTTEST */
347 case(0xF801112C): /* DERRADDRA */
Sieu Mun Tang46870212022-09-28 15:58:28 +0800348 case(0xFA000000): /* SMMU SCR0 */
349 case(0xFA000004): /* SMMU SCR1 */
350 case(0xFA000400): /* SMMU NSCR0 */
351 case(0xFA004000): /* SMMU SSD0_REG */
352 case(0xFA000820): /* SMMU SMR8 */
353 case(0xFA000c20): /* SMMU SCR8 */
354 case(0xFA028000): /* SMMU CB8_SCTRL */
355 case(0xFA001020): /* SMMU CBAR8 */
356 case(0xFA028030): /* SMMU TCR_LPAE */
357 case(0xFA028020): /* SMMU CB8_TTBR0_LOW */
358 case(0xFA028024): /* SMMU CB8_PRRR_HIGH */
359 case(0xFA028038): /* SMMU CB8_PRRR_MIR0 */
360 case(0xFA02803C): /* SMMU CB8_PRRR_MIR1 */
361 case(0xFA028010): /* SMMU_CB8)TCR2 */
362 case(0xFFD080A4): /* SDM SMMU STREAM ID REG */
363 case(0xFA001820): /* SMMU_CBA2R8 */
364 case(0xFA000074): /* SMMU_STLBGSTATUS */
365 case(0xFA0287F4): /* SMMU_CB8_TLBSTATUS */
366 case(0xFA000060): /* SMMU_STLBIALL */
367 case(0xFA000070): /* SMMU_STLBGSYNC */
368 case(0xFA028618): /* CB8_TLBALL */
369 case(0xFA0287F0): /* CB8_TLBSYNC */
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800370 case(0xFFD12028): /* SDMMCGRP_CTRL */
371 case(0xFFD12044): /* EMAC0 */
372 case(0xFFD12048): /* EMAC1 */
373 case(0xFFD1204C): /* EMAC2 */
374 case(0xFFD12090): /* ECC_INT_MASK_VALUE */
375 case(0xFFD12094): /* ECC_INT_MASK_SET */
376 case(0xFFD12098): /* ECC_INT_MASK_CLEAR */
377 case(0xFFD1209C): /* ECC_INTSTATUS_SERR */
378 case(0xFFD120A0): /* ECC_INTSTATUS_DERR */
379 case(0xFFD120C0): /* NOC_TIMEOUT */
380 case(0xFFD120C4): /* NOC_IDLEREQ_SET */
381 case(0xFFD120C8): /* NOC_IDLEREQ_CLR */
382 case(0xFFD120D0): /* NOC_IDLEACK */
383 case(0xFFD120D4): /* NOC_IDLESTATUS */
384 case(0xFFD12200): /* BOOT_SCRATCH_COLD0 */
385 case(0xFFD12204): /* BOOT_SCRATCH_COLD1 */
386 case(0xFFD12220): /* BOOT_SCRATCH_COLD8 */
387 case(0xFFD12224): /* BOOT_SCRATCH_COLD9 */
388 return 0;
389
390 default:
391 break;
392 }
393
394 return -1;
395}
396
397/* Secure register access */
398uint32_t intel_secure_reg_read(uint64_t reg_addr, uint32_t *retval)
399{
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800400 if (is_out_of_sec_range(reg_addr)) {
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800401 return INTEL_SIP_SMC_STATUS_ERROR;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800402 }
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800403
404 *retval = mmio_read_32(reg_addr);
405
406 return INTEL_SIP_SMC_STATUS_OK;
407}
408
409uint32_t intel_secure_reg_write(uint64_t reg_addr, uint32_t val,
410 uint32_t *retval)
411{
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800412 if (is_out_of_sec_range(reg_addr)) {
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800413 return INTEL_SIP_SMC_STATUS_ERROR;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800414 }
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800415
416 mmio_write_32(reg_addr, val);
417
418 return intel_secure_reg_read(reg_addr, retval);
419}
420
421uint32_t intel_secure_reg_update(uint64_t reg_addr, uint32_t mask,
422 uint32_t val, uint32_t *retval)
423{
424 if (!intel_secure_reg_read(reg_addr, retval)) {
425 *retval &= ~mask;
Siew Chin Limc9c07092021-07-10 00:55:35 +0800426 *retval |= val & mask;
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800427 return intel_secure_reg_write(reg_addr, *retval, retval);
428 }
429
430 return INTEL_SIP_SMC_STATUS_ERROR;
431}
432
Hadi Asyrafie1f97d92019-12-17 19:22:17 +0800433/* Intel Remote System Update (RSU) services */
434uint64_t intel_rsu_update_address;
435
Abdul Halim, Muhammad Hadi Asyrafid57318b2020-10-15 15:27:18 +0800436static uint32_t intel_rsu_status(uint64_t *respbuf, unsigned int respbuf_sz)
Hadi Asyrafie1f97d92019-12-17 19:22:17 +0800437{
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800438 if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) {
Abdul Halim, Muhammad Hadi Asyrafi960896e2020-02-27 10:23:48 +0800439 return INTEL_SIP_SMC_RSU_ERROR;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800440 }
Hadi Asyrafie1f97d92019-12-17 19:22:17 +0800441
442 return INTEL_SIP_SMC_STATUS_OK;
443}
444
445static uint32_t intel_rsu_update(uint64_t update_address)
446{
447 intel_rsu_update_address = update_address;
448 return INTEL_SIP_SMC_STATUS_OK;
449}
450
Abdul Halim, Muhammad Hadi Asyrafiea9b9622020-02-25 16:28:10 +0800451static uint32_t intel_rsu_notify(uint32_t execution_stage)
Hadi Asyrafie1f97d92019-12-17 19:22:17 +0800452{
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800453 if (mailbox_hps_stage_notify(execution_stage) < 0) {
Abdul Halim, Muhammad Hadi Asyrafi960896e2020-02-27 10:23:48 +0800454 return INTEL_SIP_SMC_RSU_ERROR;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800455 }
Hadi Asyrafie1f97d92019-12-17 19:22:17 +0800456
457 return INTEL_SIP_SMC_STATUS_OK;
458}
459
460static uint32_t intel_rsu_retry_counter(uint32_t *respbuf, uint32_t respbuf_sz,
461 uint32_t *ret_stat)
462{
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800463 if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) {
Abdul Halim, Muhammad Hadi Asyrafi960896e2020-02-27 10:23:48 +0800464 return INTEL_SIP_SMC_RSU_ERROR;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800465 }
Hadi Asyrafie1f97d92019-12-17 19:22:17 +0800466
467 *ret_stat = respbuf[8];
468 return INTEL_SIP_SMC_STATUS_OK;
469}
470
Chee Hong Ang44eb7822020-05-13 11:44:04 +0800471static uint32_t intel_rsu_copy_dcmf_version(uint64_t dcmf_ver_1_0,
472 uint64_t dcmf_ver_3_2)
473{
474 rsu_dcmf_ver[0] = dcmf_ver_1_0;
475 rsu_dcmf_ver[1] = dcmf_ver_1_0 >> 32;
476 rsu_dcmf_ver[2] = dcmf_ver_3_2;
477 rsu_dcmf_ver[3] = dcmf_ver_3_2 >> 32;
478
479 return INTEL_SIP_SMC_STATUS_OK;
480}
481
Sieu Mun Tang984e2362022-04-28 22:21:01 +0800482static uint32_t intel_rsu_copy_dcmf_status(uint64_t dcmf_stat)
483{
484 rsu_dcmf_stat[0] = 0xFFFF & (dcmf_stat >> (0 * 16));
485 rsu_dcmf_stat[1] = 0xFFFF & (dcmf_stat >> (1 * 16));
486 rsu_dcmf_stat[2] = 0xFFFF & (dcmf_stat >> (2 * 16));
487 rsu_dcmf_stat[3] = 0xFFFF & (dcmf_stat >> (3 * 16));
488
489 return INTEL_SIP_SMC_STATUS_OK;
490}
491
Kris Chaplin52cf9c22021-06-25 11:31:52 +0100492/* Intel HWMON services */
493static uint32_t intel_hwmon_readtemp(uint32_t chan, uint32_t *retval)
494{
Kris Chaplin52cf9c22021-06-25 11:31:52 +0100495 if (mailbox_hwmon_readtemp(chan, retval) < 0) {
496 return INTEL_SIP_SMC_STATUS_ERROR;
497 }
498
499 return INTEL_SIP_SMC_STATUS_OK;
500}
501
502static uint32_t intel_hwmon_readvolt(uint32_t chan, uint32_t *retval)
503{
Kris Chaplin52cf9c22021-06-25 11:31:52 +0100504 if (mailbox_hwmon_readvolt(chan, retval) < 0) {
505 return INTEL_SIP_SMC_STATUS_ERROR;
506 }
507
508 return INTEL_SIP_SMC_STATUS_OK;
509}
510
Hadi Asyrafi0c5d62a2019-12-17 19:30:41 +0800511/* Mailbox services */
Abdul Halim, Muhammad Hadi Asyrafic34b2a72021-02-05 11:50:58 +0800512static uint32_t intel_smc_fw_version(uint32_t *fw_version)
513{
Sieu Mun Tangc026dfe2022-04-27 18:54:10 +0800514 int status;
515 unsigned int resp_len = CONFIG_STATUS_WORD_SIZE;
516 uint32_t resp_data[CONFIG_STATUS_WORD_SIZE] = {0U};
517
518 status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CONFIG_STATUS, NULL, 0U,
519 CMD_CASUAL, resp_data, &resp_len);
520
521 if (status < 0) {
522 return INTEL_SIP_SMC_STATUS_ERROR;
523 }
524
525 if (resp_len <= CONFIG_STATUS_FW_VER_OFFSET) {
526 return INTEL_SIP_SMC_STATUS_ERROR;
527 }
528
529 *fw_version = resp_data[CONFIG_STATUS_FW_VER_OFFSET] & CONFIG_STATUS_FW_VER_MASK;
Abdul Halim, Muhammad Hadi Asyrafic34b2a72021-02-05 11:50:58 +0800530
531 return INTEL_SIP_SMC_STATUS_OK;
532}
533
Sieu Mun Tanga250c042022-02-19 21:49:48 +0800534static uint32_t intel_mbox_send_cmd(uint32_t cmd, uint32_t *args,
Sieu Mun Tangac097fd2022-05-10 23:17:04 +0800535 unsigned int len, uint32_t urgent, uint64_t response,
Sieu Mun Tanga250c042022-02-19 21:49:48 +0800536 unsigned int resp_len, int *mbox_status,
537 unsigned int *len_in_resp)
Hadi Asyrafi0c5d62a2019-12-17 19:30:41 +0800538{
Abdul Halim, Muhammad Hadi Asyrafi1a87db52020-02-06 19:18:41 +0800539 *len_in_resp = 0;
Sieu Mun Tang651841f2022-04-12 15:00:13 +0800540 *mbox_status = GENERIC_RESPONSE_ERROR;
Abdul Halim, Muhammad Hadi Asyrafi1a87db52020-02-06 19:18:41 +0800541
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800542 if (!is_address_in_ddr_range((uint64_t)args, sizeof(uint32_t) * len)) {
Abdul Halim, Muhammad Hadi Asyrafi1a87db52020-02-06 19:18:41 +0800543 return INTEL_SIP_SMC_STATUS_REJECTED;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800544 }
Abdul Halim, Muhammad Hadi Asyrafi1a87db52020-02-06 19:18:41 +0800545
Hadi Asyrafi0c5d62a2019-12-17 19:30:41 +0800546 int status = mailbox_send_cmd(MBOX_JOB_ID, cmd, args, len, urgent,
Sieu Mun Tangac097fd2022-05-10 23:17:04 +0800547 (uint32_t *) response, &resp_len);
Hadi Asyrafi0c5d62a2019-12-17 19:30:41 +0800548
549 if (status < 0) {
Hadi Asyrafi0c5d62a2019-12-17 19:30:41 +0800550 *mbox_status = -status;
551 return INTEL_SIP_SMC_STATUS_ERROR;
552 }
553
554 *mbox_status = 0;
Sieu Mun Tanga250c042022-02-19 21:49:48 +0800555 *len_in_resp = resp_len;
Sieu Mun Tangac097fd2022-05-10 23:17:04 +0800556
557 flush_dcache_range(response, resp_len * MBOX_WORD_BYTE);
558
Hadi Asyrafi0c5d62a2019-12-17 19:30:41 +0800559 return INTEL_SIP_SMC_STATUS_OK;
560}
561
Sieu Mun Tang93a5b972022-04-27 18:57:29 +0800562static int intel_smc_get_usercode(uint32_t *user_code)
563{
564 int status;
565 unsigned int resp_len = sizeof(user_code) / MBOX_WORD_BYTE;
566
567 status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_GET_USERCODE, NULL,
568 0U, CMD_CASUAL, user_code, &resp_len);
569
570 if (status < 0) {
571 return INTEL_SIP_SMC_STATUS_ERROR;
572 }
573
574 return INTEL_SIP_SMC_STATUS_OK;
575}
576
Sieu Mun Tang4837a642022-05-07 00:50:37 +0800577uint32_t intel_smc_service_completed(uint64_t addr, uint32_t size,
578 uint32_t mode, uint32_t *job_id,
579 uint32_t *ret_size, uint32_t *mbox_error)
580{
581 int status = 0;
582 uint32_t resp_len = size / MBOX_WORD_BYTE;
583
584 if (resp_len > MBOX_DATA_MAX_LEN) {
585 return INTEL_SIP_SMC_STATUS_REJECTED;
586 }
587
588 if (!is_address_in_ddr_range(addr, size)) {
589 return INTEL_SIP_SMC_STATUS_REJECTED;
590 }
591
592 if (mode == SERVICE_COMPLETED_MODE_ASYNC) {
593 status = mailbox_read_response_async(job_id,
594 NULL, (uint32_t *) addr, &resp_len, 0);
595 } else {
596 status = mailbox_read_response(job_id,
597 (uint32_t *) addr, &resp_len);
598
599 if (status == MBOX_NO_RESPONSE) {
600 status = MBOX_BUSY;
601 }
602 }
603
604 if (status == MBOX_NO_RESPONSE) {
605 return INTEL_SIP_SMC_STATUS_NO_RESPONSE;
606 }
607
608 if (status == MBOX_BUSY) {
609 return INTEL_SIP_SMC_STATUS_BUSY;
610 }
611
612 *ret_size = resp_len * MBOX_WORD_BYTE;
613 flush_dcache_range(addr, *ret_size);
614
Sieu Mun Tang76ed3222022-12-04 01:43:35 +0800615 if (status == MBOX_RET_SDOS_DECRYPTION_ERROR_102 ||
616 status == MBOX_RET_SDOS_DECRYPTION_ERROR_103) {
617 *mbox_error = -status;
618 } else if (status != MBOX_RET_OK) {
Sieu Mun Tang4837a642022-05-07 00:50:37 +0800619 *mbox_error = -status;
620 return INTEL_SIP_SMC_STATUS_ERROR;
621 }
622
623 return INTEL_SIP_SMC_STATUS_OK;
624}
625
Sieu Mun Tangb703fac2022-05-11 10:23:13 +0800626/* Miscellaneous HPS services */
627uint32_t intel_hps_set_bridges(uint64_t enable, uint64_t mask)
628{
629 int status = 0;
630
Sieu Mun Tangad47f142022-05-11 10:45:19 +0800631 if ((enable & SOCFPGA_BRIDGE_ENABLE) != 0U) {
632 if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) {
Sieu Mun Tangb703fac2022-05-11 10:23:13 +0800633 status = socfpga_bridges_enable((uint32_t)mask);
634 } else {
635 status = socfpga_bridges_enable(~0);
636 }
637 } else {
Sieu Mun Tangad47f142022-05-11 10:45:19 +0800638 if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) {
Sieu Mun Tangb703fac2022-05-11 10:23:13 +0800639 status = socfpga_bridges_disable((uint32_t)mask);
640 } else {
641 status = socfpga_bridges_disable(~0);
642 }
643 }
644
645 if (status < 0) {
646 return INTEL_SIP_SMC_STATUS_ERROR;
647 }
648
649 return INTEL_SIP_SMC_STATUS_OK;
650}
651
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800652/*
653 * This function is responsible for handling all SiP calls from the NS world
654 */
655
Sieu Mun Tangad47f142022-05-11 10:45:19 +0800656uintptr_t sip_smc_handler_v1(uint32_t smc_fid,
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800657 u_register_t x1,
658 u_register_t x2,
659 u_register_t x3,
660 u_register_t x4,
661 void *cookie,
662 void *handle,
663 u_register_t flags)
664{
Sieu Mun Tangd1740832022-05-11 09:59:55 +0800665 uint32_t retval = 0, completed_addr[3];
666 uint32_t retval2 = 0;
Sieu Mun Tang77902fc2022-03-17 03:11:55 +0800667 uint32_t mbox_error = 0;
Sieu Mun Tang77902fc2022-03-17 03:11:55 +0800668 uint64_t retval64, rsu_respbuf[9];
Sieu Mun Tang286b96f2022-03-02 11:04:09 +0800669 int status = INTEL_SIP_SMC_STATUS_OK;
Sieu Mun Tanga250c042022-02-19 21:49:48 +0800670 int mbox_status;
671 unsigned int len_in_resp;
Sieu Mun Tangc05ea292022-05-10 17:27:12 +0800672 u_register_t x5, x6, x7;
Abdul Halim, Muhammad Hadi Asyrafif8e6a092020-05-14 15:32:43 +0800673
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800674 switch (smc_fid) {
675 case SIP_SVC_UID:
676 /* Return UID to the caller */
677 SMC_UUID_RET(handle, intl_svc_uid);
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800678
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800679 case INTEL_SIP_SMC_FPGA_CONFIG_ISDONE:
Sieu Mun Tang673afd62022-05-13 14:55:05 +0800680 status = intel_mailbox_fpga_config_isdone();
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800681 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800682
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800683 case INTEL_SIP_SMC_FPGA_CONFIG_GET_MEM:
684 SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
685 INTEL_SIP_SMC_FPGA_CONFIG_ADDR,
686 INTEL_SIP_SMC_FPGA_CONFIG_SIZE -
687 INTEL_SIP_SMC_FPGA_CONFIG_ADDR);
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800688
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800689 case INTEL_SIP_SMC_FPGA_CONFIG_START:
690 status = intel_fpga_config_start(x1);
691 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800692
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800693 case INTEL_SIP_SMC_FPGA_CONFIG_WRITE:
694 status = intel_fpga_config_write(x1, x2);
695 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800696
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800697 case INTEL_SIP_SMC_FPGA_CONFIG_COMPLETED_WRITE:
698 status = intel_fpga_config_completed_write(completed_addr,
Abdul Halim, Muhammad Hadi Asyrafiaad868b2020-05-18 11:16:48 +0800699 &retval, &rcv_id);
700 switch (retval) {
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800701 case 1:
702 SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
703 completed_addr[0], 0, 0);
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800704
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800705 case 2:
706 SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
707 completed_addr[0],
708 completed_addr[1], 0);
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800709
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800710 case 3:
711 SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
712 completed_addr[0],
713 completed_addr[1],
714 completed_addr[2]);
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800715
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800716 case 0:
717 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800718
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800719 default:
Tien Hock, Lohcefb37e2019-10-30 14:49:40 +0800720 mailbox_clear_response();
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800721 SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR);
722 }
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800723
724 case INTEL_SIP_SMC_REG_READ:
Abdul Halim, Muhammad Hadi Asyrafiaad868b2020-05-18 11:16:48 +0800725 status = intel_secure_reg_read(x1, &retval);
726 SMC_RET3(handle, status, retval, x1);
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800727
728 case INTEL_SIP_SMC_REG_WRITE:
Abdul Halim, Muhammad Hadi Asyrafiaad868b2020-05-18 11:16:48 +0800729 status = intel_secure_reg_write(x1, (uint32_t)x2, &retval);
730 SMC_RET3(handle, status, retval, x1);
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800731
732 case INTEL_SIP_SMC_REG_UPDATE:
733 status = intel_secure_reg_update(x1, (uint32_t)x2,
Abdul Halim, Muhammad Hadi Asyrafiaad868b2020-05-18 11:16:48 +0800734 (uint32_t)x3, &retval);
735 SMC_RET3(handle, status, retval, x1);
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800736
Hadi Asyrafie1f97d92019-12-17 19:22:17 +0800737 case INTEL_SIP_SMC_RSU_STATUS:
738 status = intel_rsu_status(rsu_respbuf,
739 ARRAY_SIZE(rsu_respbuf));
740 if (status) {
741 SMC_RET1(handle, status);
742 } else {
743 SMC_RET4(handle, rsu_respbuf[0], rsu_respbuf[1],
744 rsu_respbuf[2], rsu_respbuf[3]);
745 }
746
747 case INTEL_SIP_SMC_RSU_UPDATE:
748 status = intel_rsu_update(x1);
749 SMC_RET1(handle, status);
750
751 case INTEL_SIP_SMC_RSU_NOTIFY:
752 status = intel_rsu_notify(x1);
753 SMC_RET1(handle, status);
754
755 case INTEL_SIP_SMC_RSU_RETRY_COUNTER:
756 status = intel_rsu_retry_counter((uint32_t *)rsu_respbuf,
Abdul Halim, Muhammad Hadi Asyrafiaad868b2020-05-18 11:16:48 +0800757 ARRAY_SIZE(rsu_respbuf), &retval);
Hadi Asyrafie1f97d92019-12-17 19:22:17 +0800758 if (status) {
759 SMC_RET1(handle, status);
760 } else {
Abdul Halim, Muhammad Hadi Asyrafiaad868b2020-05-18 11:16:48 +0800761 SMC_RET2(handle, status, retval);
Hadi Asyrafie1f97d92019-12-17 19:22:17 +0800762 }
763
Chee Hong Ang44eb7822020-05-13 11:44:04 +0800764 case INTEL_SIP_SMC_RSU_DCMF_VERSION:
765 SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
766 ((uint64_t)rsu_dcmf_ver[1] << 32) | rsu_dcmf_ver[0],
767 ((uint64_t)rsu_dcmf_ver[3] << 32) | rsu_dcmf_ver[2]);
768
769 case INTEL_SIP_SMC_RSU_COPY_DCMF_VERSION:
770 status = intel_rsu_copy_dcmf_version(x1, x2);
771 SMC_RET1(handle, status);
772
Sieu Mun Tang984e2362022-04-28 22:21:01 +0800773 case INTEL_SIP_SMC_RSU_DCMF_STATUS:
774 SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK,
775 ((uint64_t)rsu_dcmf_stat[3] << 48) |
776 ((uint64_t)rsu_dcmf_stat[2] << 32) |
777 ((uint64_t)rsu_dcmf_stat[1] << 16) |
778 rsu_dcmf_stat[0]);
779
780 case INTEL_SIP_SMC_RSU_COPY_DCMF_STATUS:
781 status = intel_rsu_copy_dcmf_status(x1);
782 SMC_RET1(handle, status);
783
Chee Hong Ang4c269572020-07-01 14:22:25 +0800784 case INTEL_SIP_SMC_RSU_MAX_RETRY:
785 SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK, rsu_max_retry);
786
787 case INTEL_SIP_SMC_RSU_COPY_MAX_RETRY:
788 rsu_max_retry = x1;
789 SMC_RET1(handle, INTEL_SIP_SMC_STATUS_OK);
790
Sieu Mun Tangc703d752022-03-07 12:13:04 +0800791 case INTEL_SIP_SMC_ECC_DBE:
792 status = intel_ecc_dbe_notification(x1);
793 SMC_RET1(handle, status);
794
Sieu Mun Tangb703fac2022-05-11 10:23:13 +0800795 case INTEL_SIP_SMC_SERVICE_COMPLETED:
796 status = intel_smc_service_completed(x1, x2, x3, &rcv_id,
797 &len_in_resp, &mbox_error);
798 SMC_RET4(handle, status, mbox_error, x1, len_in_resp);
799
Abdul Halim, Muhammad Hadi Asyrafic34b2a72021-02-05 11:50:58 +0800800 case INTEL_SIP_SMC_FIRMWARE_VERSION:
801 status = intel_smc_fw_version(&retval);
Sieu Mun Tangc026dfe2022-04-27 18:54:10 +0800802 SMC_RET2(handle, status, retval);
Abdul Halim, Muhammad Hadi Asyrafic34b2a72021-02-05 11:50:58 +0800803
Hadi Asyrafi0c5d62a2019-12-17 19:30:41 +0800804 case INTEL_SIP_SMC_MBOX_SEND_CMD:
805 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
806 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
Sieu Mun Tangac097fd2022-05-10 23:17:04 +0800807 status = intel_mbox_send_cmd(x1, (uint32_t *)x2, x3, x4, x5, x6,
808 &mbox_status, &len_in_resp);
Sieu Mun Tang108514f2022-02-19 20:36:41 +0800809 SMC_RET3(handle, status, mbox_status, len_in_resp);
Hadi Asyrafi0c5d62a2019-12-17 19:30:41 +0800810
Sieu Mun Tang93a5b972022-04-27 18:57:29 +0800811 case INTEL_SIP_SMC_GET_USERCODE:
812 status = intel_smc_get_usercode(&retval);
813 SMC_RET2(handle, status, retval);
814
Sieu Mun Tang02d3ef32022-05-11 09:49:25 +0800815 case INTEL_SIP_SMC_FCS_CRYPTION:
816 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
817
818 if (x1 == FCS_MODE_DECRYPT) {
819 status = intel_fcs_decryption(x2, x3, x4, x5, &send_id);
820 } else if (x1 == FCS_MODE_ENCRYPT) {
821 status = intel_fcs_encryption(x2, x3, x4, x5, &send_id);
822 } else {
823 status = INTEL_SIP_SMC_STATUS_REJECTED;
824 }
825
826 SMC_RET3(handle, status, x4, x5);
827
Sieu Mun Tang537ff052022-05-09 16:05:58 +0800828 case INTEL_SIP_SMC_FCS_CRYPTION_EXT:
829 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
830 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
831 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
832
833 if (x3 == FCS_MODE_DECRYPT) {
834 status = intel_fcs_decryption_ext(x1, x2, x4, x5, x6,
835 (uint32_t *) &x7, &mbox_error);
836 } else if (x3 == FCS_MODE_ENCRYPT) {
837 status = intel_fcs_encryption_ext(x1, x2, x4, x5, x6,
838 (uint32_t *) &x7, &mbox_error);
839 } else {
840 status = INTEL_SIP_SMC_STATUS_REJECTED;
841 }
842
843 SMC_RET4(handle, status, mbox_error, x6, x7);
844
Sieu Mun Tang4837a642022-05-07 00:50:37 +0800845 case INTEL_SIP_SMC_FCS_RANDOM_NUMBER:
846 status = intel_fcs_random_number_gen(x1, &retval64,
847 &mbox_error);
848 SMC_RET4(handle, status, mbox_error, x1, retval64);
849
Sieu Mun Tang24f9dc82022-05-10 17:18:19 +0800850 case INTEL_SIP_SMC_FCS_RANDOM_NUMBER_EXT:
851 status = intel_fcs_random_number_gen_ext(x1, x2, x3,
852 &send_id);
853 SMC_RET1(handle, status);
854
Sieu Mun Tang4837a642022-05-07 00:50:37 +0800855 case INTEL_SIP_SMC_FCS_SEND_CERTIFICATE:
856 status = intel_fcs_send_cert(x1, x2, &send_id);
857 SMC_RET1(handle, status);
858
859 case INTEL_SIP_SMC_FCS_GET_PROVISION_DATA:
860 status = intel_fcs_get_provision_data(&send_id);
861 SMC_RET1(handle, status);
862
Sieu Mun Tang7facace2022-05-11 10:01:54 +0800863 case INTEL_SIP_SMC_FCS_CNTR_SET_PREAUTH:
864 status = intel_fcs_cntr_set_preauth(x1, x2, x3,
865 &mbox_error);
866 SMC_RET2(handle, status, mbox_error);
867
Sieu Mun Tang11f4f032022-05-05 17:07:21 +0800868 case INTEL_SIP_SMC_HPS_SET_BRIDGES:
869 status = intel_hps_set_bridges(x1, x2);
870 SMC_RET1(handle, status);
871
Sieu Mun Tangad47f142022-05-11 10:45:19 +0800872 case INTEL_SIP_SMC_HWMON_READTEMP:
873 status = intel_hwmon_readtemp(x1, &retval);
874 SMC_RET2(handle, status, retval);
875
876 case INTEL_SIP_SMC_HWMON_READVOLT:
877 status = intel_hwmon_readvolt(x1, &retval);
878 SMC_RET2(handle, status, retval);
879
Sieu Mun Tangd1740832022-05-11 09:59:55 +0800880 case INTEL_SIP_SMC_FCS_PSGSIGMA_TEARDOWN:
881 status = intel_fcs_sigma_teardown(x1, &mbox_error);
882 SMC_RET2(handle, status, mbox_error);
883
884 case INTEL_SIP_SMC_FCS_CHIP_ID:
885 status = intel_fcs_chip_id(&retval, &retval2, &mbox_error);
886 SMC_RET4(handle, status, mbox_error, retval, retval2);
887
888 case INTEL_SIP_SMC_FCS_ATTESTATION_SUBKEY:
889 status = intel_fcs_attestation_subkey(x1, x2, x3,
890 (uint32_t *) &x4, &mbox_error);
891 SMC_RET4(handle, status, mbox_error, x3, x4);
892
893 case INTEL_SIP_SMC_FCS_ATTESTATION_MEASUREMENTS:
894 status = intel_fcs_get_measurement(x1, x2, x3,
895 (uint32_t *) &x4, &mbox_error);
896 SMC_RET4(handle, status, mbox_error, x3, x4);
897
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800898 case INTEL_SIP_SMC_FCS_GET_ATTESTATION_CERT:
899 status = intel_fcs_get_attestation_cert(x1, x2,
900 (uint32_t *) &x3, &mbox_error);
901 SMC_RET4(handle, status, mbox_error, x2, x3);
902
903 case INTEL_SIP_SMC_FCS_CREATE_CERT_ON_RELOAD:
904 status = intel_fcs_create_cert_on_reload(x1, &mbox_error);
905 SMC_RET2(handle, status, mbox_error);
906
Sieu Mun Tang6dc00c22022-05-09 12:08:42 +0800907 case INTEL_SIP_SMC_FCS_OPEN_CS_SESSION:
908 status = intel_fcs_open_crypto_service_session(&retval, &mbox_error);
909 SMC_RET3(handle, status, mbox_error, retval);
910
911 case INTEL_SIP_SMC_FCS_CLOSE_CS_SESSION:
912 status = intel_fcs_close_crypto_service_session(x1, &mbox_error);
913 SMC_RET2(handle, status, mbox_error);
914
Sieu Mun Tang342a0612022-05-09 14:16:14 +0800915 case INTEL_SIP_SMC_FCS_IMPORT_CS_KEY:
916 status = intel_fcs_import_crypto_service_key(x1, x2, &send_id);
917 SMC_RET1(handle, status);
918
919 case INTEL_SIP_SMC_FCS_EXPORT_CS_KEY:
920 status = intel_fcs_export_crypto_service_key(x1, x2, x3,
921 (uint32_t *) &x4, &mbox_error);
922 SMC_RET4(handle, status, mbox_error, x3, x4);
923
924 case INTEL_SIP_SMC_FCS_REMOVE_CS_KEY:
925 status = intel_fcs_remove_crypto_service_key(x1, x2,
926 &mbox_error);
927 SMC_RET2(handle, status, mbox_error);
928
929 case INTEL_SIP_SMC_FCS_GET_CS_KEY_INFO:
930 status = intel_fcs_get_crypto_service_key_info(x1, x2, x3,
931 (uint32_t *) &x4, &mbox_error);
932 SMC_RET4(handle, status, mbox_error, x3, x4);
933
Sieu Mun Tang7e8249a2022-05-10 17:24:05 +0800934 case INTEL_SIP_SMC_FCS_GET_DIGEST_INIT:
935 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
936 status = intel_fcs_get_digest_init(x1, x2, x3,
937 x4, x5, &mbox_error);
938 SMC_RET2(handle, status, mbox_error);
939
Sieu Mun Tang70a7e6a2022-04-28 16:28:48 +0800940 case INTEL_SIP_SMC_FCS_GET_DIGEST_UPDATE:
941 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
942 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
943 status = intel_fcs_get_digest_update_finalize(x1, x2, x3,
944 x4, x5, (uint32_t *) &x6, false,
945 &mbox_error);
946 SMC_RET4(handle, status, mbox_error, x5, x6);
947
Sieu Mun Tang7e8249a2022-05-10 17:24:05 +0800948 case INTEL_SIP_SMC_FCS_GET_DIGEST_FINALIZE:
949 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
950 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
Sieu Mun Tang70a7e6a2022-04-28 16:28:48 +0800951 status = intel_fcs_get_digest_update_finalize(x1, x2, x3,
952 x4, x5, (uint32_t *) &x6, true,
953 &mbox_error);
Sieu Mun Tang7e8249a2022-05-10 17:24:05 +0800954 SMC_RET4(handle, status, mbox_error, x5, x6);
955
Sieu Mun Tang46870212022-09-28 15:58:28 +0800956 case INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_UPDATE:
957 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
958 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
959 status = intel_fcs_get_digest_smmu_update_finalize(x1, x2, x3,
960 x4, x5, (uint32_t *) &x6, false,
961 &mbox_error, &send_id);
962 SMC_RET4(handle, status, mbox_error, x5, x6);
963
964 case INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_FINALIZE:
965 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
966 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
967 status = intel_fcs_get_digest_smmu_update_finalize(x1, x2, x3,
968 x4, x5, (uint32_t *) &x6, true,
969 &mbox_error, &send_id);
970 SMC_RET4(handle, status, mbox_error, x5, x6);
971
Sieu Mun Tangc05ea292022-05-10 17:27:12 +0800972 case INTEL_SIP_SMC_FCS_MAC_VERIFY_INIT:
973 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
974 status = intel_fcs_mac_verify_init(x1, x2, x3,
975 x4, x5, &mbox_error);
976 SMC_RET2(handle, status, mbox_error);
977
Sieu Mun Tang70a7e6a2022-04-28 16:28:48 +0800978 case INTEL_SIP_SMC_FCS_MAC_VERIFY_UPDATE:
979 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
980 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
981 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
982 status = intel_fcs_mac_verify_update_finalize(x1, x2, x3,
983 x4, x5, (uint32_t *) &x6, x7,
984 false, &mbox_error);
985 SMC_RET4(handle, status, mbox_error, x5, x6);
986
Sieu Mun Tangc05ea292022-05-10 17:27:12 +0800987 case INTEL_SIP_SMC_FCS_MAC_VERIFY_FINALIZE:
988 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
989 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
990 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
Sieu Mun Tang70a7e6a2022-04-28 16:28:48 +0800991 status = intel_fcs_mac_verify_update_finalize(x1, x2, x3,
992 x4, x5, (uint32_t *) &x6, x7,
993 true, &mbox_error);
Sieu Mun Tangc05ea292022-05-10 17:27:12 +0800994 SMC_RET4(handle, status, mbox_error, x5, x6);
995
Sieu Mun Tang46870212022-09-28 15:58:28 +0800996 case INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_UPDATE:
997 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
998 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
999 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1000 status = intel_fcs_mac_verify_smmu_update_finalize(x1, x2, x3,
1001 x4, x5, (uint32_t *) &x6, x7,
1002 false, &mbox_error, &send_id);
1003 SMC_RET4(handle, status, mbox_error, x5, x6);
1004
1005 case INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_FINALIZE:
1006 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1007 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1008 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1009 status = intel_fcs_mac_verify_smmu_update_finalize(x1, x2, x3,
1010 x4, x5, (uint32_t *) &x6, x7,
1011 true, &mbox_error, &send_id);
1012 SMC_RET4(handle, status, mbox_error, x5, x6);
1013
Sieu Mun Tang07912da2022-05-10 17:39:26 +08001014 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_INIT:
1015 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1016 status = intel_fcs_ecdsa_sha2_data_sign_init(x1, x2, x3,
1017 x4, x5, &mbox_error);
1018 SMC_RET2(handle, status, mbox_error);
1019
Sieu Mun Tang1d97dd72022-04-28 16:23:20 +08001020 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_UPDATE:
1021 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1022 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1023 status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(x1, x2,
1024 x3, x4, x5, (uint32_t *) &x6, false,
1025 &mbox_error);
1026 SMC_RET4(handle, status, mbox_error, x5, x6);
1027
Sieu Mun Tang07912da2022-05-10 17:39:26 +08001028 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_FINALIZE:
1029 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1030 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
Sieu Mun Tang1d97dd72022-04-28 16:23:20 +08001031 status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(x1, x2,
1032 x3, x4, x5, (uint32_t *) &x6, true,
1033 &mbox_error);
Sieu Mun Tang07912da2022-05-10 17:39:26 +08001034 SMC_RET4(handle, status, mbox_error, x5, x6);
1035
Sieu Mun Tang46870212022-09-28 15:58:28 +08001036 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_UPDATE:
1037 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1038 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1039 status = intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(x1,
1040 x2, x3, x4, x5, (uint32_t *) &x6, false,
1041 &mbox_error, &send_id);
1042 SMC_RET4(handle, status, mbox_error, x5, x6);
1043
1044 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_FINALIZE:
1045 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1046 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1047 status = intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(x1,
1048 x2, x3, x4, x5, (uint32_t *) &x6, true,
1049 &mbox_error, &send_id);
1050 SMC_RET4(handle, status, mbox_error, x5, x6);
1051
Sieu Mun Tang69254102022-05-10 17:50:30 +08001052 case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_INIT:
1053 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1054 status = intel_fcs_ecdsa_hash_sign_init(x1, x2, x3,
1055 x4, x5, &mbox_error);
1056 SMC_RET2(handle, status, mbox_error);
1057
1058 case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_FINALIZE:
1059 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1060 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1061 status = intel_fcs_ecdsa_hash_sign_finalize(x1, x2, x3,
1062 x4, x5, (uint32_t *) &x6, &mbox_error);
1063 SMC_RET4(handle, status, mbox_error, x5, x6);
1064
Sieu Mun Tang7e25eb82022-05-10 17:53:32 +08001065 case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_INIT:
1066 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1067 status = intel_fcs_ecdsa_hash_sig_verify_init(x1, x2, x3,
1068 x4, x5, &mbox_error);
1069 SMC_RET2(handle, status, mbox_error);
1070
1071 case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_FINALIZE:
1072 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1073 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1074 status = intel_fcs_ecdsa_hash_sig_verify_finalize(x1, x2, x3,
1075 x4, x5, (uint32_t *) &x6, &mbox_error);
1076 SMC_RET4(handle, status, mbox_error, x5, x6);
1077
Sieu Mun Tang58305062022-05-11 10:16:40 +08001078 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_INIT:
1079 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1080 status = intel_fcs_ecdsa_sha2_data_sig_verify_init(x1, x2, x3,
1081 x4, x5, &mbox_error);
1082 SMC_RET2(handle, status, mbox_error);
1083
Sieu Mun Tang1d97dd72022-04-28 16:23:20 +08001084 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_UPDATE:
1085 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1086 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1087 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1088 status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize(
1089 x1, x2, x3, x4, x5, (uint32_t *) &x6,
1090 x7, false, &mbox_error);
1091 SMC_RET4(handle, status, mbox_error, x5, x6);
1092
Sieu Mun Tang46870212022-09-28 15:58:28 +08001093 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_UPDATE:
1094 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1095 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1096 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1097 status = intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize(
1098 x1, x2, x3, x4, x5, (uint32_t *) &x6,
1099 x7, false, &mbox_error, &send_id);
1100 SMC_RET4(handle, status, mbox_error, x5, x6);
1101
1102 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_FINALIZE:
1103 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1104 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1105 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1106 status = intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize(
1107 x1, x2, x3, x4, x5, (uint32_t *) &x6,
1108 x7, true, &mbox_error, &send_id);
1109 SMC_RET4(handle, status, mbox_error, x5, x6);
1110
Sieu Mun Tang58305062022-05-11 10:16:40 +08001111 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_FINALIZE:
1112 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1113 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1114 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
Sieu Mun Tang1d97dd72022-04-28 16:23:20 +08001115 status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize(
1116 x1, x2, x3, x4, x5, (uint32_t *) &x6,
1117 x7, true, &mbox_error);
Sieu Mun Tang58305062022-05-11 10:16:40 +08001118 SMC_RET4(handle, status, mbox_error, x5, x6);
Sieu Mun Tang07912da2022-05-10 17:39:26 +08001119
Sieu Mun Tangd2fee942022-05-10 17:36:32 +08001120 case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_INIT:
1121 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1122 status = intel_fcs_ecdsa_get_pubkey_init(x1, x2, x3,
1123 x4, x5, &mbox_error);
1124 SMC_RET2(handle, status, mbox_error);
1125
1126 case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_FINALIZE:
1127 status = intel_fcs_ecdsa_get_pubkey_finalize(x1, x2, x3,
1128 (uint32_t *) &x4, &mbox_error);
1129 SMC_RET4(handle, status, mbox_error, x3, x4);
1130
Sieu Mun Tang49446862022-05-10 17:48:11 +08001131 case INTEL_SIP_SMC_FCS_ECDH_REQUEST_INIT:
1132 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1133 status = intel_fcs_ecdh_request_init(x1, x2, x3,
1134 x4, x5, &mbox_error);
1135 SMC_RET2(handle, status, mbox_error);
1136
1137 case INTEL_SIP_SMC_FCS_ECDH_REQUEST_FINALIZE:
1138 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1139 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1140 status = intel_fcs_ecdh_request_finalize(x1, x2, x3,
1141 x4, x5, (uint32_t *) &x6, &mbox_error);
1142 SMC_RET4(handle, status, mbox_error, x5, x6);
1143
Sieu Mun Tang67263902022-05-10 17:30:00 +08001144 case INTEL_SIP_SMC_FCS_AES_CRYPT_INIT:
1145 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1146 status = intel_fcs_aes_crypt_init(x1, x2, x3, x4, x5,
1147 &mbox_error);
1148 SMC_RET2(handle, status, mbox_error);
1149
Sieu Mun Tangdcb144f2022-04-28 16:15:54 +08001150 case INTEL_SIP_SMC_FCS_AES_CRYPT_UPDATE:
1151 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1152 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1153 status = intel_fcs_aes_crypt_update_finalize(x1, x2, x3, x4,
1154 x5, x6, false, &send_id);
1155 SMC_RET1(handle, status);
1156
Sieu Mun Tang67263902022-05-10 17:30:00 +08001157 case INTEL_SIP_SMC_FCS_AES_CRYPT_FINALIZE:
1158 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1159 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
Sieu Mun Tangdcb144f2022-04-28 16:15:54 +08001160 status = intel_fcs_aes_crypt_update_finalize(x1, x2, x3, x4,
1161 x5, x6, true, &send_id);
Sieu Mun Tang67263902022-05-10 17:30:00 +08001162 SMC_RET1(handle, status);
1163
Sieu Mun Tang77902fc2022-03-17 03:11:55 +08001164 case INTEL_SIP_SMC_GET_ROM_PATCH_SHA384:
1165 status = intel_fcs_get_rom_patch_sha384(x1, &retval64,
1166 &mbox_error);
1167 SMC_RET4(handle, status, mbox_error, x1, retval64);
1168
Sieu Mun Tangf0c40b82022-04-27 18:24:06 +08001169 case INTEL_SIP_SMC_SVC_VERSION:
1170 SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
1171 SIP_SVC_VERSION_MAJOR,
1172 SIP_SVC_VERSION_MINOR);
1173
Hadi Asyrafi2f11d542019-06-27 11:34:03 +08001174 default:
1175 return socfpga_sip_handler(smc_fid, x1, x2, x3, x4,
1176 cookie, handle, flags);
1177 }
1178}
1179
Sieu Mun Tangad47f142022-05-11 10:45:19 +08001180uintptr_t sip_smc_handler(uint32_t smc_fid,
1181 u_register_t x1,
1182 u_register_t x2,
1183 u_register_t x3,
1184 u_register_t x4,
1185 void *cookie,
1186 void *handle,
1187 u_register_t flags)
1188{
1189 uint32_t cmd = smc_fid & INTEL_SIP_SMC_CMD_MASK;
1190
1191 if (cmd >= INTEL_SIP_SMC_CMD_V2_RANGE_BEGIN &&
1192 cmd <= INTEL_SIP_SMC_CMD_V2_RANGE_END) {
1193 return sip_smc_handler_v2(smc_fid, x1, x2, x3, x4,
1194 cookie, handle, flags);
1195 } else {
1196 return sip_smc_handler_v1(smc_fid, x1, x2, x3, x4,
1197 cookie, handle, flags);
1198 }
1199}
1200
Hadi Asyrafi2f11d542019-06-27 11:34:03 +08001201DECLARE_RT_SVC(
Hadi Asyrafic76d4232019-10-23 17:35:32 +08001202 socfpga_sip_svc,
Hadi Asyrafi2f11d542019-06-27 11:34:03 +08001203 OEN_SIP_START,
1204 OEN_SIP_END,
1205 SMC_TYPE_FAST,
1206 NULL,
1207 sip_smc_handler
1208);
1209
1210DECLARE_RT_SVC(
Hadi Asyrafic76d4232019-10-23 17:35:32 +08001211 socfpga_sip_svc_std,
Hadi Asyrafi2f11d542019-06-27 11:34:03 +08001212 OEN_SIP_START,
1213 OEN_SIP_END,
1214 SMC_TYPE_YIELD,
1215 NULL,
1216 sip_smc_handler
1217);