blob: 8a0167b6d35502960309d4670309c31c5155a144 [file] [log] [blame]
Paul Beesley43f35ef2019-05-29 13:59:40 +01001Build Options
2=============
3
4The TF-A build system supports the following build options. Unless mentioned
5otherwise, these options are expected to be specified at the build command
6line and are not to be modified in any component makefiles. Note that the
7build system doesn't track dependency for build options. Therefore, if any of
8the build options are changed from a previous build, a clean build must be
9performed.
10
11.. _build_options_common:
12
13Common build options
14--------------------
15
16- ``AARCH32_INSTRUCTION_SET``: Choose the AArch32 instruction set that the
17 compiler should use. Valid values are T32 and A32. It defaults to T32 due to
18 code having a smaller resulting size.
19
20- ``AARCH32_SP`` : Choose the AArch32 Secure Payload component to be built as
21 as the BL32 image when ``ARCH=aarch32``. The value should be the path to the
22 directory containing the SP source, relative to the ``bl32/``; the directory
23 is expected to contain a makefile called ``<aarch32_sp-value>.mk``.
24
johpow01873d4242020-10-02 13:41:11 -050025- ``AMU_RESTRICT_COUNTERS``: Register reads to the group 1 counters will return
26 zero at all but the highest implemented exception level. Reads from the
27 memory mapped view are unaffected by this control.
28
Paul Beesley43f35ef2019-05-29 13:59:40 +010029- ``ARCH`` : Choose the target build architecture for TF-A. It can take either
30 ``aarch64`` or ``aarch32`` as values. By default, it is defined to
31 ``aarch64``.
32
Alexei Fedorovf1821792020-12-07 16:38:53 +000033- ``ARM_ARCH_FEATURE``: Optional Arm Architecture build option which specifies
34 one or more feature modifiers. This option has the form ``[no]feature+...``
35 and defaults to ``none``. It translates into compiler option
36 ``-march=armvX[.Y]-a+[no]feature+...``. See compiler's documentation for the
37 list of supported feature modifiers.
38
Paul Beesley43f35ef2019-05-29 13:59:40 +010039- ``ARM_ARCH_MAJOR``: The major version of Arm Architecture to target when
40 compiling TF-A. Its value must be numeric, and defaults to 8 . See also,
41 *Armv8 Architecture Extensions* and *Armv7 Architecture Extensions* in
42 :ref:`Firmware Design`.
43
44- ``ARM_ARCH_MINOR``: The minor version of Arm Architecture to target when
45 compiling TF-A. Its value must be a numeric, and defaults to 0. See also,
46 *Armv8 Architecture Extensions* in :ref:`Firmware Design`.
47
48- ``BL2``: This is an optional build option which specifies the path to BL2
49 image for the ``fip`` target. In this case, the BL2 in the TF-A will not be
50 built.
51
52- ``BL2U``: This is an optional build option which specifies the path to
53 BL2U image. In this case, the BL2U in TF-A will not be built.
54
55- ``BL2_AT_EL3``: This is an optional build option that enables the use of
56 BL2 at EL3 execution level.
57
Balint Dobszay46789a72021-03-26 16:23:18 +010058- ``BL2_ENABLE_SP_LOAD``: Boolean option to enable loading SP packages from the
59 FIP. Automatically enabled if ``SP_LAYOUT_FILE`` is provided.
60
Paul Beesley43f35ef2019-05-29 13:59:40 +010061- ``BL2_IN_XIP_MEM``: In some use-cases BL2 will be stored in eXecute In Place
62 (XIP) memory, like BL1. In these use-cases, it is necessary to initialize
63 the RW sections in RAM, while leaving the RO sections in place. This option
64 enable this use-case. For now, this option is only supported when BL2_AT_EL3
65 is set to '1'.
66
67- ``BL31``: This is an optional build option which specifies the path to
68 BL31 image for the ``fip`` target. In this case, the BL31 in TF-A will not
69 be built.
70
71- ``BL31_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
72 file that contains the BL31 private key in PEM format. If ``SAVE_KEYS=1``,
73 this file name will be used to save the key.
74
75- ``BL32``: This is an optional build option which specifies the path to
76 BL32 image for the ``fip`` target. In this case, the BL32 in TF-A will not
77 be built.
78
79- ``BL32_EXTRA1``: This is an optional build option which specifies the path to
80 Trusted OS Extra1 image for the ``fip`` target.
81
82- ``BL32_EXTRA2``: This is an optional build option which specifies the path to
83 Trusted OS Extra2 image for the ``fip`` target.
84
85- ``BL32_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
86 file that contains the BL32 private key in PEM format. If ``SAVE_KEYS=1``,
87 this file name will be used to save the key.
88
89- ``BL33``: Path to BL33 image in the host file system. This is mandatory for
90 ``fip`` target in case TF-A BL2 is used.
91
92- ``BL33_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
93 file that contains the BL33 private key in PEM format. If ``SAVE_KEYS=1``,
94 this file name will be used to save the key.
95
96- ``BRANCH_PROTECTION``: Numeric value to enable ARMv8.3 Pointer Authentication
97 and ARMv8.5 Branch Target Identification support for TF-A BL images themselves.
98 If enabled, it is needed to use a compiler that supports the option
99 ``-mbranch-protection``. Selects the branch protection features to use:
100- 0: Default value turns off all types of branch protection
101- 1: Enables all types of branch protection features
102- 2: Return address signing to its standard level
103- 3: Extend the signing to include leaf functions
Alexei Fedorov3768fec2020-06-19 14:33:49 +0100104- 4: Turn on branch target identification mechanism
Paul Beesley43f35ef2019-05-29 13:59:40 +0100105
106 The table below summarizes ``BRANCH_PROTECTION`` values, GCC compilation options
107 and resulting PAuth/BTI features.
108
109 +-------+--------------+-------+-----+
110 | Value | GCC option | PAuth | BTI |
111 +=======+==============+=======+=====+
112 | 0 | none | N | N |
113 +-------+--------------+-------+-----+
114 | 1 | standard | Y | Y |
115 +-------+--------------+-------+-----+
116 | 2 | pac-ret | Y | N |
117 +-------+--------------+-------+-----+
118 | 3 | pac-ret+leaf | Y | N |
119 +-------+--------------+-------+-----+
Alexei Fedorov3768fec2020-06-19 14:33:49 +0100120 | 4 | bti | N | Y |
121 +-------+--------------+-------+-----+
Paul Beesley43f35ef2019-05-29 13:59:40 +0100122
123 This option defaults to 0 and this is an experimental feature.
124 Note that Pointer Authentication is enabled for Non-secure world
125 irrespective of the value of this option if the CPU supports it.
126
127- ``BUILD_MESSAGE_TIMESTAMP``: String used to identify the time and date of the
128 compilation of each build. It must be set to a C string (including quotes
129 where applicable). Defaults to a string that contains the time and date of
130 the compilation.
131
132- ``BUILD_STRING``: Input string for VERSION_STRING, which allows the TF-A
133 build to be uniquely identified. Defaults to the current git commit id.
134
Grant Likely29214e92020-07-30 08:50:10 +0100135- ``BUILD_BASE``: Output directory for the build. Defaults to ``./build``
136
Paul Beesley43f35ef2019-05-29 13:59:40 +0100137- ``CFLAGS``: Extra user options appended on the compiler's command line in
138 addition to the options set by the build system.
139
140- ``COLD_BOOT_SINGLE_CPU``: This option indicates whether the platform may
141 release several CPUs out of reset. It can take either 0 (several CPUs may be
142 brought up) or 1 (only one CPU will ever be brought up during cold reset).
143 Default is 0. If the platform always brings up a single CPU, there is no
144 need to distinguish between primary and secondary CPUs and the boot path can
145 be optimised. The ``plat_is_my_cpu_primary()`` and
146 ``plat_secondary_cold_boot_setup()`` platform porting interfaces do not need
147 to be implemented in this case.
148
Sandrine Bailleux3bff9102020-01-15 10:23:25 +0100149- ``COT``: When Trusted Boot is enabled, selects the desired chain of trust.
150 Defaults to ``tbbr``.
151
Paul Beesley43f35ef2019-05-29 13:59:40 +0100152- ``CRASH_REPORTING``: A non-zero value enables a console dump of processor
153 register state when an unexpected exception occurs during execution of
154 BL31. This option defaults to the value of ``DEBUG`` - i.e. by default
155 this is only enabled for a debug build of the firmware.
156
157- ``CREATE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
158 certificate generation tool to create new keys in case no valid keys are
159 present or specified. Allowed options are '0' or '1'. Default is '1'.
160
161- ``CTX_INCLUDE_AARCH32_REGS`` : Boolean option that, when set to 1, will cause
162 the AArch32 system registers to be included when saving and restoring the
163 CPU context. The option must be set to 0 for AArch64-only platforms (that
164 is on hardware that does not implement AArch32, or at least not at EL1 and
165 higher ELs). Default value is 1.
166
Olivier Deprez4c65b4d2020-03-26 16:09:21 +0100167- ``CTX_INCLUDE_EL2_REGS`` : This boolean option provides context save/restore
168 operations when entering/exiting an EL2 execution context. This is of primary
169 interest when Armv8.4-SecEL2 extension is implemented. Default is 0 (disabled).
170 This option must be equal to 1 (enabled) when ``SPD=spmd`` and
171 ``SPMD_SPM_AT_SEL2`` is set.
172
Paul Beesley43f35ef2019-05-29 13:59:40 +0100173- ``CTX_INCLUDE_FPREGS``: Boolean option that, when set to 1, will cause the FP
174 registers to be included when saving and restoring the CPU context. Default
175 is 0.
176
Arunachalam Ganapathy062f8aa2020-05-28 11:57:09 +0100177- ``CTX_INCLUDE_NEVE_REGS``: Boolean option that, when set to 1, will cause the
178 Armv8.4-NV registers to be saved/restored when entering/exiting an EL2
179 execution context. Default value is 0.
180
Paul Beesley43f35ef2019-05-29 13:59:40 +0100181- ``CTX_INCLUDE_PAUTH_REGS``: Boolean option that, when set to 1, enables
182 Pointer Authentication for Secure world. This will cause the ARMv8.3-PAuth
183 registers to be included when saving and restoring the CPU context as
184 part of world switch. Default value is 0 and this is an experimental feature.
185 Note that Pointer Authentication is enabled for Non-secure world irrespective
186 of the value of this flag if the CPU supports it.
187
188- ``DEBUG``: Chooses between a debug and release build. It can take either 0
189 (release) or 1 (debug) as values. 0 is the default.
190
Sumit Garg7cda17b2019-11-15 10:43:00 +0530191- ``DECRYPTION_SUPPORT``: This build flag enables the user to select the
192 authenticated decryption algorithm to be used to decrypt firmware/s during
193 boot. It accepts 2 values: ``aes_gcm`` and ``none``. The default value of
194 this flag is ``none`` to disable firmware decryption which is an optional
195 feature as per TBBR. Also, it is an experimental feature.
196
Paul Beesley43f35ef2019-05-29 13:59:40 +0100197- ``DISABLE_BIN_GENERATION``: Boolean option to disable the generation
198 of the binary image. If set to 1, then only the ELF image is built.
199 0 is the default.
200
Javier Almansa Sobrino0063dd12020-11-23 18:38:15 +0000201- ``DISABLE_MTPMU``: Boolean option to disable FEAT_MTPMU if implemented
202 (Armv8.6 onwards). Its default value is 0 to keep consistency with platforms
203 that do not implement FEAT_MTPMU. For more information on FEAT_MTPMU,
204 check the latest Arm ARM.
205
Paul Beesley43f35ef2019-05-29 13:59:40 +0100206- ``DYN_DISABLE_AUTH``: Provides the capability to dynamically disable Trusted
207 Board Boot authentication at runtime. This option is meant to be enabled only
208 for development platforms. ``TRUSTED_BOARD_BOOT`` flag must be set if this
209 flag has to be enabled. 0 is the default.
210
211- ``E``: Boolean option to make warnings into errors. Default is 1.
212
213- ``EL3_PAYLOAD_BASE``: This option enables booting an EL3 payload instead of
214 the normal boot flow. It must specify the entry point address of the EL3
215 payload. Please refer to the "Booting an EL3 payload" section for more
216 details.
217
218- ``ENABLE_AMU``: Boolean option to enable Activity Monitor Unit extensions.
219 This is an optional architectural feature available on v8.4 onwards. Some
220 v8.2 implementations also implement an AMU and this option can be used to
221 enable this feature on those systems as well. Default is 0.
222
Chris Kay1fd685a2021-05-25 10:42:56 +0100223- ``ENABLE_AMU_AUXILIARY_COUNTERS``: Enables support for AMU auxiliary counters
224 (also known as group 1 counters). These are implementation-defined counters,
225 and as such require additional platform configuration. Default is 0.
226
Chris Kay742ca232021-08-19 11:21:52 +0100227- ``ENABLE_AMU_FCONF``: Enables configuration of the AMU through FCONF, which
228 allows platforms with auxiliary counters to describe them via the
229 ``HW_CONFIG`` device tree blob. Default is 0.
230
Paul Beesley43f35ef2019-05-29 13:59:40 +0100231- ``ENABLE_ASSERTIONS``: This option controls whether or not calls to ``assert()``
232 are compiled out. For debug builds, this option defaults to 1, and calls to
233 ``assert()`` are left in place. For release builds, this option defaults to 0
234 and calls to ``assert()`` function are compiled out. This option can be set
235 independently of ``DEBUG``. It can also be used to hide any auxiliary code
236 that is only required for the assertion and does not fit in the assertion
237 itself.
238
Alexei Fedorov68c76082020-02-06 17:11:03 +0000239- ``ENABLE_BACKTRACE``: This option controls whether to enable backtrace
Paul Beesley43f35ef2019-05-29 13:59:40 +0100240 dumps or not. It is supported in both AArch64 and AArch32. However, in
241 AArch32 the format of the frame records are not defined in the AAPCS and they
242 are defined by the implementation. This implementation of backtrace only
243 supports the format used by GCC when T32 interworking is disabled. For this
244 reason enabling this option in AArch32 will force the compiler to only
245 generate A32 code. This option is enabled by default only in AArch64 debug
246 builds, but this behaviour can be overridden in each platform's Makefile or
247 in the build command line.
248
johpow01cb4ec472021-08-04 19:38:18 -0500249- ``ENABLE_FEAT_HCX``: This option sets the bit SCR_EL3.HXEn in EL3 to allow
250 access to HCRX_EL2 (extended hypervisor control register) from EL2 as well as
251 adding HCRX_EL2 to the EL2 context save/restore operations.
252
Sandrine Bailleux535fa662019-12-17 09:38:08 +0100253- ``ENABLE_LTO``: Boolean option to enable Link Time Optimization (LTO)
zelalem-awekeedbce9a2019-11-12 16:20:17 -0600254 support in GCC for TF-A. This option is currently only supported for
255 AArch64. Default is 0.
256
Paul Beesley43f35ef2019-05-29 13:59:40 +0100257- ``ENABLE_MPAM_FOR_LOWER_ELS``: Boolean option to enable lower ELs to use MPAM
258 feature. MPAM is an optional Armv8.4 extension that enables various memory
259 system components and resources to define partitions; software running at
260 various ELs can assign themselves to desired partition to control their
261 performance aspects.
262
263 When this option is set to ``1``, EL3 allows lower ELs to access their own
264 MPAM registers without trapping into EL3. This option doesn't make use of
265 partitioning in EL3, however. Platform initialisation code should configure
266 and use partitions in EL3 as required. This option defaults to ``0``.
267
268- ``ENABLE_PIE``: Boolean option to enable Position Independent Executable(PIE)
269 support within generic code in TF-A. This option is currently only supported
Yann Gautier4324a142020-10-05 11:02:54 +0200270 in BL2_AT_EL3, BL31, and BL32 (TSP) for AARCH64 binaries, and in BL32
271 (SP_min) for AARCH32. Default is 0.
Paul Beesley43f35ef2019-05-29 13:59:40 +0100272
273- ``ENABLE_PMF``: Boolean option to enable support for optional Performance
274 Measurement Framework(PMF). Default is 0.
275
276- ``ENABLE_PSCI_STAT``: Boolean option to enable support for optional PSCI
277 functions ``PSCI_STAT_RESIDENCY`` and ``PSCI_STAT_COUNT``. Default is 0.
278 In the absence of an alternate stat collection backend, ``ENABLE_PMF`` must
279 be enabled. If ``ENABLE_PMF`` is set, the residency statistics are tracked in
280 software.
281
Zelalem Aweke5b18de02021-07-11 18:33:20 -0500282- ``ENABLE_RME``: Boolean option to enable support for the ARMv9 Realm
283 Management Extension. Default value is 0. This is currently an experimental
284 feature.
285
Paul Beesley43f35ef2019-05-29 13:59:40 +0100286- ``ENABLE_RUNTIME_INSTRUMENTATION``: Boolean option to enable runtime
287 instrumentation which injects timestamp collection points into TF-A to
288 allow runtime performance to be measured. Currently, only PSCI is
289 instrumented. Enabling this option enables the ``ENABLE_PMF`` build option
290 as well. Default is 0.
291
292- ``ENABLE_SPE_FOR_LOWER_ELS`` : Boolean option to enable Statistical Profiling
293 extensions. This is an optional architectural feature for AArch64.
294 The default is 1 but is automatically disabled when the target architecture
295 is AArch32.
296
Paul Beesley43f35ef2019-05-29 13:59:40 +0100297- ``ENABLE_SVE_FOR_NS``: Boolean option to enable Scalable Vector Extension
298 (SVE) for the Non-secure world only. SVE is an optional architectural feature
299 for AArch64. Note that when SVE is enabled for the Non-secure world, access
Max Shvetsov0c5e7d12021-03-22 11:59:37 +0000300 to SIMD and floating-point functionality from the Secure world is disabled by
301 default and controlled with ENABLE_SVE_FOR_SWD.
Paul Beesley43f35ef2019-05-29 13:59:40 +0100302 This is to avoid corruption of the Non-secure world data in the Z-registers
303 which are aliased by the SIMD and FP registers. The build option is not
304 compatible with the ``CTX_INCLUDE_FPREGS`` build option, and will raise an
305 assert on platforms where SVE is implemented and ``ENABLE_SVE_FOR_NS`` set to
306 1. The default is 1 but is automatically disabled when the target
307 architecture is AArch32.
308
Max Shvetsov0c5e7d12021-03-22 11:59:37 +0000309- ``ENABLE_SVE_FOR_SWD``: Boolean option to enable SVE for the Secure world.
310 SVE is an optional architectural feature for AArch64. Note that this option
311 requires ENABLE_SVE_FOR_NS to be enabled. The default is 0 and it is
312 automatically disabled when the target architecture is AArch32.
313
Paul Beesley43f35ef2019-05-29 13:59:40 +0100314- ``ENABLE_STACK_PROTECTOR``: String option to enable the stack protection
315 checks in GCC. Allowed values are "all", "strong", "default" and "none". The
316 default value is set to "none". "strong" is the recommended stack protection
317 level if this feature is desired. "none" disables the stack protection. For
318 all values other than "none", the ``plat_get_stack_protector_canary()``
319 platform hook needs to be implemented. The value is passed as the last
320 component of the option ``-fstack-protector-$ENABLE_STACK_PROTECTOR``.
321
Sumit Gargf97062a2019-11-15 18:47:53 +0530322- ``ENCRYPT_BL31``: Binary flag to enable encryption of BL31 firmware. This
323 flag depends on ``DECRYPTION_SUPPORT`` build flag which is marked as
324 experimental.
325
326- ``ENCRYPT_BL32``: Binary flag to enable encryption of Secure BL32 payload.
327 This flag depends on ``DECRYPTION_SUPPORT`` build flag which is marked as
328 experimental.
329
330- ``ENC_KEY``: A 32-byte (256-bit) symmetric key in hex string format. It could
331 either be SSK or BSSK depending on ``FW_ENC_STATUS`` flag. This value depends
332 on ``DECRYPTION_SUPPORT`` build flag which is marked as experimental.
333
334- ``ENC_NONCE``: A 12-byte (96-bit) encryption nonce or Initialization Vector
335 (IV) in hex string format. This value depends on ``DECRYPTION_SUPPORT``
336 build flag which is marked as experimental.
337
Paul Beesley43f35ef2019-05-29 13:59:40 +0100338- ``ERROR_DEPRECATED``: This option decides whether to treat the usage of
339 deprecated platform APIs, helper functions or drivers within Trusted
340 Firmware as error. It can take the value 1 (flag the use of deprecated
341 APIs as error) or 0. The default is 0.
342
343- ``EL3_EXCEPTION_HANDLING``: When set to ``1``, enable handling of exceptions
344 targeted at EL3. When set ``0`` (default), no exceptions are expected or
345 handled at EL3, and a panic will result. This is supported only for AArch64
346 builds.
347
Javier Almansa Sobrino6ac269d2020-09-18 16:47:07 +0100348- ``EVENT_LOG_LEVEL``: Chooses the log level to use for Measured Boot when
349 ``MEASURED_BOOT`` is enabled. For a list of valid values, see ``LOG_LEVEL``.
350 Default value is 40 (LOG_LEVEL_INFO).
351
Paul Beesley43f35ef2019-05-29 13:59:40 +0100352- ``FAULT_INJECTION_SUPPORT``: ARMv8.4 extensions introduced support for fault
353 injection from lower ELs, and this build option enables lower ELs to use
354 Error Records accessed via System Registers to inject faults. This is
355 applicable only to AArch64 builds.
356
357 This feature is intended for testing purposes only, and is advisable to keep
358 disabled for production images.
359
360- ``FIP_NAME``: This is an optional build option which specifies the FIP
361 filename for the ``fip`` target. Default is ``fip.bin``.
362
363- ``FWU_FIP_NAME``: This is an optional build option which specifies the FWU
364 FIP filename for the ``fwu_fip`` target. Default is ``fwu_fip.bin``.
365
Sumit Gargf97062a2019-11-15 18:47:53 +0530366- ``FW_ENC_STATUS``: Top level firmware's encryption numeric flag, values:
367
368 ::
369
370 0: Encryption is done with Secret Symmetric Key (SSK) which is common
371 for a class of devices.
372 1: Encryption is done with Binding Secret Symmetric Key (BSSK) which is
373 unique per device.
374
375 This flag depends on ``DECRYPTION_SUPPORT`` build flag which is marked as
376 experimental.
377
Paul Beesley43f35ef2019-05-29 13:59:40 +0100378- ``GENERATE_COT``: Boolean flag used to build and execute the ``cert_create``
379 tool to create certificates as per the Chain of Trust described in
380 :ref:`Trusted Board Boot`. The build system then calls ``fiptool`` to
381 include the certificates in the FIP and FWU_FIP. Default value is '0'.
382
383 Specify both ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=1`` to include support
384 for the Trusted Board Boot feature in the BL1 and BL2 images, to generate
385 the corresponding certificates, and to include those certificates in the
386 FIP and FWU_FIP.
387
388 Note that if ``TRUSTED_BOARD_BOOT=0`` and ``GENERATE_COT=1``, the BL1 and BL2
389 images will not include support for Trusted Board Boot. The FIP will still
390 include the corresponding certificates. This FIP can be used to verify the
391 Chain of Trust on the host machine through other mechanisms.
392
393 Note that if ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=0``, the BL1 and BL2
394 images will include support for Trusted Board Boot, but the FIP and FWU_FIP
395 will not include the corresponding certificates, causing a boot failure.
396
397- ``GICV2_G0_FOR_EL3``: Unlike GICv3, the GICv2 architecture doesn't have
398 inherent support for specific EL3 type interrupts. Setting this build option
399 to ``1`` assumes GICv2 *Group 0* interrupts are expected to target EL3, both
Madhukar Pappireddy6844c342020-07-29 09:37:25 -0500400 by :ref:`platform abstraction layer<platform Interrupt Controller API>` and
401 :ref:`Interrupt Management Framework<Interrupt Management Framework>`.
Paul Beesley43f35ef2019-05-29 13:59:40 +0100402 This allows GICv2 platforms to enable features requiring EL3 interrupt type.
403 This also means that all GICv2 Group 0 interrupts are delivered to EL3, and
404 the Secure Payload interrupts needs to be synchronously handed over to Secure
405 EL1 for handling. The default value of this option is ``0``, which means the
406 Group 0 interrupts are assumed to be handled by Secure EL1.
407
Paul Beesley43f35ef2019-05-29 13:59:40 +0100408- ``HANDLE_EA_EL3_FIRST``: When set to ``1``, External Aborts and SError
409 Interrupts will be always trapped in EL3 i.e. in BL31 at runtime. When set to
410 ``0`` (default), these exceptions will be trapped in the current exception
411 level (or in EL1 if the current exception level is EL0).
412
413- ``HW_ASSISTED_COHERENCY``: On most Arm systems to-date, platform-specific
414 software operations are required for CPUs to enter and exit coherency.
415 However, newer systems exist where CPUs' entry to and exit from coherency
416 is managed in hardware. Such systems require software to only initiate these
417 operations, and the rest is managed in hardware, minimizing active software
418 management. In such systems, this boolean option enables TF-A to carry out
419 build and run-time optimizations during boot and power management operations.
420 This option defaults to 0 and if it is enabled, then it implies
421 ``WARMBOOT_ENABLE_DCACHE_EARLY`` is also enabled.
422
423 If this flag is disabled while the platform which TF-A is compiled for
424 includes cores that manage coherency in hardware, then a compilation error is
425 generated. This is based on the fact that a system cannot have, at the same
426 time, cores that manage coherency in hardware and cores that don't. In other
427 words, a platform cannot have, at the same time, cores that require
428 ``HW_ASSISTED_COHERENCY=1`` and cores that require
429 ``HW_ASSISTED_COHERENCY=0``.
430
431 Note that, when ``HW_ASSISTED_COHERENCY`` is enabled, version 2 of
432 translation library (xlat tables v2) must be used; version 1 of translation
433 library is not supported.
434
Louis Mayencourtb890b362020-02-13 08:21:34 +0000435- ``INVERTED_MEMMAP``: memmap tool print by default lower addresses at the
David Horstmann47147012021-01-21 12:29:59 +0000436 bottom, higher addresses at the top. This build flag can be set to '1' to
Louis Mayencourtb890b362020-02-13 08:21:34 +0000437 invert this behavior. Lower addresses will be printed at the top and higher
438 addresses at the bottom.
439
Paul Beesley43f35ef2019-05-29 13:59:40 +0100440- ``JUNO_AARCH32_EL3_RUNTIME``: This build flag enables you to execute EL3
441 runtime software in AArch32 mode, which is required to run AArch32 on Juno.
442 By default this flag is set to '0'. Enabling this flag builds BL1 and BL2 in
443 AArch64 and facilitates the loading of ``SP_MIN`` and BL33 as AArch32 executable
444 images.
445
446- ``KEY_ALG``: This build flag enables the user to select the algorithm to be
447 used for generating the PKCS keys and subsequent signing of the certificate.
448 It accepts 3 values: ``rsa``, ``rsa_1_5`` and ``ecdsa``. The option
449 ``rsa_1_5`` is the legacy PKCS#1 RSA 1.5 algorithm which is not TBBR
450 compliant and is retained only for compatibility. The default value of this
451 flag is ``rsa`` which is the TBBR compliant PKCS#1 RSA 2.1 scheme.
452
Gilad Ben-Yossefb8622922019-09-15 13:29:29 +0300453- ``KEY_SIZE``: This build flag enables the user to select the key size for
454 the algorithm specified by ``KEY_ALG``. The valid values for ``KEY_SIZE``
455 depend on the chosen algorithm and the cryptographic module.
456
457 +-----------+------------------------------------+
458 | KEY_ALG | Possible key sizes |
459 +===========+====================================+
460 | rsa | 1024 , 2048 (default), 3072, 4096* |
461 +-----------+------------------------------------+
462 | ecdsa | unavailable |
463 +-----------+------------------------------------+
464
465 * Only 2048 bits size is available with CryptoCell 712 SBROM release 1.
466 Only 3072 bits size is available with CryptoCell 712 SBROM release 2.
467
Paul Beesley43f35ef2019-05-29 13:59:40 +0100468- ``HASH_ALG``: This build flag enables the user to select the secure hash
469 algorithm. It accepts 3 values: ``sha256``, ``sha384`` and ``sha512``.
470 The default value of this flag is ``sha256``.
471
472- ``LDFLAGS``: Extra user options appended to the linkers' command line in
473 addition to the one set by the build system.
474
475- ``LOG_LEVEL``: Chooses the log level, which controls the amount of console log
476 output compiled into the build. This should be one of the following:
477
478 ::
479
480 0 (LOG_LEVEL_NONE)
481 10 (LOG_LEVEL_ERROR)
482 20 (LOG_LEVEL_NOTICE)
483 30 (LOG_LEVEL_WARNING)
484 40 (LOG_LEVEL_INFO)
485 50 (LOG_LEVEL_VERBOSE)
486
487 All log output up to and including the selected log level is compiled into
488 the build. The default value is 40 in debug builds and 20 in release builds.
489
Alexei Fedorov8c105292020-01-23 14:27:38 +0000490- ``MEASURED_BOOT``: Boolean flag to include support for the Measured Boot
Sandrine Bailleuxcc255b92021-06-10 11:18:04 +0200491 feature. If this flag is enabled ``TRUSTED_BOARD_BOOT`` must be set as well
492 in order to provide trust that the code taking the measurements and recording
493 them has not been tampered with.
494
Alexei Fedorov8c105292020-01-23 14:27:38 +0000495 This option defaults to 0 and is an experimental feature in the stage of
496 development.
497
Paul Beesley43f35ef2019-05-29 13:59:40 +0100498- ``NON_TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
499 specifies the file that contains the Non-Trusted World private key in PEM
500 format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
501
502- ``NS_BL2U``: Path to NS_BL2U image in the host file system. This image is
503 optional. It is only needed if the platform makefile specifies that it
504 is required in order to build the ``fwu_fip`` target.
505
506- ``NS_TIMER_SWITCH``: Enable save and restore for non-secure timer register
507 contents upon world switch. It can take either 0 (don't save and restore) or
508 1 (do save and restore). 0 is the default. An SPD may set this to 1 if it
509 wants the timer registers to be saved and restored.
510
511- ``OVERRIDE_LIBC``: This option allows platforms to override the default libc
512 for the BL image. It can be either 0 (include) or 1 (remove). The default
513 value is 0.
514
515- ``PL011_GENERIC_UART``: Boolean option to indicate the PL011 driver that
516 the underlying hardware is not a full PL011 UART but a minimally compliant
517 generic UART, which is a subset of the PL011. The driver will not access
518 any register that is not part of the SBSA generic UART specification.
519 Default value is 0 (a full PL011 compliant UART is present).
520
521- ``PLAT``: Choose a platform to build TF-A for. The chosen platform name
522 must be subdirectory of any depth under ``plat/``, and must contain a
523 platform makefile named ``platform.mk``. For example, to build TF-A for the
524 Arm Juno board, select PLAT=juno.
525
526- ``PRELOADED_BL33_BASE``: This option enables booting a preloaded BL33 image
527 instead of the normal boot flow. When defined, it must specify the entry
528 point address for the preloaded BL33 image. This option is incompatible with
529 ``EL3_PAYLOAD_BASE``. If both are defined, ``EL3_PAYLOAD_BASE`` has priority
530 over ``PRELOADED_BL33_BASE``.
531
532- ``PROGRAMMABLE_RESET_ADDRESS``: This option indicates whether the reset
533 vector address can be programmed or is fixed on the platform. It can take
534 either 0 (fixed) or 1 (programmable). Default is 0. If the platform has a
535 programmable reset address, it is expected that a CPU will start executing
536 code directly at the right address, both on a cold and warm reset. In this
537 case, there is no need to identify the entrypoint on boot and the boot path
538 can be optimised. The ``plat_get_my_entrypoint()`` platform porting interface
539 does not need to be implemented in this case.
540
541- ``PSCI_EXTENDED_STATE_ID``: As per PSCI1.0 Specification, there are 2 formats
542 possible for the PSCI power-state parameter: original and extended State-ID
543 formats. This flag if set to 1, configures the generic PSCI layer to use the
544 extended format. The default value of this flag is 0, which means by default
545 the original power-state format is used by the PSCI implementation. This flag
546 should be specified by the platform makefile and it governs the return value
547 of PSCI_FEATURES API for CPU_SUSPEND smc function id. When this option is
548 enabled on Arm platforms, the option ``ARM_RECOM_STATE_ID_ENC`` needs to be
549 set to 1 as well.
550
551- ``RAS_EXTENSION``: When set to ``1``, enable Armv8.2 RAS features. RAS features
552 are an optional extension for pre-Armv8.2 CPUs, but are mandatory for Armv8.2
553 or later CPUs.
554
555 When ``RAS_EXTENSION`` is set to ``1``, ``HANDLE_EA_EL3_FIRST`` must also be
556 set to ``1``.
557
558 This option is disabled by default.
559
560- ``RESET_TO_BL31``: Enable BL31 entrypoint as the CPU reset vector instead
561 of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
562 entrypoint) or 1 (CPU reset to BL31 entrypoint).
563 The default value is 0.
564
565- ``RESET_TO_SP_MIN``: SP_MIN is the minimal AArch32 Secure Payload provided
566 in TF-A. This flag configures SP_MIN entrypoint as the CPU reset vector
567 instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
568 entrypoint) or 1 (CPU reset to SP_MIN entrypoint). The default value is 0.
569
570- ``ROT_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
Max Shvetsova6ffdde2019-12-06 11:50:12 +0000571 file that contains the ROT private key in PEM format and enforces public key
572 hash generation. If ``SAVE_KEYS=1``, this
Paul Beesley43f35ef2019-05-29 13:59:40 +0100573 file name will be used to save the key.
574
575- ``SAVE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
576 certificate generation tool to save the keys used to establish the Chain of
577 Trust. Allowed options are '0' or '1'. Default is '0' (do not save).
578
579- ``SCP_BL2``: Path to SCP_BL2 image in the host file system. This image is optional.
580 If a SCP_BL2 image is present then this option must be passed for the ``fip``
581 target.
582
583- ``SCP_BL2_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
584 file that contains the SCP_BL2 private key in PEM format. If ``SAVE_KEYS=1``,
585 this file name will be used to save the key.
586
587- ``SCP_BL2U``: Path to SCP_BL2U image in the host file system. This image is
588 optional. It is only needed if the platform makefile specifies that it
589 is required in order to build the ``fwu_fip`` target.
590
591- ``SDEI_SUPPORT``: Setting this to ``1`` enables support for Software
592 Delegated Exception Interface to BL31 image. This defaults to ``0``.
593
594 When set to ``1``, the build option ``EL3_EXCEPTION_HANDLING`` must also be
595 set to ``1``.
596
597- ``SEPARATE_CODE_AND_RODATA``: Whether code and read-only data should be
598 isolated on separate memory pages. This is a trade-off between security and
599 memory usage. See "Isolating code and read-only data on separate memory
Olivier Deprez4c65b4d2020-03-26 16:09:21 +0100600 pages" section in :ref:`Firmware Design`. This flag is disabled by default
601 and affects all BL images.
Paul Beesley43f35ef2019-05-29 13:59:40 +0100602
Samuel Hollandf8578e62018-10-17 21:40:18 -0500603- ``SEPARATE_NOBITS_REGION``: Setting this option to ``1`` allows the NOBITS
604 sections of BL31 (.bss, stacks, page tables, and coherent memory) to be
605 allocated in RAM discontiguous from the loaded firmware image. When set, the
David Horstmann47147012021-01-21 12:29:59 +0000606 platform is expected to provide definitions for ``BL31_NOBITS_BASE`` and
Samuel Hollandf8578e62018-10-17 21:40:18 -0500607 ``BL31_NOBITS_LIMIT``. When the option is ``0`` (the default), NOBITS
608 sections are placed in RAM immediately following the loaded firmware image.
609
Jeremy Linton2d31cb02021-01-26 22:42:03 -0600610- ``SMC_PCI_SUPPORT``: This option allows platforms to handle PCI configuration
611 access requests via a standard SMCCC defined in `DEN0115`_. When combined with
612 UEFI+ACPI this can provide a certain amount of OS forward compatibility
613 with newer platforms that aren't ECAM compliant.
614
Paul Beesley43f35ef2019-05-29 13:59:40 +0100615- ``SPD``: Choose a Secure Payload Dispatcher component to be built into TF-A.
616 This build option is only valid if ``ARCH=aarch64``. The value should be
617 the path to the directory containing the SPD source, relative to
618 ``services/spd/``; the directory is expected to contain a makefile called
Olivier Deprez4c65b4d2020-03-26 16:09:21 +0100619 ``<spd-value>.mk``. The SPM Dispatcher standard service is located in
620 services/std_svc/spmd and enabled by ``SPD=spmd``. The SPM Dispatcher
621 cannot be enabled when the ``SPM_MM`` option is enabled.
Paul Beesley43f35ef2019-05-29 13:59:40 +0100622
623- ``SPIN_ON_BL1_EXIT``: This option introduces an infinite loop in BL1. It can
624 take either 0 (no loop) or 1 (add a loop). 0 is the default. This loop stops
625 execution in BL1 just before handing over to BL31. At this point, all
626 firmware images have been loaded in memory, and the MMU and caches are
627 turned off. Refer to the "Debugging options" section for more details.
628
Olivier Deprez4c65b4d2020-03-26 16:09:21 +0100629- ``SPMD_SPM_AT_SEL2`` : this boolean option is used jointly with the SPM
630 Dispatcher option (``SPD=spmd``). When enabled (1) it indicates the SPMC
631 component runs at the S-EL2 execution state provided by the Armv8.4-SecEL2
632 extension. This is the default when enabling the SPM Dispatcher. When
633 disabled (0) it indicates the SPMC component runs at the S-EL1 execution
634 state. This latter configuration supports pre-Armv8.4 platforms (aka not
635 implementing the Armv8.4-SecEL2 extension).
636
Paul Beesley3f3c3412019-09-16 11:29:03 +0000637- ``SPM_MM`` : Boolean option to enable the Management Mode (MM)-based Secure
Olivier Deprez4c65b4d2020-03-26 16:09:21 +0100638 Partition Manager (SPM) implementation. The default value is ``0``
639 (disabled). This option cannot be enabled (``1``) when SPM Dispatcher is
640 enabled (``SPD=spmd``).
Paul Beesley3f3c3412019-09-16 11:29:03 +0000641
Manish Pandeyce2b1ec2020-01-14 11:52:05 +0000642- ``SP_LAYOUT_FILE``: Platform provided path to JSON file containing the
Olivier Deprez4c65b4d2020-03-26 16:09:21 +0100643 description of secure partitions. The build system will parse this file and
644 package all secure partition blobs into the FIP. This file is not
645 necessarily part of TF-A tree. Only available when ``SPD=spmd``.
Manish Pandeyce2b1ec2020-01-14 11:52:05 +0000646
Paul Beesley43f35ef2019-05-29 13:59:40 +0100647- ``SP_MIN_WITH_SECURE_FIQ``: Boolean flag to indicate the SP_MIN handles
648 secure interrupts (caught through the FIQ line). Platforms can enable
649 this directive if they need to handle such interruption. When enabled,
650 the FIQ are handled in monitor mode and non secure world is not allowed
651 to mask these events. Platforms that enable FIQ handling in SP_MIN shall
652 implement the api ``sp_min_plat_fiq_handler()``. The default value is 0.
653
654- ``TRUSTED_BOARD_BOOT``: Boolean flag to include support for the Trusted Board
655 Boot feature. When set to '1', BL1 and BL2 images include support to load
656 and verify the certificates and images in a FIP, and BL1 includes support
657 for the Firmware Update. The default value is '0'. Generation and inclusion
658 of certificates in the FIP and FWU_FIP depends upon the value of the
659 ``GENERATE_COT`` option.
660
661 .. warning::
662 This option depends on ``CREATE_KEYS`` to be enabled. If the keys
663 already exist in disk, they will be overwritten without further notice.
664
665- ``TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
666 specifies the file that contains the Trusted World private key in PEM
667 format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
668
669- ``TSP_INIT_ASYNC``: Choose BL32 initialization method as asynchronous or
670 synchronous, (see "Initializing a BL32 Image" section in
671 :ref:`Firmware Design`). It can take the value 0 (BL32 is initialized using
672 synchronous method) or 1 (BL32 is initialized using asynchronous method).
673 Default is 0.
674
675- ``TSP_NS_INTR_ASYNC_PREEMPT``: A non zero value enables the interrupt
676 routing model which routes non-secure interrupts asynchronously from TSP
677 to EL3 causing immediate preemption of TSP. The EL3 is responsible
678 for saving and restoring the TSP context in this routing model. The
679 default routing model (when the value is 0) is to route non-secure
680 interrupts to TSP allowing it to save its context and hand over
681 synchronously to EL3 via an SMC.
682
683 .. note::
684 When ``EL3_EXCEPTION_HANDLING`` is ``1``, ``TSP_NS_INTR_ASYNC_PREEMPT``
685 must also be set to ``1``.
686
687- ``USE_ARM_LINK``: This flag determines whether to enable support for ARM
688 linker. When the ``LINKER`` build variable points to the armlink linker,
689 this flag is enabled automatically. To enable support for armlink, platforms
690 will have to provide a scatter file for the BL image. Currently, Tegra
691 platforms use the armlink support to compile BL3-1 images.
692
693- ``USE_COHERENT_MEM``: This flag determines whether to include the coherent
694 memory region in the BL memory map or not (see "Use of Coherent memory in
695 TF-A" section in :ref:`Firmware Design`). It can take the value 1
696 (Coherent memory region is included) or 0 (Coherent memory region is
697 excluded). Default is 1.
698
Ambroise Vincent992f0912019-07-12 13:47:03 +0100699- ``USE_DEBUGFS``: When set to 1 this option activates an EXPERIMENTAL feature
700 exposing a virtual filesystem interface through BL31 as a SiP SMC function.
701 Default is 0.
702
Louis Mayencourta6de8242020-02-28 16:57:30 +0000703- ``ARM_IO_IN_DTB``: This flag determines whether to use IO based on the
704 firmware configuration framework. This will move the io_policies into a
Louis Mayencourt0a6e7e32019-10-24 15:18:46 +0100705 configuration device tree, instead of static structure in the code base.
Louis Mayencourtc2c150e2020-04-09 16:32:20 +0100706 This is currently an experimental feature.
Louis Mayencourt0a6e7e32019-10-24 15:18:46 +0100707
Manish V Badarkhe84ef9cd2020-06-29 10:32:53 +0100708- ``COT_DESC_IN_DTB``: This flag determines whether to create COT descriptors
709 at runtime using fconf. If this flag is enabled, COT descriptors are
710 statically captured in tb_fw_config file in the form of device tree nodes
711 and properties. Currently, COT descriptors used by BL2 are moved to the
712 device tree and COT descriptors used by BL1 are retained in the code
713 base statically. This is currently an experimental feature.
714
Balint Dobszaycbf9e842019-12-18 15:28:00 +0100715- ``SDEI_IN_FCONF``: This flag determines whether to configure SDEI setup in
716 runtime using firmware configuration framework. The platform specific SDEI
717 shared and private events configuration is retrieved from device tree rather
718 than static C structures at compile time. This is currently an experimental
719 feature and is only supported if SDEI_SUPPORT build flag is enabled.
Louis Mayencourt0a6e7e32019-10-24 15:18:46 +0100720
Madhukar Pappireddy452d5e52020-06-02 09:26:30 -0500721- ``SEC_INT_DESC_IN_FCONF``: This flag determines whether to configure Group 0
722 and Group1 secure interrupts using the firmware configuration framework. The
723 platform specific secure interrupt property descriptor is retrieved from
724 device tree in runtime rather than depending on static C structure at compile
725 time. This is currently an experimental feature.
726
Paul Beesley43f35ef2019-05-29 13:59:40 +0100727- ``USE_ROMLIB``: This flag determines whether library at ROM will be used.
728 This feature creates a library of functions to be placed in ROM and thus
729 reduces SRAM usage. Refer to :ref:`Library at ROM` for further details. Default
730 is 0.
731
732- ``V``: Verbose build. If assigned anything other than 0, the build commands
733 are printed. Default is 0.
734
735- ``VERSION_STRING``: String used in the log output for each TF-A image.
736 Defaults to a string formed by concatenating the version number, build type
737 and build string.
738
739- ``W``: Warning level. Some compiler warning options of interest have been
740 regrouped and put in the root Makefile. This flag can take the values 0 to 3,
741 each level enabling more warning options. Default is 0.
742
743- ``WARMBOOT_ENABLE_DCACHE_EARLY`` : Boolean option to enable D-cache early on
744 the CPU after warm boot. This is applicable for platforms which do not
745 require interconnect programming to enable cache coherency (eg: single
746 cluster platforms). If this option is enabled, then warm boot path
747 enables D-caches immediately after enabling MMU. This option defaults to 0.
748
Manish V Badarkhe7ff088d2020-03-22 05:06:38 +0000749- ``SUPPORT_STACK_MEMTAG``: This flag determines whether to enable memory
750 tagging for stack or not. It accepts 2 values: ``yes`` and ``no``. The
751 default value of this flag is ``no``. Note this option must be enabled only
752 for ARM architecture greater than Armv8.5-A.
753
Manish V Badarkhee008a292020-07-31 08:38:49 +0100754- ``ERRATA_SPECULATIVE_AT``: This flag determines whether to enable ``AT``
755 speculative errata workaround or not. It accepts 2 values: ``1`` and ``0``.
756 The default value of this flag is ``0``.
757
758 ``AT`` speculative errata workaround disables stage1 page table walk for
759 lower ELs (EL1 and EL0) in EL3 so that ``AT`` speculative fetch at any point
760 produces either the correct result or failure without TLB allocation.
Manish V Badarkhe45aecff2020-04-28 04:53:32 +0100761
762 This boolean option enables errata for all below CPUs.
763
Manish V Badarkhee008a292020-07-31 08:38:49 +0100764 +---------+--------------+-------------------------+
765 | Errata | CPU | Workaround Define |
766 +=========+==============+=========================+
767 | 1165522 | Cortex-A76 | ``ERRATA_A76_1165522`` |
768 +---------+--------------+-------------------------+
769 | 1319367 | Cortex-A72 | ``ERRATA_A72_1319367`` |
770 +---------+--------------+-------------------------+
771 | 1319537 | Cortex-A57 | ``ERRATA_A57_1319537`` |
772 +---------+--------------+-------------------------+
773 | 1530923 | Cortex-A55 | ``ERRATA_A55_1530923`` |
774 +---------+--------------+-------------------------+
775 | 1530924 | Cortex-A53 | ``ERRATA_A53_1530924`` |
776 +---------+--------------+-------------------------+
777
778 .. note::
779 This option is enabled by build only if platform sets any of above defines
780 mentioned in ’Workaround Define' column in the table.
781 If this option is enabled for the EL3 software then EL2 software also must
782 implement this workaround due to the behaviour of the errata mentioned
783 in new SDEN document which will get published soon.
Manish V Badarkhe45aecff2020-04-28 04:53:32 +0100784
Varun Wadekarfbc44bd2020-06-12 10:11:28 -0700785- ``RAS_TRAP_LOWER_EL_ERR_ACCESS``: This flag enables/disables the SCR_EL3.TERR
786 bit, to trap access to the RAS ERR and RAS ERX registers from lower ELs.
787 This flag is disabled by default.
788
Manish V Badarkhe582e4e72020-07-29 10:58:44 +0100789- ``OPENSSL_DIR``: This flag is used to provide the installed openssl directory
790 path on the host machine which is used to build certificate generation and
791 firmware encryption tool.
792
Madhukar Pappireddyfddfb3b2020-08-12 13:18:19 -0500793- ``USE_SP804_TIMER``: Use the SP804 timer instead of the Generic Timer for
794 functions that wait for an arbitrary time length (udelay and mdelay). The
795 default value is 0.
796
Manish V Badarkhe813524e2021-07-02 09:10:56 +0100797- ``ENABLE_TRBE_FOR_NS``: This flag is used to enable access of trace buffer
798 control registers from NS ELs, NS-EL2 or NS-EL1(when NS-EL2 is implemented
799 but unused) when FEAT_TRBE is implemented. TRBE is an optional architectural
800 feature for AArch64. The default is 0 and it is automatically disabled when
801 the target architecture is AArch32.
802
Manish V Badarkhed4582d32021-06-29 11:44:20 +0100803- ``ENABLE_SYS_REG_TRACE_FOR_NS``: Boolean option to enable trace system
804 registers access from NS ELs, NS-EL2 or NS-EL1 (when NS-EL2 is implemented
805 but unused). This feature is available if trace unit such as ETMv4.x, and
806 ETE(extending ETM feature) is implemented. This flag is disabled by default.
807
Manish V Badarkhe8fcd3d92021-07-08 09:33:18 +0100808- ``ENABLE_TRF_FOR_NS``: Boolean option to enable trace filter control registers
809 access from NS ELs, NS-EL2 or NS-EL1 (when NS-EL2 is implemented but unused),
810 if FEAT_TRF is implemented. This flag is disabled by default.
811
Alexei Fedorova6ea06f2020-03-23 18:45:17 +0000812GICv3 driver options
813--------------------
814
815GICv3 driver files are included using directive:
816
817``include drivers/arm/gic/v3/gicv3.mk``
818
819The driver can be configured with the following options set in the platform
820makefile:
821
Andre Przywarab4ad3652020-03-25 15:50:38 +0000822- ``GICV3_SUPPORT_GIC600``: Add support for the GIC-600 variants of GICv3.
823 Enabling this option will add runtime detection support for the
824 GIC-600, so is safe to select even for a GIC500 implementation.
825 This option defaults to 0.
Alexei Fedorova6ea06f2020-03-23 18:45:17 +0000826
Varun Wadekar2c248ad2021-05-04 16:14:09 -0700827- ``GICV3_SUPPORT_GIC600AE_FMU``: Add support for the Fault Management Unit
828 for GIC-600 AE. Enabling this option will introduce support to initialize
829 the FMU. Platforms should call the init function during boot to enable the
830 FMU and its safety mechanisms. This option defaults to 0.
831
Alexei Fedorova6ea06f2020-03-23 18:45:17 +0000832- ``GICV3_IMPL_GIC600_MULTICHIP``: Selects GIC-600 variant with multichip
833 functionality. This option defaults to 0
834
835- ``GICV3_OVERRIDE_DISTIF_PWR_OPS``: Allows override of default implementation
836 of ``arm_gicv3_distif_pre_save`` and ``arm_gicv3_distif_post_restore``
837 functions. This is required for FVP platform which need to simulate GIC save
838 and restore during SYSTEM_SUSPEND without powering down GIC. Default is 0.
839
Alexei Fedorov5875f262020-04-06 19:00:35 +0100840- ``GIC_ENABLE_V4_EXTN`` : Enables GICv4 related changes in GICv3 driver.
841 This option defaults to 0.
842
Alexei Fedorov8f3ad762020-04-06 16:27:54 +0100843- ``GIC_EXT_INTID``: When set to ``1``, GICv3 driver will support extended
844 PPI (1056-1119) and SPI (4096-5119) range. This option defaults to 0.
845
Paul Beesley43f35ef2019-05-29 13:59:40 +0100846Debugging options
847-----------------
848
849To compile a debug version and make the build more verbose use
850
851.. code:: shell
852
853 make PLAT=<platform> DEBUG=1 V=1 all
854
855AArch64 GCC uses DWARF version 4 debugging symbols by default. Some tools (for
856example DS-5) might not support this and may need an older version of DWARF
857symbols to be emitted by GCC. This can be achieved by using the
858``-gdwarf-<version>`` flag, with the version being set to 2 or 3. Setting the
859version to 2 is recommended for DS-5 versions older than 5.16.
860
861When debugging logic problems it might also be useful to disable all compiler
862optimizations by using ``-O0``.
863
864.. warning::
865 Using ``-O0`` could cause output images to be larger and base addresses
866 might need to be recalculated (see the **Memory layout on Arm development
867 platforms** section in the :ref:`Firmware Design`).
868
869Extra debug options can be passed to the build system by setting ``CFLAGS`` or
870``LDFLAGS``:
871
872.. code:: shell
873
874 CFLAGS='-O0 -gdwarf-2' \
875 make PLAT=<platform> DEBUG=1 V=1 all
876
877Note that using ``-Wl,`` style compilation driver options in ``CFLAGS`` will be
878ignored as the linker is called directly.
879
880It is also possible to introduce an infinite loop to help in debugging the
881post-BL2 phase of TF-A. This can be done by rebuilding BL1 with the
882``SPIN_ON_BL1_EXIT=1`` build flag. Refer to the :ref:`build_options_common`
883section. In this case, the developer may take control of the target using a
884debugger when indicated by the console output. When using DS-5, the following
885commands can be used:
886
887::
888
889 # Stop target execution
890 interrupt
891
892 #
893 # Prepare your debugging environment, e.g. set breakpoints
894 #
895
896 # Jump over the debug loop
897 set var $AARCH64::$Core::$PC = $AARCH64::$Core::$PC + 4
898
899 # Resume execution
900 continue
901
Manish V Badarkhe34f702d2021-03-16 11:14:19 +0000902Firmware update options
903-----------------------
904
905- ``NR_OF_FW_BANKS``: Define the number of firmware banks. This flag is used
906 in defining the firmware update metadata structure. This flag is by default
907 set to '2'.
908
909- ``NR_OF_IMAGES_IN_FW_BANK``: Define the number of firmware images in each
910 firmware bank. Each firmware bank must have the same number of images as per
911 the `PSA FW update specification`_.
912 This flag is used in defining the firmware update metadata structure. This
913 flag is by default set to '1'.
914
Manish V Badarkhe0f20e502021-06-20 21:14:46 +0100915- ``PSA_FWU_SUPPORT``: Enable the firmware update mechanism as per the
916 `PSA FW update specification`_. The default value is 0, and this is an
917 experimental feature.
918 PSA firmware update implementation has some limitations, such as BL2 is
919 not part of the protocol-updatable images, if BL2 needs to be updated, then
920 it should be done through another platform-defined mechanism, and it assumes
921 that the platform's hardware supports CRC32 instructions.
922
Paul Beesley43f35ef2019-05-29 13:59:40 +0100923--------------
924
Yann Gautier4324a142020-10-05 11:02:54 +0200925*Copyright (c) 2019-2021, Arm Limited. All rights reserved.*
Jeremy Linton2d31cb02021-01-26 22:42:03 -0600926
927.. _DEN0115: https://developer.arm.com/docs/den0115/latest
Manish V Badarkhe34f702d2021-03-16 11:14:19 +0000928.. _PSA FW update specification: https://developer.arm.com/documentation/den0118/a/