blob: 5c0df7a7d393020db4636c5e23e2a07018aa8f21 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Antonio Nino Diaz8855e522019-01-21 11:53:29 +00002 * Copyright (c) 2013-2019, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-arm82cb2c12017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +00007#include <assert.h>
8
9#include <common/debug.h>
10#include <drivers/arm/cci.h>
11#include <drivers/arm/ccn.h>
12#include <drivers/arm/gicv2.h>
Alexei Fedorov1b597c22019-08-16 14:15:59 +010013#include <drivers/arm/sp804_delay_timer.h>
14#include <drivers/generic_delay_timer.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000015#include <lib/mmio.h>
16#include <lib/xlat_tables/xlat_tables_compat.h>
Antonio Nino Diazbd9344f2019-01-25 14:30:04 +000017#include <plat/arm/common/arm_config.h>
18#include <plat/arm/common/plat_arm.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000019#include <plat/common/platform.h>
Antonio Nino Diaz234bc7f2019-01-15 14:19:50 +000020#include <platform_def.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000021#include <services/secure_partition.h>
22
Roberto Vargas1af540e2018-02-12 12:36:17 +000023#include "fvp_private.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010024
Achin Gupta27573c52015-11-03 14:18:34 +000025/* Defines for GIC Driver build time selection */
26#define FVP_GICV2 1
27#define FVP_GICV3 2
Achin Gupta27573c52015-11-03 14:18:34 +000028
Achin Gupta4f6ad662013-10-25 09:08:21 +010029/*******************************************************************************
Dan Handley60eea552015-03-19 19:17:53 +000030 * arm_config holds the characteristics of the differences between the three FVP
31 * platforms (Base, A53_A57 & Foundation). It will be populated during cold boot
Vikram Kanigiri6355f232016-02-15 11:54:14 +000032 * at each boot stage by the primary before enabling the MMU (to allow
33 * interconnect configuration) & used thereafter. Each BL will have its own copy
34 * to allow independent operation.
Achin Gupta4f6ad662013-10-25 09:08:21 +010035 ******************************************************************************/
Dan Handley60eea552015-03-19 19:17:53 +000036arm_config_t arm_config;
Soby Mathewd0ecd972014-09-03 17:48:44 +010037
38#define MAP_DEVICE0 MAP_REGION_FLAT(DEVICE0_BASE, \
39 DEVICE0_SIZE, \
40 MT_DEVICE | MT_RW | MT_SECURE)
41
42#define MAP_DEVICE1 MAP_REGION_FLAT(DEVICE1_BASE, \
43 DEVICE1_SIZE, \
44 MT_DEVICE | MT_RW | MT_SECURE)
45
Sandrine Bailleux284c3d62017-05-26 15:48:10 +010046/*
47 * Need to be mapped with write permissions in order to set a new non-volatile
48 * counter value.
49 */
Juan Castillo95cfd4a2015-04-14 12:49:03 +010050#define MAP_DEVICE2 MAP_REGION_FLAT(DEVICE2_BASE, \
51 DEVICE2_SIZE, \
Antonio Nino Diazfe7de032016-05-20 14:14:16 +010052 MT_DEVICE | MT_RW | MT_SECURE)
Juan Castillo95cfd4a2015-04-14 12:49:03 +010053
Jon Medhurst38aa76a2014-02-26 16:27:53 +000054/*
Sandrine Bailleuxb5fa6562016-05-18 16:11:47 +010055 * Table of memory regions for various BL stages to map using the MMU.
Roberto Vargas0916c382018-10-19 16:44:18 +010056 * This doesn't include Trusted SRAM as setup_page_tables() already takes care
57 * of mapping it.
Sandrine Bailleux91fad652016-06-14 17:01:00 +010058 *
59 * The flash needs to be mapped as writable in order to erase the FIP's Table of
60 * Contents in case of unrecoverable error (see plat_error_handler()).
Jon Medhurst38aa76a2014-02-26 16:27:53 +000061 */
Masahiro Yamada3d8256b2016-12-25 23:36:24 +090062#ifdef IMAGE_BL1
Dan Handley60eea552015-03-19 19:17:53 +000063const mmap_region_t plat_arm_mmap[] = {
64 ARM_MAP_SHARED_RAM,
Juan Castillo7b4c1402015-10-06 14:01:35 +010065 V2M_MAP_FLASH0_RW,
Dan Handley60eea552015-03-19 19:17:53 +000066 V2M_MAP_IOFPGA,
Soby Mathewd0ecd972014-09-03 17:48:44 +010067 MAP_DEVICE0,
68 MAP_DEVICE1,
Yatharth Kochar436223d2015-10-11 14:14:55 +010069#if TRUSTED_BOARD_BOOT
Sandrine Bailleux284c3d62017-05-26 15:48:10 +010070 /* To access the Root of Trust Public Key registers. */
71 MAP_DEVICE2,
72 /* Map DRAM to authenticate NS_BL2U image. */
Yatharth Kochar436223d2015-10-11 14:14:55 +010073 ARM_MAP_NS_DRAM1,
74#endif
Jon Medhurst38aa76a2014-02-26 16:27:53 +000075 {0}
76};
Soby Mathewd0ecd972014-09-03 17:48:44 +010077#endif
Masahiro Yamada3d8256b2016-12-25 23:36:24 +090078#ifdef IMAGE_BL2
Dan Handley60eea552015-03-19 19:17:53 +000079const mmap_region_t plat_arm_mmap[] = {
80 ARM_MAP_SHARED_RAM,
Juan Castillo7b4c1402015-10-06 14:01:35 +010081 V2M_MAP_FLASH0_RW,
Dan Handley60eea552015-03-19 19:17:53 +000082 V2M_MAP_IOFPGA,
Soby Mathewd0ecd972014-09-03 17:48:44 +010083 MAP_DEVICE0,
84 MAP_DEVICE1,
Dan Handley60eea552015-03-19 19:17:53 +000085 ARM_MAP_NS_DRAM1,
Julius Werner402b3cf2019-07-09 14:02:43 -070086#ifdef __aarch64__
Roberto Vargasb09ba052017-08-08 11:27:20 +010087 ARM_MAP_DRAM2,
88#endif
Sandrine Bailleux3eb2d672017-08-30 10:59:22 +010089#ifdef SPD_tspd
Dan Handley60eea552015-03-19 19:17:53 +000090 ARM_MAP_TSP_SEC_MEM,
Sandrine Bailleux3eb2d672017-08-30 10:59:22 +010091#endif
Sandrine Bailleux284c3d62017-05-26 15:48:10 +010092#if TRUSTED_BOARD_BOOT
93 /* To access the Root of Trust Public Key registers. */
94 MAP_DEVICE2,
Antonio Nino Diaz60e19f52018-09-25 11:37:23 +010095#if !BL2_AT_EL3
John Tsichritzisba597da2018-07-30 13:41:52 +010096 ARM_MAP_BL1_RW,
Antonio Nino Diaz60e19f52018-09-25 11:37:23 +010097#endif
John Tsichritzisba597da2018-07-30 13:41:52 +010098#endif /* TRUSTED_BOARD_BOOT */
Antonio Nino Diaz8855e522019-01-21 11:53:29 +000099#if ENABLE_SPM && SPM_MM
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000100 ARM_SP_IMAGE_MMAP,
101#endif
Antonio Nino Diaz8855e522019-01-21 11:53:29 +0000102#if ENABLE_SPM && !SPM_MM
Antonio Nino Diaz680389a2018-11-27 08:36:02 +0000103 PLAT_MAP_SP_PACKAGE_MEM_RW,
104#endif
David Wang4518dd92016-03-07 11:02:57 +0800105#if ARM_BL31_IN_DRAM
106 ARM_MAP_BL31_SEC_DRAM,
107#endif
Jens Wiklander810d9212017-08-25 10:07:20 +0200108#ifdef SPD_opteed
Soby Mathewb3ba6fd2017-09-01 13:43:50 +0100109 ARM_MAP_OPTEE_CORE_MEM,
Jens Wiklander810d9212017-08-25 10:07:20 +0200110 ARM_OPTEE_PAGEABLE_LOAD_MEM,
111#endif
Soby Mathewd0ecd972014-09-03 17:48:44 +0100112 {0}
113};
114#endif
Masahiro Yamada3d8256b2016-12-25 23:36:24 +0900115#ifdef IMAGE_BL2U
Yatharth Kochardcda29f2015-10-14 15:28:11 +0100116const mmap_region_t plat_arm_mmap[] = {
117 MAP_DEVICE0,
118 V2M_MAP_IOFPGA,
119 {0}
120};
121#endif
Masahiro Yamada3d8256b2016-12-25 23:36:24 +0900122#ifdef IMAGE_BL31
Dan Handley60eea552015-03-19 19:17:53 +0000123const mmap_region_t plat_arm_mmap[] = {
124 ARM_MAP_SHARED_RAM,
Ambroise Vincent992f0912019-07-12 13:47:03 +0100125#if USE_DEBUGFS
126 /* Required by devfip, can be removed if devfip is not used */
127 V2M_MAP_FLASH0_RW,
128#endif /* USE_DEBUGFS */
Soby Mathewe35a3fb2017-10-11 16:08:58 +0100129 ARM_MAP_EL3_TZC_DRAM,
Dan Handley60eea552015-03-19 19:17:53 +0000130 V2M_MAP_IOFPGA,
Soby Mathewd0ecd972014-09-03 17:48:44 +0100131 MAP_DEVICE0,
132 MAP_DEVICE1,
Roberto Vargasf1454032017-08-03 09:16:43 +0100133 ARM_V2M_MAP_MEM_PROTECT,
Antonio Nino Diaz8855e522019-01-21 11:53:29 +0000134#if ENABLE_SPM && SPM_MM
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000135 ARM_SPM_BUF_EL3_MMAP,
136#endif
Antonio Nino Diaz8855e522019-01-21 11:53:29 +0000137#if ENABLE_SPM && !SPM_MM
Antonio Nino Diaz680389a2018-11-27 08:36:02 +0000138 PLAT_MAP_SP_PACKAGE_MEM_RO,
139#endif
Soby Mathewd0ecd972014-09-03 17:48:44 +0100140 {0}
141};
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000142
Antonio Nino Diaz8855e522019-01-21 11:53:29 +0000143#if ENABLE_SPM && defined(IMAGE_BL31) && SPM_MM
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000144const mmap_region_t plat_arm_secure_partition_mmap[] = {
145 V2M_MAP_IOFPGA_EL0, /* for the UART */
Sandrine Bailleuxc4fa1732018-01-12 15:50:12 +0100146 MAP_REGION_FLAT(DEVICE0_BASE, \
147 DEVICE0_SIZE, \
148 MT_DEVICE | MT_RO | MT_SECURE | MT_USER),
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000149 ARM_SP_IMAGE_MMAP,
150 ARM_SP_IMAGE_NS_BUF_MMAP,
151 ARM_SP_IMAGE_RW_MMAP,
152 ARM_SPM_BUF_EL0_MMAP,
153 {0}
154};
155#endif
Soby Mathewd0ecd972014-09-03 17:48:44 +0100156#endif
Masahiro Yamada3d8256b2016-12-25 23:36:24 +0900157#ifdef IMAGE_BL32
Dan Handley60eea552015-03-19 19:17:53 +0000158const mmap_region_t plat_arm_mmap[] = {
Julius Werner402b3cf2019-07-09 14:02:43 -0700159#ifndef __aarch64__
Soby Mathew877cf3f2016-07-11 14:13:56 +0100160 ARM_MAP_SHARED_RAM,
Joel Hutton950c6952018-03-15 11:33:44 +0000161 ARM_V2M_MAP_MEM_PROTECT,
Soby Mathew877cf3f2016-07-11 14:13:56 +0100162#endif
Dan Handley60eea552015-03-19 19:17:53 +0000163 V2M_MAP_IOFPGA,
Soby Mathewd0ecd972014-09-03 17:48:44 +0100164 MAP_DEVICE0,
165 MAP_DEVICE1,
166 {0}
167};
168#endif
Jon Medhurst38aa76a2014-02-26 16:27:53 +0000169
Dan Handley60eea552015-03-19 19:17:53 +0000170ARM_CASSERT_MMAP
Soby Mathewce412502015-01-22 11:22:22 +0000171
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100172#if FVP_INTERCONNECT_DRIVER != FVP_CCN
173static const int fvp_cci400_map[] = {
174 PLAT_FVP_CCI400_CLUS0_SL_PORT,
175 PLAT_FVP_CCI400_CLUS1_SL_PORT,
176};
177
178static const int fvp_cci5xx_map[] = {
179 PLAT_FVP_CCI5XX_CLUS0_SL_PORT,
180 PLAT_FVP_CCI5XX_CLUS1_SL_PORT,
181};
182
183static unsigned int get_interconnect_master(void)
184{
185 unsigned int master;
186 u_register_t mpidr;
187
188 mpidr = read_mpidr_el1();
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000189 master = ((arm_config.flags & ARM_CONFIG_FVP_SHIFTED_AFF) != 0U) ?
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100190 MPIDR_AFFLVL2_VAL(mpidr) : MPIDR_AFFLVL1_VAL(mpidr);
191
192 assert(master < FVP_CLUSTER_COUNT);
193 return master;
194}
195#endif
Dan Handley60eea552015-03-19 19:17:53 +0000196
Antonio Nino Diaz8855e522019-01-21 11:53:29 +0000197#if ENABLE_SPM && defined(IMAGE_BL31) && SPM_MM
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000198/*
199 * Boot information passed to a secure partition during initialisation. Linear
200 * indices in MP information will be filled at runtime.
201 */
202static secure_partition_mp_info_t sp_mp_info[] = {
203 [0] = {0x80000000, 0},
204 [1] = {0x80000001, 0},
205 [2] = {0x80000002, 0},
206 [3] = {0x80000003, 0},
207 [4] = {0x80000100, 0},
208 [5] = {0x80000101, 0},
209 [6] = {0x80000102, 0},
210 [7] = {0x80000103, 0},
211};
212
213const secure_partition_boot_info_t plat_arm_secure_partition_boot_info = {
214 .h.type = PARAM_SP_IMAGE_BOOT_INFO,
215 .h.version = VERSION_1,
216 .h.size = sizeof(secure_partition_boot_info_t),
217 .h.attr = 0,
218 .sp_mem_base = ARM_SP_IMAGE_BASE,
219 .sp_mem_limit = ARM_SP_IMAGE_LIMIT,
220 .sp_image_base = ARM_SP_IMAGE_BASE,
221 .sp_stack_base = PLAT_SP_IMAGE_STACK_BASE,
222 .sp_heap_base = ARM_SP_IMAGE_HEAP_BASE,
Ard Biesheuvel0560efb2018-12-29 19:43:21 +0100223 .sp_ns_comm_buf_base = PLAT_SP_IMAGE_NS_BUF_BASE,
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000224 .sp_shared_buf_base = PLAT_SPM_BUF_BASE,
225 .sp_image_size = ARM_SP_IMAGE_SIZE,
226 .sp_pcpu_stack_size = PLAT_SP_IMAGE_STACK_PCPU_SIZE,
227 .sp_heap_size = ARM_SP_IMAGE_HEAP_SIZE,
Ard Biesheuvel0560efb2018-12-29 19:43:21 +0100228 .sp_ns_comm_buf_size = PLAT_SP_IMAGE_NS_BUF_SIZE,
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000229 .sp_shared_buf_size = PLAT_SPM_BUF_SIZE,
230 .num_sp_mem_regions = ARM_SP_IMAGE_NUM_MEM_REGIONS,
231 .num_cpus = PLATFORM_CORE_COUNT,
232 .mp_info = &sp_mp_info[0],
233};
234
235const struct mmap_region *plat_get_secure_partition_mmap(void *cookie)
236{
237 return plat_arm_secure_partition_mmap;
238}
239
240const struct secure_partition_boot_info *plat_get_secure_partition_boot_info(
241 void *cookie)
242{
243 return &plat_arm_secure_partition_boot_info;
244}
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000245#endif
246
Achin Gupta4f6ad662013-10-25 09:08:21 +0100247/*******************************************************************************
248 * A single boot loader stack is expected to work on both the Foundation FVP
249 * models and the two flavours of the Base FVP models (AEMv8 & Cortex). The
250 * SYS_ID register provides a mechanism for detecting the differences between
251 * these platforms. This information is stored in a per-BL array to allow the
252 * code to take the correct path.Per BL platform configuration.
253 ******************************************************************************/
Daniel Boulby4d010d02018-09-18 13:26:03 +0100254void __init fvp_config_setup(void)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100255{
Soby Mathewadd40352014-08-14 12:49:05 +0100256 unsigned int rev, hbi, bld, arch, sys_id;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100257
Dan Handley60eea552015-03-19 19:17:53 +0000258 sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID);
259 rev = (sys_id >> V2M_SYS_ID_REV_SHIFT) & V2M_SYS_ID_REV_MASK;
260 hbi = (sys_id >> V2M_SYS_ID_HBI_SHIFT) & V2M_SYS_ID_HBI_MASK;
261 bld = (sys_id >> V2M_SYS_ID_BLD_SHIFT) & V2M_SYS_ID_BLD_MASK;
262 arch = (sys_id >> V2M_SYS_ID_ARCH_SHIFT) & V2M_SYS_ID_ARCH_MASK;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100263
Andrew Thoelke90e31472014-06-26 14:27:26 +0100264 if (arch != ARCH_MODEL) {
265 ERROR("This firmware is for FVP models\n");
James Morrissey40a6f642014-02-10 14:24:36 +0000266 panic();
Andrew Thoelke90e31472014-06-26 14:27:26 +0100267 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100268
269 /*
270 * The build field in the SYS_ID tells which variant of the GIC
271 * memory is implemented by the model.
272 */
273 switch (bld) {
274 case BLD_GIC_VE_MMAP:
Soby Mathew21a39732016-01-13 17:06:00 +0000275 ERROR("Legacy Versatile Express memory map for GIC peripheral"
276 " is not supported\n");
Achin Gupta27573c52015-11-03 14:18:34 +0000277 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100278 break;
279 case BLD_GIC_A53A57_MMAP:
Achin Gupta4f6ad662013-10-25 09:08:21 +0100280 break;
281 default:
Andrew Thoelke90e31472014-06-26 14:27:26 +0100282 ERROR("Unsupported board build %x\n", bld);
283 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100284 }
285
286 /*
287 * The hbi field in the SYS_ID is 0x020 for the Base FVP & 0x010
288 * for the Foundation FVP.
289 */
290 switch (hbi) {
Dan Handley60eea552015-03-19 19:17:53 +0000291 case HBI_FOUNDATION_FVP:
Dan Handley60eea552015-03-19 19:17:53 +0000292 arm_config.flags = 0;
Andrew Thoelke90e31472014-06-26 14:27:26 +0100293
294 /*
295 * Check for supported revisions of Foundation FVP
296 * Allow future revisions to run but emit warning diagnostic
297 */
298 switch (rev) {
Dan Handley60eea552015-03-19 19:17:53 +0000299 case REV_FOUNDATION_FVP_V2_0:
300 case REV_FOUNDATION_FVP_V2_1:
301 case REV_FOUNDATION_FVP_v9_1:
Sandrine Bailleux4faa4a12016-09-22 09:46:50 +0100302 case REV_FOUNDATION_FVP_v9_6:
Andrew Thoelke90e31472014-06-26 14:27:26 +0100303 break;
304 default:
305 WARN("Unrecognized Foundation FVP revision %x\n", rev);
306 break;
307 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100308 break;
Dan Handley60eea552015-03-19 19:17:53 +0000309 case HBI_BASE_FVP:
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100310 arm_config.flags |= (ARM_CONFIG_BASE_MMAP | ARM_CONFIG_HAS_TZC);
Andrew Thoelke90e31472014-06-26 14:27:26 +0100311
312 /*
313 * Check for supported revisions
314 * Allow future revisions to run but emit warning diagnostic
315 */
316 switch (rev) {
Dan Handley60eea552015-03-19 19:17:53 +0000317 case REV_BASE_FVP_V0:
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100318 arm_config.flags |= ARM_CONFIG_FVP_HAS_CCI400;
319 break;
320 case REV_BASE_FVP_REVC:
Isla Mitchell84316352017-08-17 12:25:34 +0100321 arm_config.flags |= (ARM_CONFIG_FVP_HAS_SMMUV3 |
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100322 ARM_CONFIG_FVP_HAS_CCI5XX);
Andrew Thoelke90e31472014-06-26 14:27:26 +0100323 break;
324 default:
325 WARN("Unrecognized Base FVP revision %x\n", rev);
326 break;
327 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100328 break;
329 default:
Andrew Thoelke90e31472014-06-26 14:27:26 +0100330 ERROR("Unsupported board HBI number 0x%x\n", hbi);
331 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100332 }
Isla Mitchell84316352017-08-17 12:25:34 +0100333
334 /*
335 * We assume that the presence of MT bit, and therefore shifted
336 * affinities, is uniform across the platform: either all CPUs, or no
337 * CPUs implement it.
338 */
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000339 if ((read_mpidr_el1() & MPIDR_MT_MASK) != 0U)
Isla Mitchell84316352017-08-17 12:25:34 +0100340 arm_config.flags |= ARM_CONFIG_FVP_SHIFTED_AFF;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100341}
342
Vikram Kanigiri4991ecd2015-02-26 15:25:58 +0000343
Daniel Boulby4d010d02018-09-18 13:26:03 +0100344void __init fvp_interconnect_init(void)
Vikram Kanigiridbad1ba2014-04-24 11:02:16 +0100345{
Soby Mathew71237872016-03-24 10:12:42 +0000346#if FVP_INTERCONNECT_DRIVER == FVP_CCN
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100347 if (ccn_get_part0_id(PLAT_ARM_CCN_BASE) != CCN_502_PART0_ID) {
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000348 ERROR("Unrecognized CCN variant detected. Only CCN-502 is supported");
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100349 panic();
Soby Mathew71237872016-03-24 10:12:42 +0000350 }
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100351
352 plat_arm_interconnect_init();
353#else
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000354 uintptr_t cci_base = 0U;
355 const int *cci_map = NULL;
356 unsigned int map_size = 0U;
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100357
358 /* Initialize the right interconnect */
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000359 if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI5XX) != 0U) {
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100360 cci_base = PLAT_FVP_CCI5XX_BASE;
361 cci_map = fvp_cci5xx_map;
362 map_size = ARRAY_SIZE(fvp_cci5xx_map);
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000363 } else if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI400) != 0U) {
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100364 cci_base = PLAT_FVP_CCI400_BASE;
365 cci_map = fvp_cci400_map;
366 map_size = ARRAY_SIZE(fvp_cci400_map);
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000367 } else {
368 return;
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100369 }
370
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000371 assert(cci_base != 0U);
372 assert(cci_map != NULL);
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100373 cci_init(cci_base, cci_map, map_size);
374#endif
Dan Handleycae3ef92014-08-04 16:11:15 +0100375}
376
Vikram Kanigiri6355f232016-02-15 11:54:14 +0000377void fvp_interconnect_enable(void)
Dan Handleycae3ef92014-08-04 16:11:15 +0100378{
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100379#if FVP_INTERCONNECT_DRIVER == FVP_CCN
380 plat_arm_interconnect_enter_coherency();
381#else
382 unsigned int master;
383
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000384 if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
385 ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) {
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100386 master = get_interconnect_master();
387 cci_enable_snoop_dvm_reqs(master);
388 }
389#endif
Vikram Kanigiri4991ecd2015-02-26 15:25:58 +0000390}
391
Vikram Kanigiri6355f232016-02-15 11:54:14 +0000392void fvp_interconnect_disable(void)
Vikram Kanigiri4991ecd2015-02-26 15:25:58 +0000393{
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100394#if FVP_INTERCONNECT_DRIVER == FVP_CCN
395 plat_arm_interconnect_exit_coherency();
396#else
397 unsigned int master;
398
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000399 if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
400 ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) {
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100401 master = get_interconnect_master();
402 cci_disable_snoop_dvm_reqs(master);
403 }
404#endif
Vikram Kanigiridbad1ba2014-04-24 11:02:16 +0100405}
John Tsichritzisba597da2018-07-30 13:41:52 +0100406
Antonio Nino Diaz60e19f52018-09-25 11:37:23 +0100407#if TRUSTED_BOARD_BOOT
John Tsichritzisba597da2018-07-30 13:41:52 +0100408int plat_get_mbedtls_heap(void **heap_addr, size_t *heap_size)
409{
410 assert(heap_addr != NULL);
411 assert(heap_size != NULL);
412
413 return arm_get_mbedtls_heap(heap_addr, heap_size);
414}
415#endif
Alexei Fedorov1b597c22019-08-16 14:15:59 +0100416
417void fvp_timer_init(void)
418{
419#if FVP_USE_SP804_TIMER
420 /* Enable the clock override for SP804 timer 0, which means that no
421 * clock dividers are applied and the raw (35MHz) clock will be used.
422 */
423 mmio_write_32(V2M_SP810_BASE, FVP_SP810_CTRL_TIM0_OV);
424
425 /* Initialize delay timer driver using SP804 dual timer 0 */
426 sp804_timer_init(V2M_SP804_TIMER0_BASE,
427 SP804_TIMER_CLKMULT, SP804_TIMER_CLKDIV);
428#else
429 generic_delay_timer_init();
430
431 /* Enable System level generic timer */
432 mmio_write_32(ARM_SYS_CNTCTL_BASE + CNTCR_OFF,
433 CNTCR_FCREQ(0U) | CNTCR_EN);
434#endif /* FVP_USE_SP804_TIMER */
435}