blob: 7e3a0b622b95ef1bb2522a32dc2c4b529f42d96b [file] [log] [blame]
Jacky Bai58fdd602019-11-28 13:16:33 +08001/*
Jacky Baid76f0122022-03-14 17:14:26 +08002 * Copyright 2019-2022 NXP
Jacky Bai58fdd602019-11-28 13:16:33 +08003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <assert.h>
8#include <stdbool.h>
9
10#include <arch_helpers.h>
11#include <common/bl_common.h>
12#include <common/debug.h>
13#include <context.h>
14#include <drivers/arm/tzc380.h>
15#include <drivers/console.h>
16#include <drivers/generic_delay_timer.h>
17#include <lib/el3_runtime/context_mgmt.h>
18#include <lib/mmio.h>
19#include <lib/xlat_tables/xlat_tables_v2.h>
20#include <plat/common/platform.h>
21
22#include <gpc.h>
23#include <imx_aipstz.h>
24#include <imx_uart.h>
25#include <imx_rdc.h>
26#include <imx8m_caam.h>
Jacky Bai0a764952020-01-07 14:53:54 +080027#include <imx8m_csu.h>
Jacky Bai58fdd602019-11-28 13:16:33 +080028#include <platform_def.h>
29#include <plat_imx8.h>
30
Ji Luo99349c82020-02-21 16:32:53 +080031#define TRUSTY_PARAMS_LEN_BYTES (4096*2)
32
Jacky Bai58fdd602019-11-28 13:16:33 +080033static const mmap_region_t imx_mmap[] = {
34 GIC_MAP, AIPS_MAP, OCRAM_S_MAP, DDRC_MAP, {0},
35};
36
37static const struct aipstz_cfg aipstz[] = {
38 {IMX_AIPSTZ1, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
39 {IMX_AIPSTZ2, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
40 {IMX_AIPSTZ3, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
41 {IMX_AIPSTZ4, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
42 {0},
43};
44
45static const struct imx_rdc_cfg rdc[] = {
46 /* Master domain assignment */
Jacky Baid76f0122022-03-14 17:14:26 +080047 RDC_MDAn(RDC_MDA_M7, DID1),
Jacky Bai58fdd602019-11-28 13:16:33 +080048
49 /* peripherals domain permission */
Jacky Baid76f0122022-03-14 17:14:26 +080050 RDC_PDAPn(RDC_PDAP_UART4, D1R | D1W),
51 RDC_PDAPn(RDC_PDAP_UART2, D0R | D0W),
Jacky Bai58fdd602019-11-28 13:16:33 +080052
53 /* memory region */
54 RDC_MEM_REGIONn(16, 0x0, 0x0, 0xff),
55 RDC_MEM_REGIONn(17, 0x0, 0x0, 0xff),
56 RDC_MEM_REGIONn(18, 0x0, 0x0, 0xff),
57
58 /* Sentinel */
59 {0},
60};
61
Jacky Bai0a764952020-01-07 14:53:54 +080062static const struct imx_csu_cfg csu_cfg[] = {
63 /* peripherals csl setting */
64 CSU_CSLx(CSU_CSL_OCRAM, CSU_SEC_LEVEL_2, UNLOCKED),
65 CSU_CSLx(CSU_CSL_OCRAM_S, CSU_SEC_LEVEL_2, UNLOCKED),
66
67 /* master HP0~1 */
68
69 /* SA setting */
70
71 /* HP control setting */
72
73 /* Sentinel */
74 {0}
75};
76
77
Jacky Bai58fdd602019-11-28 13:16:33 +080078static entry_point_info_t bl32_image_ep_info;
79static entry_point_info_t bl33_image_ep_info;
80
81/* get SPSR for BL33 entry */
82static uint32_t get_spsr_for_bl33_entry(void)
83{
84 unsigned long el_status;
85 unsigned long mode;
86 uint32_t spsr;
87
88 /* figure out what mode we enter the non-secure world */
89 el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT;
90 el_status &= ID_AA64PFR0_ELX_MASK;
91
92 mode = (el_status) ? MODE_EL2 : MODE_EL1;
93
94 spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
95 return spsr;
96}
97
98static void bl31_tzc380_setup(void)
99{
100 unsigned int val;
101
102 val = mmio_read_32(IMX_IOMUX_GPR_BASE + 0x28);
103 if ((val & GPR_TZASC_EN) != GPR_TZASC_EN)
104 return;
105
106 tzc380_init(IMX_TZASC_BASE);
107
108 /*
109 * Need to substact offset 0x40000000 from CPU address when
110 * programming tzasc region for i.mx8mn.
111 */
112
113 /* Enable 1G-5G S/NS RW */
114 tzc380_configure_region(0, 0x00000000, TZC_ATTR_REGION_SIZE(TZC_REGION_SIZE_4G) |
115 TZC_ATTR_REGION_EN_MASK | TZC_ATTR_SP_ALL);
116}
117
118void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
119 u_register_t arg2, u_register_t arg3)
120{
121 static console_t console;
Jacky Baid5ede922021-04-16 14:31:09 +0800122 unsigned int val;
Jacky Bai58fdd602019-11-28 13:16:33 +0800123 int i;
124
125 /* Enable CSU NS access permission */
126 for (i = 0; i < 64; i++) {
127 mmio_write_32(IMX_CSU_BASE + i * 4, 0x00ff00ff);
128 }
129
130 imx_aipstz_init(aipstz);
131
132 imx_rdc_init(rdc);
133
Jacky Bai0a764952020-01-07 14:53:54 +0800134 imx_csu_init(csu_cfg);
135
136 /* config the ocram memory range for secure access */
Jacky Baid5ede922021-04-16 14:31:09 +0800137 mmio_write_32(IMX_IOMUX_GPR_BASE + 0x2c, 0x4c1);
138 val = mmio_read_32(IMX_IOMUX_GPR_BASE + 0x2c);
139 mmio_write_32(IMX_IOMUX_GPR_BASE + 0x2c, val | 0x3DFF0000);
Jacky Bai0a764952020-01-07 14:53:54 +0800140
Jacky Bai58fdd602019-11-28 13:16:33 +0800141 imx8m_caam_init();
142
143 console_imx_uart_register(IMX_BOOT_UART_BASE, IMX_BOOT_UART_CLK_IN_HZ,
144 IMX_CONSOLE_BAUDRATE, &console);
145 /* This console is only used for boot stage */
146 console_set_scope(&console, CONSOLE_FLAG_BOOT);
147
148 /*
149 * tell BL3-1 where the non-secure software image is located
150 * and the entry state information.
151 */
152 bl33_image_ep_info.pc = PLAT_NS_IMAGE_OFFSET;
153 bl33_image_ep_info.spsr = get_spsr_for_bl33_entry();
154 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
155
Ji Luo99349c82020-02-21 16:32:53 +0800156#if defined(SPD_opteed) || defined(SPD_trusty)
Jacky Bai58fdd602019-11-28 13:16:33 +0800157 /* Populate entry point information for BL32 */
158 SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0);
159 SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
160 bl32_image_ep_info.pc = BL32_BASE;
161 bl32_image_ep_info.spsr = 0;
162
Ji Luo99349c82020-02-21 16:32:53 +0800163#ifdef SPD_trusty
164 bl32_image_ep_info.args.arg0 = BL32_SIZE;
165 bl32_image_ep_info.args.arg1 = BL32_BASE;
166#endif
167
Jacky Bai58fdd602019-11-28 13:16:33 +0800168 /* Pass TEE base and size to bl33 */
169 bl33_image_ep_info.args.arg1 = BL32_BASE;
170 bl33_image_ep_info.args.arg2 = BL32_SIZE;
171#endif
172
173 bl31_tzc380_setup();
174}
175
176void bl31_plat_arch_setup(void)
177{
178 mmap_add_region(BL31_BASE, BL31_BASE, (BL31_LIMIT - BL31_BASE),
179 MT_MEMORY | MT_RW | MT_SECURE);
180 mmap_add_region(BL_CODE_BASE, BL_CODE_BASE, (BL_CODE_END - BL_CODE_BASE),
181 MT_MEMORY | MT_RO | MT_SECURE);
182#if USE_COHERENT_MEM
183 mmap_add_region(BL_COHERENT_RAM_BASE, BL_COHERENT_RAM_BASE,
184 (BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE),
185 MT_DEVICE | MT_RW | MT_SECURE);
186#endif
Ji Luo99349c82020-02-21 16:32:53 +0800187
188 /* Map TEE memory */
189 mmap_add_region(BL32_BASE, BL32_BASE, BL32_SIZE, MT_MEMORY | MT_RW);
190
Jacky Bai58fdd602019-11-28 13:16:33 +0800191 mmap_add(imx_mmap);
192
193 init_xlat_tables();
194
195 enable_mmu_el3(0);
196}
197
198void bl31_platform_setup(void)
199{
200 generic_delay_timer_init();
201
202 /* select the CKIL source to 32K OSC */
203 mmio_write_32(IMX_ANAMIX_BASE + ANAMIX_MISC_CTL, 0x1);
204
205 plat_gic_driver_init();
206 plat_gic_init();
207
208 imx_gpc_init();
209}
210
211entry_point_info_t *bl31_plat_get_next_image_ep_info(unsigned int type)
212{
213 if (type == NON_SECURE)
214 return &bl33_image_ep_info;
215 if (type == SECURE)
216 return &bl32_image_ep_info;
217
218 return NULL;
219}
220
221unsigned int plat_get_syscnt_freq2(void)
222{
223 return COUNTER_FREQUENCY;
224}
Ji Luo99349c82020-02-21 16:32:53 +0800225
226#ifdef SPD_trusty
227void plat_trusty_set_boot_args(aapcs64_params_t *args)
228{
229 args->arg0 = BL32_SIZE;
230 args->arg1 = BL32_BASE;
231 args->arg2 = TRUSTY_PARAMS_LEN_BYTES;
232}
233#endif