blob: ec4cf525eb3dc791243cd4cd560c1f1d346d05ed [file] [log] [blame]
Dan Handley5f0cdb02014-05-14 17:44:19 +01001/*
2 * Copyright (c) 2014, ARM Limited and Contributors. All rights reserved.
3 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
31#ifndef __PLATFORM_DEF_H__
32#define __PLATFORM_DEF_H__
33
34#include <arch.h>
35
36
37/*******************************************************************************
38 * Platform binary types for linking
39 ******************************************************************************/
40#define PLATFORM_LINKER_FORMAT "elf64-littleaarch64"
41#define PLATFORM_LINKER_ARCH aarch64
42
43/*******************************************************************************
44 * Generic platform constants
45 ******************************************************************************/
46
47/* Size of cacheable stacks */
48#define PLATFORM_STACK_SIZE 0x800
49
50/* Size of coherent stacks for debug and release builds */
51#if DEBUG
52#define PCPU_DV_MEM_STACK_SIZE 0x400
53#else
54#define PCPU_DV_MEM_STACK_SIZE 0x300
55#endif
56
57#define FIRMWARE_WELCOME_STR "Booting trusted firmware boot loader stage 1\n\r"
58
59/* Trusted Boot Firmware BL2 */
60#define BL2_IMAGE_NAME "bl2.bin"
61
62/* EL3 Runtime Firmware BL31 */
63#define BL31_IMAGE_NAME "bl31.bin"
64
65/* Secure Payload BL32 (Trusted OS) */
66#define BL32_IMAGE_NAME "bl32.bin"
67
68/* Non-Trusted Firmware BL33 */
69#define BL33_IMAGE_NAME "bl33.bin" /* e.g. UEFI */
70
71#define PLATFORM_CACHE_LINE_SIZE 64
72#define PLATFORM_CLUSTER_COUNT 2ull
73#define PLATFORM_CLUSTER0_CORE_COUNT 4
74#define PLATFORM_CLUSTER1_CORE_COUNT 4
75#define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER1_CORE_COUNT + \
76 PLATFORM_CLUSTER0_CORE_COUNT)
77#define PLATFORM_MAX_CPUS_PER_CLUSTER 4
Andrew Thoelke6c0b45d2014-06-20 00:36:14 +010078#define PLATFORM_NUM_AFFS (PLATFORM_CLUSTER_COUNT + \
79 PLATFORM_CORE_COUNT)
Dan Handley5f0cdb02014-05-14 17:44:19 +010080#define PRIMARY_CPU 0x0
81#define MAX_IO_DEVICES 3
82#define MAX_IO_HANDLES 4
83
84/*******************************************************************************
85 * Platform memory map related constants
86 ******************************************************************************/
87#define TZROM_BASE 0x00000000
88#define TZROM_SIZE 0x04000000
89
90#define TZRAM_BASE 0x04000000
91#define TZRAM_SIZE 0x40000
92
93/* Location of trusted dram on the base fvp */
94#define TZDRAM_BASE 0x06000000
95#define TZDRAM_SIZE 0x02000000
96
97/*******************************************************************************
98 * BL1 specific defines.
99 * BL1 RW data is relocated from ROM to RAM at runtime so we need 2 sets of
100 * addresses.
101 ******************************************************************************/
102#define BL1_RO_BASE TZROM_BASE
103#define BL1_RO_LIMIT (TZROM_BASE + TZROM_SIZE)
Sandrine Bailleuxa1b6db62014-06-16 16:12:27 +0100104/*
105 * Put BL1 RW at the top of the Trusted SRAM. BL1_RW_BASE is calculated using
106 * the current BL1 RW debug size plus a little space for growth.
107 */
108#define BL1_RW_BASE (TZRAM_BASE + TZRAM_SIZE - 0x6000)
109#define BL1_RW_LIMIT (TZRAM_BASE + TZRAM_SIZE)
Dan Handley5f0cdb02014-05-14 17:44:19 +0100110
111/*******************************************************************************
112 * BL2 specific defines.
113 ******************************************************************************/
Sandrine Bailleuxa1b6db62014-06-16 16:12:27 +0100114/*
115 * Put BL2 just below BL3-1. BL2_BASE is calculated using the current BL2 debug
116 * size plus a little space for growth.
117 */
118#define BL2_BASE (BL31_BASE - 0xC000)
119#define BL2_LIMIT BL31_BASE
Dan Handley5f0cdb02014-05-14 17:44:19 +0100120
121/*******************************************************************************
122 * BL31 specific defines.
123 ******************************************************************************/
Sandrine Bailleuxa1b6db62014-06-16 16:12:27 +0100124/*
125 * Put BL3-1 at the top of the Trusted SRAM. BL31_BASE is calculated using the
126 * current BL3-1 debug size plus a little space for growth.
127 */
128#define BL31_BASE (TZRAM_BASE + TZRAM_SIZE - 0x1D000)
129#define BL31_PROGBITS_LIMIT BL1_RW_BASE
130#define BL31_LIMIT (TZRAM_BASE + TZRAM_SIZE)
Dan Handley5f0cdb02014-05-14 17:44:19 +0100131
132/*******************************************************************************
133 * BL32 specific defines.
134 ******************************************************************************/
135/*
136 * On FVP, the TSP can execute either from Trusted SRAM or Trusted DRAM.
137 */
138#define TSP_IN_TZRAM 0
139#define TSP_IN_TZDRAM 1
140
141#if TSP_RAM_LOCATION_ID == TSP_IN_TZRAM
142# define TSP_SEC_MEM_BASE TZRAM_BASE
143# define TSP_SEC_MEM_SIZE TZRAM_SIZE
Sandrine Bailleuxa1b6db62014-06-16 16:12:27 +0100144# define BL32_BASE TZRAM_BASE
145# define BL32_PROGBITS_LIMIT BL2_BASE
146# define BL32_LIMIT BL31_BASE
Dan Handley5f0cdb02014-05-14 17:44:19 +0100147#elif TSP_RAM_LOCATION_ID == TSP_IN_TZDRAM
148# define TSP_SEC_MEM_BASE TZDRAM_BASE
149# define TSP_SEC_MEM_SIZE TZDRAM_SIZE
150# define BL32_BASE (TZDRAM_BASE + 0x2000)
151# define BL32_LIMIT (TZDRAM_BASE + (1 << 21))
152#else
153# error "Unsupported TSP_RAM_LOCATION_ID value"
154#endif
155
156/*******************************************************************************
157 * Platform specific page table and MMU setup constants
158 ******************************************************************************/
159#define ADDR_SPACE_SIZE (1ull << 32)
Andrew Thoelke15f195b2014-06-20 12:23:20 +0100160#define MAX_XLAT_TABLES 2
Dan Handley5f0cdb02014-05-14 17:44:19 +0100161#define MAX_MMAP_REGIONS 16
162
163/*******************************************************************************
164 * ID of the secure physical generic timer interrupt.
165 ******************************************************************************/
166#define IRQ_SEC_PHY_TIMER 29
167
168/*******************************************************************************
169 * CCI-400 related constants
170 ******************************************************************************/
171#define CCI400_BASE 0x2c090000
172#define CCI400_SL_IFACE_CLUSTER0 3
173#define CCI400_SL_IFACE_CLUSTER1 4
174#define CCI400_SL_IFACE_INDEX(mpidr) (mpidr & MPIDR_CLUSTER_MASK ? \
175 CCI400_SL_IFACE_CLUSTER1 : \
176 CCI400_SL_IFACE_CLUSTER0)
177
178
179/*******************************************************************************
180 * Declarations and constants to access the mailboxes safely. Each mailbox is
181 * aligned on the biggest cache line size in the platform. This is known only
182 * to the platform as it might have a combination of integrated and external
183 * caches. Such alignment ensures that two maiboxes do not sit on the same cache
184 * line at any cache level. They could belong to different cpus/clusters &
185 * get written while being protected by different locks causing corruption of
186 * a valid mailbox address.
187 ******************************************************************************/
188#define CACHE_WRITEBACK_SHIFT 6
189#define CACHE_WRITEBACK_GRANULE (1 << CACHE_WRITEBACK_SHIFT)
190
191
192#endif /* __PLATFORM_DEF_H__ */