blob: 7e3789c65ed2d42d5d58ff827bfa6994ef54694f [file] [log] [blame]
Varun Wadekar08438e22015-05-19 16:48:04 +05301/*
Varun Wadekar51a5e592019-01-02 17:53:15 -08002 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
Varun Wadekar08438e22015-05-19 16:48:04 +05303 *
dp-arm82cb2c12017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Varun Wadekar08438e22015-05-19 16:48:04 +05305 */
6
Antonio Nino Diazc3cf06f2018-11-08 10:20:19 +00007#ifndef TEGRA_DEF_H
8#define TEGRA_DEF_H
Varun Wadekar08438e22015-05-19 16:48:04 +05309
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000010#include <lib/utils_def.h>
Varun Wadekar70cb6922017-04-24 14:17:12 -070011
Varun Wadekar08438e22015-05-19 16:48:04 +053012/*******************************************************************************
Varun Wadekar94c672e2015-07-03 16:31:28 +053013 * Power down state IDs
14 ******************************************************************************/
Varun Wadekar70cb6922017-04-24 14:17:12 -070015#define PSTATE_ID_CORE_POWERDN U(7)
16#define PSTATE_ID_CLUSTER_IDLE U(16)
Varun Wadekar70cb6922017-04-24 14:17:12 -070017#define PSTATE_ID_SOC_POWERDN U(27)
Varun Wadekar94c672e2015-07-03 16:31:28 +053018
19/*******************************************************************************
20 * This value is used by the PSCI implementation during the `SYSTEM_SUSPEND`
21 * call as the `state-id` field in the 'power state' parameter.
22 ******************************************************************************/
23#define PLAT_SYS_SUSPEND_STATE_ID PSTATE_ID_SOC_POWERDN
24
25/*******************************************************************************
Varun Wadekar9f9bafa2016-01-19 13:55:19 -080026 * Platform power states (used by PSCI framework)
27 *
28 * - PLAT_MAX_RET_STATE should be less than lowest PSTATE_ID
29 * - PLAT_MAX_OFF_STATE should be greater than the highest PSTATE_ID
30 ******************************************************************************/
Varun Wadekar70cb6922017-04-24 14:17:12 -070031#define PLAT_MAX_RET_STATE U(1)
32#define PLAT_MAX_OFF_STATE (PSTATE_ID_SOC_POWERDN + U(1))
Varun Wadekar9f9bafa2016-01-19 13:55:19 -080033
34/*******************************************************************************
Steven Kao1d11f732018-02-09 20:50:02 +080035 * Chip specific page table and MMU setup constants
36 ******************************************************************************/
37#define PLAT_PHY_ADDR_SPACE_SIZE (ULL(1) << 35)
38#define PLAT_VIRT_ADDR_SPACE_SIZE (ULL(1) << 35)
39
40/*******************************************************************************
Varun Wadekarc33473d2018-03-19 15:19:28 -070041 * SC7 entry firmware's header size
42 ******************************************************************************/
43#define SC7ENTRY_FW_HEADER_SIZE_BYTES U(0x400)
44
45/*******************************************************************************
Varun Wadekardd1a71f2017-05-05 09:20:59 -070046 * iRAM memory constants
47 ******************************************************************************/
Varun Wadekar3ca3c272018-02-27 14:33:57 -080048#define TEGRA_IRAM_BASE U(0x40000000)
Varun Wadekar2d5560f2018-03-05 10:19:37 -080049#define TEGRA_IRAM_A_SIZE U(0x10000) /* 64KB */
Varun Wadekar3ca3c272018-02-27 14:33:57 -080050#define TEGRA_IRAM_SIZE U(40000) /* 256KB */
Varun Wadekardd1a71f2017-05-05 09:20:59 -070051
52/*******************************************************************************
Varun Wadekar08438e22015-05-19 16:48:04 +053053 * GIC memory map
54 ******************************************************************************/
Varun Wadekar70cb6922017-04-24 14:17:12 -070055#define TEGRA_GICD_BASE U(0x50041000)
56#define TEGRA_GICC_BASE U(0x50042000)
Varun Wadekar08438e22015-05-19 16:48:04 +053057
58/*******************************************************************************
Varun Wadekar51a5e592019-01-02 17:53:15 -080059 * Secure IRQ definitions
60 ******************************************************************************/
61#define TEGRA210_WDT_CPU_LEGACY_FIQ U(28)
62
63/*******************************************************************************
Varun Wadekar42ca2d82015-07-27 13:00:50 +053064 * Tegra Memory Select Switch Controller constants
65 ******************************************************************************/
Varun Wadekar70cb6922017-04-24 14:17:12 -070066#define TEGRA_MSELECT_BASE U(0x50060000)
Varun Wadekar42ca2d82015-07-27 13:00:50 +053067
Varun Wadekar70cb6922017-04-24 14:17:12 -070068#define MSELECT_CONFIG U(0x0)
69#define ENABLE_WRAP_INCR_MASTER2_BIT (U(1) << U(29))
70#define ENABLE_WRAP_INCR_MASTER1_BIT (U(1) << U(28))
71#define ENABLE_WRAP_INCR_MASTER0_BIT (U(1) << U(27))
72#define UNSUPPORTED_TX_ERR_MASTER2_BIT (U(1) << U(25))
73#define UNSUPPORTED_TX_ERR_MASTER1_BIT (U(1) << U(24))
Varun Wadekar42ca2d82015-07-27 13:00:50 +053074#define ENABLE_UNSUP_TX_ERRORS (UNSUPPORTED_TX_ERR_MASTER2_BIT | \
75 UNSUPPORTED_TX_ERR_MASTER1_BIT)
76#define ENABLE_WRAP_TO_INCR_BURSTS (ENABLE_WRAP_INCR_MASTER2_BIT | \
77 ENABLE_WRAP_INCR_MASTER1_BIT | \
78 ENABLE_WRAP_INCR_MASTER0_BIT)
79
80/*******************************************************************************
Varun Wadekardd1a71f2017-05-05 09:20:59 -070081 * Tegra Resource Semaphore constants
82 ******************************************************************************/
83#define TEGRA_RES_SEMA_BASE 0x60001000UL
84#define STA_OFFSET 0UL
85#define SET_OFFSET 4UL
86#define CLR_OFFSET 8UL
87
88/*******************************************************************************
89 * Tegra Primary Interrupt Controller constants
90 ******************************************************************************/
91#define TEGRA_PRI_ICTLR_BASE 0x60004000UL
92#define CPU_IEP_FIR_SET 0x18UL
93
94/*******************************************************************************
Varun Wadekar08438e22015-05-19 16:48:04 +053095 * Tegra micro-seconds timer constants
96 ******************************************************************************/
Varun Wadekar70cb6922017-04-24 14:17:12 -070097#define TEGRA_TMRUS_BASE U(0x60005010)
98#define TEGRA_TMRUS_SIZE U(0x1000)
Varun Wadekar08438e22015-05-19 16:48:04 +053099
100/*******************************************************************************
101 * Tegra Clock and Reset Controller constants
102 ******************************************************************************/
Varun Wadekar70cb6922017-04-24 14:17:12 -0700103#define TEGRA_CAR_RESET_BASE U(0x60006000)
Varun Wadekar2d5560f2018-03-05 10:19:37 -0800104#define TEGRA_BOND_OUT_H U(0x74)
105#define APB_DMA_LOCK_BIT (U(1) << 2)
106#define AHB_DMA_LOCK_BIT (U(1) << 1)
107#define TEGRA_BOND_OUT_U U(0x78)
108#define IRAM_D_LOCK_BIT (U(1) << 23)
109#define IRAM_C_LOCK_BIT (U(1) << 22)
110#define IRAM_B_LOCK_BIT (U(1) << 21)
Varun Wadekarf5f64e42017-04-26 08:31:50 -0700111#define TEGRA_GPU_RESET_REG_OFFSET U(0x28C)
Jeetesh Burman3e28e932018-01-22 15:40:08 +0530112#define TEGRA_GPU_RESET_GPU_SET_OFFSET U(0x290)
Varun Wadekarf5f64e42017-04-26 08:31:50 -0700113#define GPU_RESET_BIT (U(1) << 24)
Jeetesh Burman3e28e932018-01-22 15:40:08 +0530114#define GPU_SET_BIT (U(1) << 24)
Varun Wadekar2d5560f2018-03-05 10:19:37 -0800115#define TEGRA_RST_DEV_SET_Y U(0x2a8)
116#define NVENC_RESET_BIT (U(1) << 27)
117#define TSECB_RESET_BIT (U(1) << 14)
118#define APE_RESET_BIT (U(1) << 6)
119#define NVJPG_RESET_BIT (U(1) << 3)
120#define NVDEC_RESET_BIT (U(1) << 2)
121#define TEGRA_RST_DEV_SET_L U(0x300)
122#define HOST1X_RESET_BIT (U(1) << 28)
123#define ISP_RESET_BIT (U(1) << 23)
124#define USBD_RESET_BIT (U(1) << 22)
125#define VI_RESET_BIT (U(1) << 20)
126#define SDMMC4_RESET_BIT (U(1) << 15)
127#define SDMMC1_RESET_BIT (U(1) << 14)
128#define SDMMC2_RESET_BIT (U(1) << 9)
129#define TEGRA_RST_DEV_SET_H U(0x308)
130#define USB2_RESET_BIT (U(1) << 26)
131#define APBDMA_RESET_BIT (U(1) << 2)
132#define AHBDMA_RESET_BIT (U(1) << 1)
133#define TEGRA_RST_DEV_SET_U U(0x310)
134#define XUSB_DEV_RESET_BIT (U(1) << 31)
135#define XUSB_HOST_RESET_BIT (U(1) << 25)
136#define TSEC_RESET_BIT (U(1) << 19)
137#define PCIE_RESET_BIT (U(1) << 6)
138#define SDMMC3_RESET_BIT (U(1) << 5)
139#define TEGRA_RST_DEVICES_V U(0x358)
140#define TEGRA_RST_DEVICES_W U(0x35C)
141#define ENTROPY_CLK_ENB_BIT (U(1) << 21)
142#define TEGRA_CLK_OUT_ENB_V U(0x360)
143#define SE_CLK_ENB_BIT (U(1) << 31)
144#define TEGRA_CLK_OUT_ENB_W U(0x364)
145#define ENTROPY_RESET_BIT (U(1) << 21)
146#define TEGRA_RST_DEV_SET_V U(0x430)
147#define SE_RESET_BIT (U(1) << 31)
148#define HDA_RESET_BIT (U(1) << 29)
149#define SATA_RESET_BIT (U(1) << 28)
Varun Wadekardd1a71f2017-05-05 09:20:59 -0700150#define TEGRA_RST_DEV_CLR_V U(0x434)
151#define TEGRA_CLK_ENB_V U(0x440)
Varun Wadekar08438e22015-05-19 16:48:04 +0530152
153/*******************************************************************************
154 * Tegra Flow Controller constants
155 ******************************************************************************/
Varun Wadekar70cb6922017-04-24 14:17:12 -0700156#define TEGRA_FLOWCTRL_BASE U(0x60007000)
Varun Wadekar08438e22015-05-19 16:48:04 +0530157
158/*******************************************************************************
Marvin Hsuce3c97c2017-04-11 11:00:48 +0800159 * Tegra AHB arbitration controller
160 ******************************************************************************/
161#define TEGRA_AHB_ARB_BASE 0x6000C000UL
162
163/*******************************************************************************
Varun Wadekar08438e22015-05-19 16:48:04 +0530164 * Tegra Secure Boot Controller constants
165 ******************************************************************************/
Varun Wadekar70cb6922017-04-24 14:17:12 -0700166#define TEGRA_SB_BASE U(0x6000C200)
Varun Wadekar08438e22015-05-19 16:48:04 +0530167
168/*******************************************************************************
169 * Tegra Exception Vectors constants
170 ******************************************************************************/
Varun Wadekar70cb6922017-04-24 14:17:12 -0700171#define TEGRA_EVP_BASE U(0x6000F000)
Varun Wadekar08438e22015-05-19 16:48:04 +0530172
173/*******************************************************************************
Varun Wadekare954ab82016-07-20 10:28:51 -0700174 * Tegra Miscellaneous register constants
175 ******************************************************************************/
Varun Wadekar70cb6922017-04-24 14:17:12 -0700176#define TEGRA_MISC_BASE U(0x70000000)
177#define HARDWARE_REVISION_OFFSET U(0x804)
Varun Wadekar7db077f2018-02-13 20:31:12 -0800178#define PINMUX_AUX_DVFS_PWM U(0x3184)
179#define PINMUX_PWM_TRISTATE (U(1) << 4)
Varun Wadekare954ab82016-07-20 10:28:51 -0700180
181/*******************************************************************************
Varun Wadekare1084212015-10-29 10:37:28 +0530182 * Tegra UART controller base addresses
183 ******************************************************************************/
Varun Wadekar70cb6922017-04-24 14:17:12 -0700184#define TEGRA_UARTA_BASE U(0x70006000)
185#define TEGRA_UARTB_BASE U(0x70006040)
186#define TEGRA_UARTC_BASE U(0x70006200)
187#define TEGRA_UARTD_BASE U(0x70006300)
188#define TEGRA_UARTE_BASE U(0x70006400)
Varun Wadekare1084212015-10-29 10:37:28 +0530189
190/*******************************************************************************
Marvin Hsu5ed17552017-04-11 11:00:48 +0800191 * Tegra Fuse Controller related constants
192 ******************************************************************************/
193#define TEGRA_FUSE_BASE 0x7000F800UL
194#define FUSE_BOOT_SECURITY_INFO 0x268UL
195#define FUSE_ATOMIC_SAVE_CARVEOUT_EN (0x1U << 7)
Samuel Payne620b2232017-06-15 21:12:45 -0700196#define FUSE_JTAG_SECUREID_VALID (0x104UL)
197#define ECID_VALID (0x1UL)
Marvin Hsu5ed17552017-04-11 11:00:48 +0800198
199
200/*******************************************************************************
Varun Wadekar08438e22015-05-19 16:48:04 +0530201 * Tegra Power Mgmt Controller constants
202 ******************************************************************************/
Varun Wadekar70cb6922017-04-24 14:17:12 -0700203#define TEGRA_PMC_BASE U(0x7000E400)
kalyani chidambaramfdc08e22018-03-06 16:36:57 -0800204#define TEGRA_PMC_SIZE U(0xC00) /* 3k */
Varun Wadekar08438e22015-05-19 16:48:04 +0530205
206/*******************************************************************************
Varun Wadekardd1a71f2017-05-05 09:20:59 -0700207 * Tegra Atomics constants
208 ******************************************************************************/
209#define TEGRA_ATOMICS_BASE 0x70016000UL
210#define TRIGGER0_REG_OFFSET 0UL
211#define TRIGGER_WIDTH_SHIFT 4UL
212#define TRIGGER_ID_SHIFT 16UL
213#define RESULT0_REG_OFFSET 0xC00UL
214
215/*******************************************************************************
Varun Wadekar08438e22015-05-19 16:48:04 +0530216 * Tegra Memory Controller constants
217 ******************************************************************************/
Varun Wadekar70cb6922017-04-24 14:17:12 -0700218#define TEGRA_MC_BASE U(0x70019000)
Varun Wadekar08438e22015-05-19 16:48:04 +0530219
Harvey Hsieh650d9c52017-08-21 15:01:53 +0800220/* Memory Controller Interrupt Status */
221#define MC_INTSTATUS 0x00U
222
Varun Wadekar02588402016-12-12 16:14:57 -0800223/* TZDRAM carveout configuration registers */
Varun Wadekar70cb6922017-04-24 14:17:12 -0700224#define MC_SECURITY_CFG0_0 U(0x70)
225#define MC_SECURITY_CFG1_0 U(0x74)
226#define MC_SECURITY_CFG3_0 U(0x9BC)
Varun Wadekar02588402016-12-12 16:14:57 -0800227
228/* Video Memory carveout configuration registers */
Varun Wadekar70cb6922017-04-24 14:17:12 -0700229#define MC_VIDEO_PROTECT_BASE_HI U(0x978)
230#define MC_VIDEO_PROTECT_BASE_LO U(0x648)
231#define MC_VIDEO_PROTECT_SIZE_MB U(0x64c)
Varun Wadekar02588402016-12-12 16:14:57 -0800232
Samuel Payne86d0a522017-06-12 16:38:23 -0700233/* SMMU configuration registers*/
Anthony Zhouaa64c5f2017-07-26 17:16:54 +0800234#define MC_SMMU_PPCS_ASID_0 0x270U
Samuel Payne86d0a522017-06-12 16:38:23 -0700235#define PPCS_SMMU_ENABLE (0x1U << 31)
236
Varun Wadekar06b19d52015-12-30 15:06:41 -0800237/*******************************************************************************
Varun Wadekar7db077f2018-02-13 20:31:12 -0800238 * Tegra CLDVFS constants
239 ******************************************************************************/
240#define TEGRA_CL_DVFS_BASE U(0x70110000)
241#define DVFS_DFLL_CTRL U(0x00)
242#define ENABLE_OPEN_LOOP U(1)
243#define ENABLE_CLOSED_LOOP U(2)
244#define DVFS_DFLL_OUTPUT_CFG U(0x20)
245#define DFLL_OUTPUT_CFG_I2C_EN_BIT (U(1) << 30)
246#define DFLL_OUTPUT_CFG_CLK_EN_BIT (U(1) << 6)
247
248/*******************************************************************************
Marvin Hsuce3c97c2017-04-11 11:00:48 +0800249 * Tegra SE constants
250 ******************************************************************************/
251#define TEGRA_SE1_BASE U(0x70012000)
252#define TEGRA_SE2_BASE U(0x70412000)
253#define TEGRA_PKA1_BASE U(0x70420000)
254#define TEGRA_SE2_RANGE_SIZE U(0x2000)
255#define SE_TZRAM_SECURITY U(0x4)
256
257/*******************************************************************************
Varun Wadekar06b19d52015-12-30 15:06:41 -0800258 * Tegra TZRAM constants
259 ******************************************************************************/
Varun Wadekar70cb6922017-04-24 14:17:12 -0700260#define TEGRA_TZRAM_BASE U(0x7C010000)
261#define TEGRA_TZRAM_SIZE U(0x10000)
Varun Wadekar06b19d52015-12-30 15:06:41 -0800262
Marvin Hsu5ed17552017-04-11 11:00:48 +0800263/*******************************************************************************
264 * Tegra TZRAM carveout constants
265 ******************************************************************************/
266#define TEGRA_TZRAM_CARVEOUT_BASE U(0x7C04C000)
267#define TEGRA_TZRAM_CARVEOUT_SIZE U(0x4000)
268
Antonio Nino Diazc3cf06f2018-11-08 10:20:19 +0000269#endif /* TEGRA_DEF_H */