blob: 1c01483da6b282793c96b0b6edbaac3a40b02063 [file] [log] [blame]
Gavin Liua65fadf2024-10-21 14:22:19 +08001/*
Kai Liang4ba679d2024-12-28 21:25:21 +08002 * Copyright (c) 2025, Mediatek Inc. All rights reserved.
Gavin Liua65fadf2024-10-21 14:22:19 +08003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#ifndef PLATFORM_DEF_H
8#define PLATFORM_DEF_H
9
10#include <arch.h>
11#include <plat/common/common_def.h>
12
13#include <arch_def.h>
14
15#define PLAT_PRIMARY_CPU (0x0)
16
17#define MT_GIC_BASE (0x0C400000)
18#define MCUCFG_BASE (0x0C000000)
19#define MCUCFG_REG_SIZE (0x50000)
20#define IO_PHYS (0x10000000)
21
Kai Liang4ba679d2024-12-28 21:25:21 +080022#define MT_UTILITYBUS_BASE (0x0C800000)
23#define MT_UTILITYBUS_SIZE (0x800000)
24
Gavin Liua65fadf2024-10-21 14:22:19 +080025/* Aggregate of all devices for MMU mapping */
26#define MTK_DEV_RNG1_BASE (IO_PHYS)
27#define MTK_DEV_RNG1_SIZE (0x10000000)
28
29#define TOPCKGEN_BASE (IO_PHYS)
30
31/*******************************************************************************
32 * AUDIO related constants
33 ******************************************************************************/
34#define AUDIO_BASE (IO_PHYS + 0x0a110000)
35
36/*******************************************************************************
Karl Li0781f782024-11-14 15:46:27 +080037 * APUSYS related constants
38 ******************************************************************************/
39#define APUSYS_BASE (IO_PHYS + 0x09000000)
Karl Li5e5c57d2024-11-14 20:21:31 +080040#define APU_MD32_SYSCTRL (IO_PHYS + 0x09001000)
41#define APU_MD32_WDT (IO_PHYS + 0x09002000)
42#define APU_LOGTOP (IO_PHYS + 0x09024000)
Karl Lif31932b2024-11-14 20:26:04 +080043#define APUSYS_CTRL_DAPC_RCX_BASE (IO_PHYS + 0x09030000)
Karl Li5e5c57d2024-11-14 20:21:31 +080044#define APU_REVISER (IO_PHYS + 0x0903C000)
Karl Lie534d4f2024-11-15 11:01:03 +080045#define APU_RCX_UPRV_TCU (IO_PHYS + 0x09060000)
46#define APU_RCX_EXTM_TCU (IO_PHYS + 0x09061000)
47#define APU_CMU_TOP (IO_PHYS + 0x09067000)
Karl Li0781f782024-11-14 15:46:27 +080048#define APUSYS_CE_BASE (IO_PHYS + 0x090B0000)
Karl Li5e5c57d2024-11-14 20:21:31 +080049#define APU_ARE_REG_BASE (IO_PHYS + 0x090B0000)
Karl Lie534d4f2024-11-15 11:01:03 +080050#define APU_RCX_VCORE_CONFIG (IO_PHYS + 0x090E0000)
Karl Li83f836c2024-11-14 16:18:54 +080051#define APU_AO_CTRL (IO_PHYS + 0x090F2000)
Karl Li9059a372024-11-14 16:04:49 +080052#define APU_SEC_CON (IO_PHYS + 0x090F5000)
Karl Li31a0b872024-11-14 15:56:00 +080053#define APUSYS_CTRL_DAPC_AO_BASE (IO_PHYS + 0x090FC000)
Karl Li0781f782024-11-14 15:46:27 +080054
55#define APU_MBOX0 (0x4C200000)
Karl Li5e5c57d2024-11-14 20:21:31 +080056#define APU_MD32_TCM (0x4D000000)
Karl Li0781f782024-11-14 15:46:27 +080057
Karl Li5e5c57d2024-11-14 20:21:31 +080058#define APU_MD32_TCM_SZ (0x50000)
Karl Li83f836c2024-11-14 16:18:54 +080059#define APU_MBOX0_SZ (0x100000)
60#define APU_INFRA_BASE (0x1002C000)
61#define APU_INFRA_SZ (0x1000)
62
Karl Li5e5c57d2024-11-14 20:21:31 +080063#define APU_RESERVE_MEMORY (0x95000000)
64#define APU_SEC_INFO_OFFSET (0x100000)
65#define APU_RESERVE_SIZE (0x1400000)
66
Karl Li0781f782024-11-14 15:46:27 +080067/*******************************************************************************
Gavin Liua65fadf2024-10-21 14:22:19 +080068 * SPM related constants
69 ******************************************************************************/
70#define SPM_BASE (IO_PHYS + 0x0C004000)
Kai Liang4ba679d2024-12-28 21:25:21 +080071#define SPM_REG_SIZE (0x1000)
72#define SPM_SRAM_BASE (IO_PHYS + 0x0C00C000)
73#define SPM_SRAM_REG_SIZE (0x1000)
74#define SPM_PBUS_BASE (IO_PHYS + 0x0C00D000)
75#define SPM_PBUS_REG_SIZE (0x1000)
76
77#ifdef SPM_BASE
78#define SPM_EXT_INT_WAKEUP_REQ (SPM_BASE + 0x210)
79#define SPM_EXT_INT_WAKEUP_REQ_SET (SPM_BASE + 0x214)
80#define SPM_EXT_INT_WAKEUP_REQ_CLR (SPM_BASE + 0x218)
81#define SPM_CPU_BUCK_ISO_CON (SPM_BASE + 0xEF8)
82#define SPM_CPU_BUCK_ISO_DEFAUT (0x0)
83#define SPM_AUDIO_PWR_CON (SPM_BASE + 0xE4C)
84#endif
Gavin Liua65fadf2024-10-21 14:22:19 +080085
86/*******************************************************************************
Cathy Xu4cb9f2a2024-02-27 17:07:31 +080087 * GPIO related constants
88 ******************************************************************************/
89#define GPIO_BASE (IO_PHYS + 0x0002D000)
90#define RGU_BASE (IO_PHYS + 0x0C00B000)
91#define DRM_BASE (IO_PHYS + 0x0000D000)
92#define IOCFG_RT_BASE (IO_PHYS + 0x02000000)
93#define IOCFG_RM1_BASE (IO_PHYS + 0x02020000)
94#define IOCFG_RM2_BASE (IO_PHYS + 0x02040000)
95#define IOCFG_RB_BASE (IO_PHYS + 0x02060000)
96#define IOCFG_BM1_BASE (IO_PHYS + 0x02820000)
97#define IOCFG_BM2_BASE (IO_PHYS + 0x02840000)
98#define IOCFG_BM3_BASE (IO_PHYS + 0x02860000)
99#define IOCFG_LT_BASE (IO_PHYS + 0x03000000)
100#define IOCFG_LM1_BASE (IO_PHYS + 0x03020000)
101#define IOCFG_LM2_BASE (IO_PHYS + 0x03040000)
102#define IOCFG_LB1_BASE (IO_PHYS + 0x030f0000)
103#define IOCFG_LB2_BASE (IO_PHYS + 0x03110000)
104#define IOCFG_TM1_BASE (IO_PHYS + 0x03800000)
105#define IOCFG_TM2_BASE (IO_PHYS + 0x03820000)
106#define IOCFG_TM3_BASE (IO_PHYS + 0x03860000)
107
108/*******************************************************************************
Gavin Liua65fadf2024-10-21 14:22:19 +0800109 * UART related constants
110 ******************************************************************************/
111#define UART0_BASE (IO_PHYS + 0x06000000)
112#define UART_BAUDRATE (115200)
113
114/*******************************************************************************
Hope Wangadf73ae2024-12-13 16:21:01 +0800115 * PMIF address
116 ******************************************************************************/
117#define PMIF_SPMI_M_BASE (IO_PHYS + 0x0C01A000)
118#define PMIF_SPMI_P_BASE (IO_PHYS + 0x0C018000)
119#define PMIF_SPMI_SIZE 0x1000
120
121/*******************************************************************************
122 * SPMI address
123 ******************************************************************************/
124#define SPMI_MST_M_BASE (IO_PHYS + 0x0C01C000)
125#define SPMI_MST_P_BASE (IO_PHYS + 0x0C01C800)
126#define SPMI_MST_SIZE 0x1000
127
128/*******************************************************************************
Gavin Liua65fadf2024-10-21 14:22:19 +0800129 * Infra IOMMU related constants
130 ******************************************************************************/
131#define INFRACFG_AO_BASE (IO_PHYS + 0x00001000)
132#define INFRACFG_AO_MEM_BASE (IO_PHYS + 0x00404000)
133#define PERICFG_AO_BASE (IO_PHYS + 0x06630000)
134#define PERICFG_AO_REG_SIZE (0x1000)
135
136/*******************************************************************************
137 * GIC-600 & interrupt handling related constants
138 ******************************************************************************/
139/* Base MTK_platform compatible GIC memory map */
140#define BASE_GICD_BASE (MT_GIC_BASE)
141#define MT_GIC_RDIST_BASE (MT_GIC_BASE + 0x40000)
142#define MTK_GIC_REG_SIZE 0x400000
143
144/*******************************************************************************
145 * MM IOMMU & SMI related constants
146 ******************************************************************************/
147#define SMI_LARB_0_BASE (IO_PHYS + 0x0c022000)
148#define SMI_LARB_1_BASE (IO_PHYS + 0x0c023000)
149#define SMI_LARB_2_BASE (IO_PHYS + 0x0c102000)
150#define SMI_LARB_3_BASE (IO_PHYS + 0x0c103000)
151#define SMI_LARB_4_BASE (IO_PHYS + 0x04013000)
152#define SMI_LARB_5_BASE (IO_PHYS + 0x04f02000)
153#define SMI_LARB_6_BASE (IO_PHYS + 0x04f03000)
154#define SMI_LARB_7_BASE (IO_PHYS + 0x04e04000)
155#define SMI_LARB_9_BASE (IO_PHYS + 0x05001000)
156#define SMI_LARB_10_BASE (IO_PHYS + 0x05120000)
157#define SMI_LARB_11A_BASE (IO_PHYS + 0x05230000)
158#define SMI_LARB_11B_BASE (IO_PHYS + 0x05530000)
159#define SMI_LARB_11C_BASE (IO_PHYS + 0x05630000)
160#define SMI_LARB_12_BASE (IO_PHYS + 0x05340000)
161#define SMI_LARB_13_BASE (IO_PHYS + 0x06001000)
162#define SMI_LARB_14_BASE (IO_PHYS + 0x06002000)
163#define SMI_LARB_15_BASE (IO_PHYS + 0x05140000)
164#define SMI_LARB_16A_BASE (IO_PHYS + 0x06008000)
165#define SMI_LARB_16B_BASE (IO_PHYS + 0x0600a000)
166#define SMI_LARB_17A_BASE (IO_PHYS + 0x06009000)
167#define SMI_LARB_17B_BASE (IO_PHYS + 0x0600b000)
168#define SMI_LARB_19_BASE (IO_PHYS + 0x0a010000)
169#define SMI_LARB_21_BASE (IO_PHYS + 0x0802e000)
170#define SMI_LARB_23_BASE (IO_PHYS + 0x0800d000)
171#define SMI_LARB_27_BASE (IO_PHYS + 0x07201000)
172#define SMI_LARB_28_BASE (IO_PHYS + 0x00000000)
173#define SMI_LARB_REG_RNG_SIZE (0x1000)
174
175/*******************************************************************************
176 * APMIXEDSYS related constants
177 ******************************************************************************/
178#define APMIXEDSYS (IO_PHYS + 0x0000C000)
179
180/*******************************************************************************
181 * VPPSYS related constants
182 ******************************************************************************/
183#define VPPSYS0_BASE (IO_PHYS + 0x04000000)
184#define VPPSYS1_BASE (IO_PHYS + 0x04f00000)
185
186/*******************************************************************************
187 * VDOSYS related constants
188 ******************************************************************************/
189#define VDOSYS0_BASE (IO_PHYS + 0x0C01D000)
190#define VDOSYS1_BASE (IO_PHYS + 0x0C100000)
191
192/*******************************************************************************
Mac Shen3e43d1d2024-12-10 14:15:20 +0800193 * DP related constants
194 ******************************************************************************/
195#define EDP_SEC_BASE (IO_PHYS + 0x2EC50000)
196#define DP_SEC_BASE (IO_PHYS + 0x2EC10000)
197#define EDP_SEC_SIZE (0x1000)
198#define DP_SEC_SIZE (0x1000)
199
200/*******************************************************************************
Gavin Liua65fadf2024-10-21 14:22:19 +0800201 * EMI MPU related constants
202 *******************************************************************************/
Gavin Liu39f5e272024-12-31 14:34:00 +0800203#define EMI_MPU_BASE (IO_PHYS + 0x00428000)
204#define SUB_EMI_MPU_BASE (IO_PHYS + 0x00528000)
205#define EMI_SLB_BASE (IO_PHYS + 0x0042e000)
206#define SUB_EMI_SLB_BASE (IO_PHYS + 0x0052e000)
207#define CHN0_EMI_APB_BASE (IO_PHYS + 0x00201000)
208#define CHN1_EMI_APB_BASE (IO_PHYS + 0x00205000)
209#define CHN2_EMI_APB_BASE (IO_PHYS + 0x00209000)
210#define CHN3_EMI_APB_BASE (IO_PHYS + 0x0020D000)
211#define EMI_APB_BASE (IO_PHYS + 0x00429000)
212#define INFRA_EMI_DEBUG_CFG_BASE (IO_PHYS + 0x00425000)
213#define NEMI_SMPU_BASE (IO_PHYS + 0x0042f000)
214#define SEMI_SMPU_BASE (IO_PHYS + 0x0052f000)
215#define SUB_EMI_APB_BASE (IO_PHYS + 0x00529000)
216#define SUB_INFRA_EMI_DEBUG_CFG_BASE (IO_PHYS + 0x00525000)
217#define SUB_INFRACFG_AO_MEM_BASE (IO_PHYS + 0x00504000)
Gavin Liua65fadf2024-10-21 14:22:19 +0800218
219/*******************************************************************************
220 * System counter frequency related constants
221 ******************************************************************************/
222#define SYS_COUNTER_FREQ_IN_HZ (13000000)
223#define SYS_COUNTER_FREQ_IN_MHZ (13)
224
225/*******************************************************************************
226 * Generic platform constants
227 ******************************************************************************/
228#define PLATFORM_STACK_SIZE (0x800)
229#define SOC_CHIP_ID U(0x8196)
230
231/*******************************************************************************
232 * Platform memory map related constants
233 ******************************************************************************/
234#define TZRAM_BASE (0x94600000)
235#define TZRAM_SIZE (0x00200000)
236
237/*******************************************************************************
238 * BL31 specific defines.
239 ******************************************************************************/
240/*
241 * Put BL3-1 at the top of the Trusted SRAM (just below the shared memory, if
242 * present). BL31_BASE is calculated using the current BL3-1 debug size plus a
243 * little space for growth.
244 */
245#define BL31_BASE (TZRAM_BASE + 0x1000)
246#define BL31_LIMIT (TZRAM_BASE + TZRAM_SIZE)
247
248/*******************************************************************************
249 * Platform specific page table and MMU setup constants
250 ******************************************************************************/
251#define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 39)
252#define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 39)
253#define MAX_XLAT_TABLES (128)
254#define MAX_MMAP_REGIONS (512)
255
256/*******************************************************************************
Kai Liang4ba679d2024-12-28 21:25:21 +0800257 * CPU_EB TCM handling related constants
258 ******************************************************************************/
259#define CPU_EB_TCM_BASE 0x0C2CF000
260#define CPU_EB_TCM_SIZE 0x1000
Kai Liang4ba679d2024-12-28 21:25:21 +0800261#define CPU_EB_TCM_CNT_BASE 0x0C2CC000
262
263/*******************************************************************************
Gavin Liua65fadf2024-10-21 14:22:19 +0800264 * CPU PM definitions
Kai Liang4ba679d2024-12-28 21:25:21 +0800265 ******************************************************************************/
Gavin Liua65fadf2024-10-21 14:22:19 +0800266#define PLAT_CPU_PM_B_BUCK_ISO_ID (6)
267#define PLAT_CPU_PM_ILDO_ID (6)
268#define CPU_IDLE_SRAM_BASE (0x11B000)
269#define CPU_IDLE_SRAM_SIZE (0x1000)
270
271/*******************************************************************************
272 * SYSTIMER related definitions
273 ******************************************************************************/
274#define SYSTIMER_BASE (0x1C400000)
275
276#endif /* PLATFORM_DEF_H */