blob: e1bcd506555dde79d58d8686276e8ecc88850e1d [file] [log] [blame]
Jacky Bai58fdd602019-11-28 13:16:33 +08001/*
Jacky Baid76f0122022-03-14 17:14:26 +08002 * Copyright 2019-2022 NXP
Jacky Bai58fdd602019-11-28 13:16:33 +08003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <assert.h>
8#include <stdbool.h>
9
10#include <arch_helpers.h>
11#include <common/bl_common.h>
12#include <common/debug.h>
13#include <context.h>
14#include <drivers/arm/tzc380.h>
15#include <drivers/console.h>
16#include <drivers/generic_delay_timer.h>
17#include <lib/el3_runtime/context_mgmt.h>
18#include <lib/mmio.h>
19#include <lib/xlat_tables/xlat_tables_v2.h>
20#include <plat/common/platform.h>
21
22#include <gpc.h>
23#include <imx_aipstz.h>
24#include <imx_uart.h>
25#include <imx_rdc.h>
26#include <imx8m_caam.h>
Jacky Bai0a764952020-01-07 14:53:54 +080027#include <imx8m_csu.h>
Jacky Bai58fdd602019-11-28 13:16:33 +080028#include <platform_def.h>
29#include <plat_imx8.h>
30
31static const mmap_region_t imx_mmap[] = {
32 GIC_MAP, AIPS_MAP, OCRAM_S_MAP, DDRC_MAP, {0},
33};
34
35static const struct aipstz_cfg aipstz[] = {
36 {IMX_AIPSTZ1, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
37 {IMX_AIPSTZ2, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
38 {IMX_AIPSTZ3, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
39 {IMX_AIPSTZ4, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
40 {0},
41};
42
43static const struct imx_rdc_cfg rdc[] = {
44 /* Master domain assignment */
Jacky Baid76f0122022-03-14 17:14:26 +080045 RDC_MDAn(RDC_MDA_M7, DID1),
Jacky Bai58fdd602019-11-28 13:16:33 +080046
47 /* peripherals domain permission */
Jacky Baid76f0122022-03-14 17:14:26 +080048 RDC_PDAPn(RDC_PDAP_UART4, D1R | D1W),
49 RDC_PDAPn(RDC_PDAP_UART2, D0R | D0W),
Jacky Bai58fdd602019-11-28 13:16:33 +080050
51 /* memory region */
52 RDC_MEM_REGIONn(16, 0x0, 0x0, 0xff),
53 RDC_MEM_REGIONn(17, 0x0, 0x0, 0xff),
54 RDC_MEM_REGIONn(18, 0x0, 0x0, 0xff),
55
56 /* Sentinel */
57 {0},
58};
59
Jacky Bai0a764952020-01-07 14:53:54 +080060static const struct imx_csu_cfg csu_cfg[] = {
61 /* peripherals csl setting */
62 CSU_CSLx(CSU_CSL_OCRAM, CSU_SEC_LEVEL_2, UNLOCKED),
63 CSU_CSLx(CSU_CSL_OCRAM_S, CSU_SEC_LEVEL_2, UNLOCKED),
64
65 /* master HP0~1 */
66
67 /* SA setting */
68
69 /* HP control setting */
70
71 /* Sentinel */
72 {0}
73};
74
75
Jacky Bai58fdd602019-11-28 13:16:33 +080076static entry_point_info_t bl32_image_ep_info;
77static entry_point_info_t bl33_image_ep_info;
78
79/* get SPSR for BL33 entry */
80static uint32_t get_spsr_for_bl33_entry(void)
81{
82 unsigned long el_status;
83 unsigned long mode;
84 uint32_t spsr;
85
86 /* figure out what mode we enter the non-secure world */
87 el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT;
88 el_status &= ID_AA64PFR0_ELX_MASK;
89
90 mode = (el_status) ? MODE_EL2 : MODE_EL1;
91
92 spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
93 return spsr;
94}
95
96static void bl31_tzc380_setup(void)
97{
98 unsigned int val;
99
100 val = mmio_read_32(IMX_IOMUX_GPR_BASE + 0x28);
101 if ((val & GPR_TZASC_EN) != GPR_TZASC_EN)
102 return;
103
104 tzc380_init(IMX_TZASC_BASE);
105
106 /*
107 * Need to substact offset 0x40000000 from CPU address when
108 * programming tzasc region for i.mx8mn.
109 */
110
111 /* Enable 1G-5G S/NS RW */
112 tzc380_configure_region(0, 0x00000000, TZC_ATTR_REGION_SIZE(TZC_REGION_SIZE_4G) |
113 TZC_ATTR_REGION_EN_MASK | TZC_ATTR_SP_ALL);
114}
115
116void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
117 u_register_t arg2, u_register_t arg3)
118{
119 static console_t console;
Jacky Baid5ede922021-04-16 14:31:09 +0800120 unsigned int val;
Jacky Bai58fdd602019-11-28 13:16:33 +0800121 int i;
122
123 /* Enable CSU NS access permission */
124 for (i = 0; i < 64; i++) {
125 mmio_write_32(IMX_CSU_BASE + i * 4, 0x00ff00ff);
126 }
127
128 imx_aipstz_init(aipstz);
129
130 imx_rdc_init(rdc);
131
Jacky Bai0a764952020-01-07 14:53:54 +0800132 imx_csu_init(csu_cfg);
133
134 /* config the ocram memory range for secure access */
Jacky Baid5ede922021-04-16 14:31:09 +0800135 mmio_write_32(IMX_IOMUX_GPR_BASE + 0x2c, 0x4c1);
136 val = mmio_read_32(IMX_IOMUX_GPR_BASE + 0x2c);
137 mmio_write_32(IMX_IOMUX_GPR_BASE + 0x2c, val | 0x3DFF0000);
Jacky Bai0a764952020-01-07 14:53:54 +0800138
Jacky Bai58fdd602019-11-28 13:16:33 +0800139 imx8m_caam_init();
140
141 console_imx_uart_register(IMX_BOOT_UART_BASE, IMX_BOOT_UART_CLK_IN_HZ,
142 IMX_CONSOLE_BAUDRATE, &console);
143 /* This console is only used for boot stage */
144 console_set_scope(&console, CONSOLE_FLAG_BOOT);
145
146 /*
147 * tell BL3-1 where the non-secure software image is located
148 * and the entry state information.
149 */
150 bl33_image_ep_info.pc = PLAT_NS_IMAGE_OFFSET;
151 bl33_image_ep_info.spsr = get_spsr_for_bl33_entry();
152 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
153
154#ifdef SPD_opteed
155 /* Populate entry point information for BL32 */
156 SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0);
157 SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
158 bl32_image_ep_info.pc = BL32_BASE;
159 bl32_image_ep_info.spsr = 0;
160
161 /* Pass TEE base and size to bl33 */
162 bl33_image_ep_info.args.arg1 = BL32_BASE;
163 bl33_image_ep_info.args.arg2 = BL32_SIZE;
164#endif
165
166 bl31_tzc380_setup();
167}
168
169void bl31_plat_arch_setup(void)
170{
171 mmap_add_region(BL31_BASE, BL31_BASE, (BL31_LIMIT - BL31_BASE),
172 MT_MEMORY | MT_RW | MT_SECURE);
173 mmap_add_region(BL_CODE_BASE, BL_CODE_BASE, (BL_CODE_END - BL_CODE_BASE),
174 MT_MEMORY | MT_RO | MT_SECURE);
175#if USE_COHERENT_MEM
176 mmap_add_region(BL_COHERENT_RAM_BASE, BL_COHERENT_RAM_BASE,
177 (BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE),
178 MT_DEVICE | MT_RW | MT_SECURE);
179#endif
180 mmap_add(imx_mmap);
181
182 init_xlat_tables();
183
184 enable_mmu_el3(0);
185}
186
187void bl31_platform_setup(void)
188{
189 generic_delay_timer_init();
190
191 /* select the CKIL source to 32K OSC */
192 mmio_write_32(IMX_ANAMIX_BASE + ANAMIX_MISC_CTL, 0x1);
193
194 plat_gic_driver_init();
195 plat_gic_init();
196
197 imx_gpc_init();
198}
199
200entry_point_info_t *bl31_plat_get_next_image_ep_info(unsigned int type)
201{
202 if (type == NON_SECURE)
203 return &bl33_image_ep_info;
204 if (type == SECURE)
205 return &bl32_image_ep_info;
206
207 return NULL;
208}
209
210unsigned int plat_get_syscnt_freq2(void)
211{
212 return COUNTER_FREQUENCY;
213}