blob: 1923d19a5601fdeb66cacad43cf4a180a06e1dec [file] [log] [blame]
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +01001#
Arvind Ram Prakash42d4d3b2022-11-22 14:41:00 -06002# Copyright (c) 2016-2023, Arm Limited. All rights reserved.
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +01003#
dp-arm82cb2c12017-05-03 09:38:09 +01004# SPDX-License-Identifier: BSD-3-Clause
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +01005#
6
7# Default, static values for build variables, listed in alphabetic order.
8# Dependencies between build options, if any, are handled in the top-level
9# Makefile, after this file is included. This ensures that the former is better
10# poised to handle dependencies, as all build variables would have a default
11# value by then.
12
Antonio Nino Diaz8fd9d4d2018-08-08 16:28:43 +010013# Use T32 by default
14AARCH32_INSTRUCTION_SET := T32
15
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +010016# The AArch32 Secure Payload to be built as BL32 image
17AARCH32_SP := none
18
19# The Target build architecture. Supported values are: aarch64, aarch32.
20ARCH := aarch64
21
Alexei Fedorovf1821792020-12-07 16:38:53 +000022# ARM Architecture feature modifiers: none by default
23ARM_ARCH_FEATURE := none
24
Jeenu Viswambharanc877b412017-01-16 16:52:35 +000025# ARM Architecture major and minor versions: 8.0 by default.
26ARM_ARCH_MAJOR := 8
27ARM_ARCH_MINOR := 0
28
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +010029# Base commit to perform code check on
30BASE_COMMIT := origin/master
31
Roberto Vargasb1d27b42017-10-30 14:43:43 +000032# Execute BL2 at EL3
Arvind Ram Prakash42d4d3b2022-11-22 14:41:00 -060033RESET_TO_BL2 := 0
Roberto Vargasb1d27b42017-10-30 14:43:43 +000034
Balint Dobszay46789a72021-03-26 16:23:18 +010035# Only use SP packages if SP layout JSON is defined
36BL2_ENABLE_SP_LOAD := 0
37
Jiafei Pan7d173fc2018-03-21 07:20:09 +000038# BL2 image is stored in XIP memory, for now, this option is only supported
Arvind Ram Prakash42d4d3b2022-11-22 14:41:00 -060039# when RESET_TO_BL2 is 1.
Jiafei Pan7d173fc2018-03-21 07:20:09 +000040BL2_IN_XIP_MEM := 0
41
Hadi Asyrafib90f2072019-08-20 15:33:27 +080042# Do dcache invalidate upon BL2 entry at EL3
43BL2_INV_DCACHE := 1
44
Alexei Fedorov9fc59632019-05-24 12:17:09 +010045# Select the branch protection features to use.
46BRANCH_PROTECTION := 0
47
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +010048# By default, consider that the platform may release several CPUs out of reset.
49# The platform Makefile is free to override this value.
50COLD_BOOT_SINGLE_CPU := 0
51
Julius Werner3429c772017-06-09 15:17:15 -070052# Flag to compile in coreboot support code. Exclude by default. The coreboot
53# Makefile system will set this when compiling TF as part of a coreboot image.
54COREBOOT := 0
55
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +010056# For Chain of Trust
57CREATE_KEYS := 1
58
59# Build flag to include AArch32 registers in cpu context save and restore during
60# world switch. This flag must be set to 0 for AArch64-only platforms.
61CTX_INCLUDE_AARCH32_REGS := 1
62
63# Include FP registers in cpu context
64CTX_INCLUDE_FPREGS := 0
65
Antonio Nino Diaz52839622019-01-31 11:58:00 +000066# Include pointer authentication (ARMv8.3-PAuth) registers in cpu context. This
67# must be set to 1 if the platform wants to use this feature in the Secure
68# world. It is not needed to use it in the Non-secure world.
69CTX_INCLUDE_PAUTH_REGS := 0
70
Arunachalam Ganapathy062f8aa2020-05-28 11:57:09 +010071# Include Nested virtualization control (Armv8.4-NV) registers in cpu context.
72# This must be set to 1 if architecture implements Nested Virtualization
73# Extension and platform wants to use this feature in the Secure world
74CTX_INCLUDE_NEVE_REGS := 0
75
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +010076# Debug build
77DEBUG := 0
78
Sumit Garg7cda17b2019-11-15 10:43:00 +053079# By default disable authenticated decryption support.
80DECRYPTION_SUPPORT := none
81
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +010082# Build platform
83DEFAULT_PLAT := fvp
84
Christoph Müllner9e4609f2019-04-24 09:45:30 +020085# Disable the generation of the binary image (ELF only).
86DISABLE_BIN_GENERATION := 0
87
Javier Almansa Sobrino0063dd12020-11-23 18:38:15 +000088# Disable MTPMU if FEAT_MTPMU is supported. Default is 0 to keep backwards
89# compatibility.
90DISABLE_MTPMU := 0
91
Soby Mathew209a60c2018-03-26 12:43:37 +010092# Enable capability to disable authentication dynamically. Only meant for
93# development platforms.
94DYN_DISABLE_AUTH := 0
95
Jeenu Viswambharan5f835912018-07-31 16:13:33 +010096# Build option to enable MPAM for lower ELs
97ENABLE_MPAM_FOR_LOWER_ELS := 0
98
Chris Kay68120782021-05-05 13:38:30 +010099# Enable the Maximum Power Mitigation Mechanism on supporting cores.
100ENABLE_MPMM := 0
101
102# Enable MPMM configuration via FCONF.
103ENABLE_MPMM_FCONF := 0
104
Soby Mathew3bd17c02018-08-28 11:13:55 +0100105# Flag to Enable Position Independant support (PIE)
106ENABLE_PIE := 0
107
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +0100108# Flag to enable Performance Measurement Framework
109ENABLE_PMF := 0
110
111# Flag to enable PSCI STATs functionality
112ENABLE_PSCI_STAT := 0
113
Zelalem Aweke5b18de02021-07-11 18:33:20 -0500114# Flag to enable Realm Management Extension (FEAT_RME)
115ENABLE_RME := 0
116
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +0100117# Flag to enable runtime instrumentation using PMF
118ENABLE_RUNTIME_INSTRUMENTATION := 0
119
Douglas Raillard51faada2017-02-24 18:14:15 +0000120# Flag to enable stack corruption protection
121ENABLE_STACK_PROTECTOR := 0
122
Jeenu Viswambharan21b818c2017-09-22 08:32:10 +0100123# Flag to enable exception handling in EL3
124EL3_EXCEPTION_HANDLING := 0
125
Alexei Fedorov9fc59632019-05-24 12:17:09 +0100126# Flag to enable Branch Target Identification.
127# Internal flag not meant for direct setting.
128# Use BRANCH_PROTECTION to enable BTI.
129ENABLE_BTI := 0
130
131# Flag to enable Pointer Authentication.
132# Internal flag not meant for direct setting.
133# Use BRANCH_PROTECTION to enable PAUTH.
Antonio Nino Diazb86048c2019-02-19 11:53:51 +0000134ENABLE_PAUTH := 0
135
Jayanth Dodderi Chidanandf74cb0b2021-11-25 14:59:30 +0000136# Flag to enable access to the HAFGRTR_EL2 register
137ENABLE_FEAT_AMUv1 := 0
138
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000139# Flag to enable AMUv1p1 extension.
140ENABLE_FEAT_AMUv1p1 := 0
141
142# Flag to enable CSV2_2 extension.
143ENABLE_FEAT_CSV2_2 := 0
144
145# Flag to enable access to the HCRX_EL2 register by setting SCR_EL3.HXEn.
146ENABLE_FEAT_HCX := 0
147
Jayanth Dodderi Chidanand820371b2021-12-15 16:52:10 +0000148# Flag to enable access to the HDFGRTR_EL2 register
149ENABLE_FEAT_FGT := 0
150
151# Flag to enable access to the CNTPOFF_EL2 register
152ENABLE_FEAT_ECV := 0
153
Daniel Boulby7d33ffe2021-05-25 18:09:34 +0100154# Flag to enable use of the DIT feature.
155ENABLE_FEAT_DIT := 0
156
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000157# Flag to enable access to Privileged Access Never bit of PSTATE.
158ENABLE_FEAT_PAN := 0
159
160# Flag to enable access to the Random Number Generator registers
161ENABLE_FEAT_RNG := 0
162
Juan Pablo Condeff86e0b2022-07-12 16:40:29 -0400163# Flag to enable support for EL3 trapping of reads of the RNDR and RNDRRS
164# registers, by setting SCR_EL3.TRNDR.
165ENABLE_FEAT_RNG_TRAP := 0
166
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000167# Flag to enable Speculation Barrier Instruction
168ENABLE_FEAT_SB := 0
169
170# Flag to enable Secure EL-2 feature.
171ENABLE_FEAT_SEL2 := 0
172
173# Flag to enable Virtualization Host Extensions
174ENABLE_FEAT_VHE := 0
175
Jayanth Dodderi Chidanand781d07a2022-03-28 15:28:55 +0100176# Flag to enable delayed trapping of WFE instruction (FEAT_TWED)
177ENABLE_FEAT_TWED := 0
178
Mark Brownd3331602023-03-14 20:13:03 +0000179# Flag to enable access to TCR2 (FEAT_TCR2)
180ENABLE_FEAT_TCR2 := 0
181
Sumit Gargc6ba9b42019-11-14 16:33:45 +0530182# By default BL31 encryption disabled
183ENCRYPT_BL31 := 0
184
185# By default BL32 encryption disabled
186ENCRYPT_BL32 := 0
187
188# Default dummy firmware encryption key
189ENC_KEY := 1234567890abcdef1234567890abcdef1234567890abcdef1234567890abcdef
190
191# Default dummy nonce for firmware encryption
192ENC_NONCE := 1234567890abcdef12345678
193
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +0100194# Build flag to treat usage of deprecated platform and framework APIs as error.
195ERROR_DEPRECATED := 0
196
Jeenu Viswambharan1a7c1cf2017-12-08 12:13:51 +0000197# Fault injection support
198FAULT_INJECTION_SUPPORT := 0
199
Jayanth Dodderi Chidanand6a0da732022-01-17 18:57:17 +0000200# Flag to enable architectural features detection mechanism
201FEATURE_DETECTION := 0
202
Masahiro Yamada1c75d5d2016-12-25 13:52:22 +0900203# Byte alignment that each component in FIP is aligned to
204FIP_ALIGN := 0
205
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +0100206# Default FIP file name
207FIP_NAME := fip.bin
208
209# Default FWU_FIP file name
210FWU_FIP_NAME := fwu_fip.bin
211
Sumit Gargc6ba9b42019-11-14 16:33:45 +0530212# By default firmware encryption with SSK
213FW_ENC_STATUS := 0
214
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +0100215# For Chain of Trust
216GENERATE_COT := 0
217
Jeenu Viswambharan74dce7f2017-09-22 08:32:09 +0100218# Hint platform interrupt control layer that Group 0 interrupts are for EL3. By
219# default, they are for Secure EL1.
220GICV2_G0_FOR_EL3 := 0
221
Manish Pandey46cc41d2022-10-10 11:43:08 +0100222# Route NS External Aborts to EL3. Disabled by default; External Aborts are handled
Jeenu Viswambharan76454ab2017-11-30 12:54:15 +0000223# by lower ELs.
Manish Pandey46cc41d2022-10-10 11:43:08 +0100224HANDLE_EA_EL3_FIRST_NS := 0
Jeenu Viswambharan76454ab2017-11-30 12:54:15 +0000225
Alexei Fedorovae3cf1f2020-10-06 15:54:12 +0100226# Secure hash algorithm flag, accepts 3 values: sha256, sha384 and sha512.
227# The default value is sha256.
228HASH_ALG := sha256
229
Jeenu Viswambharan3c251af2017-01-04 13:51:42 +0000230# Whether system coherency is managed in hardware, without explicit software
231# operations.
232HW_ASSISTED_COHERENCY := 0
233
Soby Mathew20917552017-08-31 11:49:32 +0100234# Set the default algorithm for the generation of Trusted Board Boot keys
235KEY_ALG := rsa
236
Leonardo Sandovalee15a172020-06-18 17:32:55 -0500237# Set the default key size in case KEY_ALG is rsa
238ifeq ($(KEY_ALG),rsa)
239KEY_SIZE := 2048
240endif
241
Alexei Fedorov8c105292020-01-23 14:27:38 +0000242# Option to build TF with Measured Boot support
243MEASURED_BOOT := 0
244
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +0100245# NS timer register save and restore
246NS_TIMER_SWITCH := 0
247
Varun Wadekar77f1f7a2019-01-31 09:22:30 -0800248# Include lib/libc in the final image
249OVERRIDE_LIBC := 0
250
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +0100251# Build PL011 UART driver in minimal generic UART mode
252PL011_GENERIC_UART := 0
253
254# By default, consider that the platform's reset address is not programmable.
255# The platform Makefile is free to override this value.
256PROGRAMMABLE_RESET_ADDRESS := 0
257
Antonio Nino Diaz73308612019-02-28 13:35:21 +0000258# Flag used to choose the power state format: Extended State-ID or Original
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +0100259PSCI_EXTENDED_STATE_ID := 0
260
Wing Li64b47102023-01-26 18:33:36 -0800261# Enable PSCI OS-initiated mode support
262PSCI_OS_INIT_MODE := 0
263
Jeenu Viswambharan14c60162018-04-04 16:07:11 +0100264# Enable RAS support
265RAS_EXTENSION := 0
266
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +0100267# By default, BL1 acts as the reset handler, not BL31
268RESET_TO_BL31 := 0
269
Jorge Ramirez-Ortiz25844ff2022-04-15 11:46:47 +0200270# By default, clear the input registers when RESET_TO_BL31 is enabled
271RESET_TO_BL31_WITH_PARAMS := 0
272
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +0100273# For Chain of Trust
274SAVE_KEYS := 0
275
Jeenu Viswambharanb7cb1332017-10-16 08:43:14 +0100276# Software Delegated Exception support
johpow01dc78e622021-07-08 14:14:00 -0500277SDEI_SUPPORT := 0
Jeenu Viswambharanb7cb1332017-10-16 08:43:14 +0100278
Jayanth Dodderi Chidanand0b22e592022-10-11 17:16:07 +0100279# True Random Number firmware Interface support
johpow01dc78e622021-07-08 14:14:00 -0500280TRNG_SUPPORT := 0
Jimmy Brisson7dfb9912020-06-22 14:18:42 -0500281
Jeremy Lintonc7a28aa2020-11-18 10:12:41 -0600282# SMCCC PCI support
johpow01dc78e622021-07-08 14:14:00 -0500283SMC_PCI_SUPPORT := 0
Jeremy Lintonc7a28aa2020-11-18 10:12:41 -0600284
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +0100285# Whether code and read-only data should be put on separate memory pages. The
286# platform Makefile is free to override this value.
287SEPARATE_CODE_AND_RODATA := 0
288
Samuel Hollandf8578e62018-10-17 21:40:18 -0500289# Put NOBITS sections (.bss, stacks, page tables, and coherent memory) in a
290# separate memory region, which may be discontiguous from the rest of BL31.
291SEPARATE_NOBITS_REGION := 0
292
Jiafei Pan96a8ed12022-02-24 10:47:33 +0800293# Put BL2 NOLOAD sections (.bss, stacks, page tables) in a separate memory
294# region, platform Makefile is free to override this value.
295SEPARATE_BL2_NOLOAD_REGION := 0
296
Daniel Boulby1dcc28c2018-09-18 11:45:51 +0100297# If the BL31 image initialisation code is recalimed after use for the secondary
298# cores stack
299RECLAIM_INIT_CODE := 0
300
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +0100301# SPD choice
302SPD := none
303
Paul Beesley3f3c3412019-09-16 11:29:03 +0000304# Enable the Management Mode (MM)-based Secure Partition Manager implementation
305SPM_MM := 0
Antonio Nino Diaz2d7b9e52018-10-30 11:08:08 +0000306
Marc Bonnici1d63ae42021-12-01 18:00:40 +0000307# Use the FF-A SPMC implementation in EL3.
308SPMC_AT_EL3 := 0
309
Max Shvetsov033039f2020-02-25 13:55:00 +0000310# Use SPM at S-EL2 as a default config for SPMD
311SPMD_SPM_AT_SEL2 := 1
312
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +0100313# Flag to introduce an infinite loop in BL1 just before it exits into the next
314# image. This is meant to help debugging the post-BL2 phase.
315SPIN_ON_BL1_EXIT := 0
316
317# Flags to build TF with Trusted Boot support
318TRUSTED_BOARD_BOOT := 0
319
Antonio Nino Diaze23e0572018-09-25 09:41:08 +0100320# Build option to choose whether Trusted Firmware uses Coherent memory or not.
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +0100321USE_COHERENT_MEM := 1
322
Olivier Deprez0ca39132019-09-19 17:46:46 +0200323# Build option to add debugfs support
324USE_DEBUGFS := 0
325
Louis Mayencourt0a6e7e32019-10-24 15:18:46 +0100326# Build option to fconf based io
Balint Dobszaycbf9e842019-12-18 15:28:00 +0100327ARM_IO_IN_DTB := 0
328
329# Build option to support SDEI through fconf
Madhukar Pappireddy452d5e52020-06-02 09:26:30 -0500330SDEI_IN_FCONF := 0
331
332# Build option to support Secure Interrupt descriptors through fconf
333SEC_INT_DESC_IN_FCONF := 0
Louis Mayencourt0a6e7e32019-10-24 15:18:46 +0100334
Antonio Nino Diaze23e0572018-09-25 09:41:08 +0100335# Build option to choose whether Trusted Firmware uses library at ROM
336USE_ROMLIB := 0
Roberto Vargas5accce52018-05-22 16:05:42 +0100337
Petre-Ionut Tudor60e8f3c2019-11-07 15:18:03 +0000338# Build option to choose whether the xlat tables of BL images can be read-only.
339# Note that this only serves as a higher level option to PLAT_RO_XLAT_TABLES,
340# which is the per BL-image option that actually enables the read-only tables
341# API. The reason for having this additional option is to have a common high
342# level makefile where we can check for incompatible features/build options.
343ALLOW_RO_XLAT_TABLES := 0
344
Sandrine Bailleux3bff9102020-01-15 10:23:25 +0100345# Chain of trust.
346COT := tbbr
347
Masahiro Yamadabb41eb72017-05-22 12:11:24 +0900348# Use tbbr_oid.h instead of platform_oid.h
Antonio Nino Diaze23e0572018-09-25 09:41:08 +0100349USE_TBBR_DEFS := 1
Masahiro Yamadabb41eb72017-05-22 12:11:24 +0900350
Jeenu Viswambharan2fae4b12016-10-24 14:31:51 +0100351# Build verbosity
352V := 0
Soby Mathewbcc3c492017-04-10 22:35:42 +0100353
354# Whether to enable D-Cache early during warm boot. This is usually
355# applicable for platforms wherein interconnect programming is not
356# required to enable cache coherency after warm reset (eg: single cluster
357# platforms).
358WARMBOOT_ENABLE_DCACHE_EARLY := 0
dp-armd832aee2017-05-23 09:32:49 +0100359
Dimitris Papastamosc776dee2017-10-13 15:07:45 +0100360# Build option to enable/disable the Statistical Profiling Extensions
dp-armd832aee2017-05-23 09:32:49 +0100361ENABLE_SPE_FOR_LOWER_ELS := 1
362
Dimitris Papastamosc776dee2017-10-13 15:07:45 +0100363# SPE is only supported on AArch64 so disable it on AArch32.
dp-armd832aee2017-05-23 09:32:49 +0100364ifeq (${ARCH},aarch32)
johpow01dc78e622021-07-08 14:14:00 -0500365 override ENABLE_SPE_FOR_LOWER_ELS := 0
dp-armd832aee2017-05-23 09:32:49 +0100366endif
Dimitris Papastamos0319a972017-10-16 11:40:10 +0100367
Justin Chadwell9dd94382019-07-18 14:25:33 +0100368# Include Memory Tagging Extension registers in cpu context. This must be set
369# to 1 if the platform wants to use this feature in the Secure world and MTE is
370# enabled at ELX.
johpow01873d4242020-10-02 13:41:11 -0500371CTX_INCLUDE_MTE_REGS := 0
Justin Chadwell9dd94382019-07-18 14:25:33 +0100372
Dimitris Papastamos0319a972017-10-16 11:40:10 +0100373ENABLE_AMU := 0
Chris Kay1fd685a2021-05-25 10:42:56 +0100374ENABLE_AMU_AUXILIARY_COUNTERS := 0
Chris Kay742ca232021-08-19 11:21:52 +0100375ENABLE_AMU_FCONF := 0
johpow01873d4242020-10-02 13:41:11 -0500376AMU_RESTRICT_COUNTERS := 0
David Cunado1a853372017-10-20 11:30:57 +0100377
johpow01dc78e622021-07-08 14:14:00 -0500378# Enable SVE for non-secure world by default
379ENABLE_SVE_FOR_NS := 1
Yann Gautier24ab2c02021-11-19 11:35:46 +0100380# SVE is only supported on AArch64 so disable it on AArch32.
381ifeq (${ARCH},aarch32)
382 override ENABLE_SVE_FOR_NS := 0
383endif
johpow01dc78e622021-07-08 14:14:00 -0500384ENABLE_SVE_FOR_SWD := 0
385
Mark Brownbebcf272022-04-20 18:14:32 +0100386# Default SVE vector length to maximum architected value
387SVE_VECTOR_LEN := 2048
388
johpow01dc78e622021-07-08 14:14:00 -0500389# SME defaults to disabled
390ENABLE_SME_FOR_NS := 0
391ENABLE_SME_FOR_SWD := 0
392
393# If SME is enabled then force SVE off
394ifeq (${ENABLE_SME_FOR_NS},1)
395 override ENABLE_SVE_FOR_NS := 0
396 override ENABLE_SVE_FOR_SWD := 0
David Cunado1a853372017-10-20 11:30:57 +0100397endif
Justin Chadwell1f461972019-08-20 11:01:52 +0100398
399SANITIZE_UB := off
Soby Mathewc97cba42019-09-25 14:03:41 +0100400
401# For ARMv8.1 (AArch64) platforms, enabling this option selects the spinlock
402# implementation variant using the ARMv8.1-LSE compare-and-swap instruction.
403# Default: disabled
404USE_SPINLOCK_CAS := 0
zelalem-awekeedbce9a2019-11-12 16:20:17 -0600405
406# Enable Link Time Optimization
407ENABLE_LTO := 0
Max Shvetsov28f39f02020-02-25 13:56:19 +0000408
Govindraj Rajaf1910cc2022-11-21 13:10:40 +0000409# This option will include EL2 registers in cpu context save and restore during
410# EL2 firmware entry/exit. Internal flag not meant for direct setting.
411# Use SPD=spmd and SPMD_SPM_AT_SEL2=1 or ENABLE_RME=1 to enable
412# CTX_INCLUDE_EL2_REGS.
Max Shvetsov28f39f02020-02-25 13:56:19 +0000413CTX_INCLUDE_EL2_REGS := 0
Manish V Badarkhe7ff088d2020-03-22 05:06:38 +0000414
415# Enable Memory tag extension which is supported for architecture greater
416# than Armv8.5-A
417# By default it is set to "no"
418SUPPORT_STACK_MEMTAG := no
Manish V Badarkhe45aecff2020-04-28 04:53:32 +0100419
420# Select workaround for AT speculative behaviour.
johpow01dc78e622021-07-08 14:14:00 -0500421ERRATA_SPECULATIVE_AT := 0
Varun Wadekarfbc44bd2020-06-12 10:11:28 -0700422
Manish Pandey00e8f792022-09-27 14:30:34 +0100423# Trap RAS error record access from Non secure
424RAS_TRAP_NS_ERR_REC_ACCESS := 0
Manish V Badarkhe84ef9cd2020-06-29 10:32:53 +0100425
426# Build option to create cot descriptors using fconf
427COT_DESC_IN_DTB := 0
Manish V Badarkhe582e4e72020-07-29 10:58:44 +0100428
Juan Pablo Condecf2dd172022-10-25 19:41:02 -0400429# Build option to provide OpenSSL directory path
Manish V Badarkhe582e4e72020-07-29 10:58:44 +0100430OPENSSL_DIR := /usr
Madhukar Pappireddyfddfb3b2020-08-12 13:18:19 -0500431
Salome Thirote95abc42022-07-14 16:14:15 +0100432# Select the openssl binary provided in OPENSSL_DIR variable
433ifeq ("$(wildcard ${OPENSSL_DIR}/bin)", "")
434 OPENSSL_BIN_PATH = ${OPENSSL_DIR}/apps
435else
436 OPENSSL_BIN_PATH = ${OPENSSL_DIR}/bin
437endif
438
Madhukar Pappireddyfddfb3b2020-08-12 13:18:19 -0500439# Build option to use the SP804 timer instead of the generic one
440USE_SP804_TIMER := 0
Manish V Badarkhe5357f832021-03-16 10:01:27 +0000441
442# Build option to define number of firmware banks, used in firmware update
443# metadata structure.
444NR_OF_FW_BANKS := 2
445
446# Build option to define number of images in firmware bank, used in firmware
447# update metadata structure.
448NR_OF_IMAGES_IN_FW_BANK := 1
Manish V Badarkhe396b3392021-06-25 23:28:59 +0100449
450# Disable Firmware update support by default
451PSA_FWU_SUPPORT := 0
Manish V Badarkhe813524e2021-07-02 09:10:56 +0100452
453# By default, disable access of trace buffer control registers from NS
454# lower ELs i.e. NS-EL2, or NS-EL1 if NS-EL2 implemented but unused
455# if FEAT_TRBE is implemented.
456# Note FEAT_TRBE is only supported on AArch64 - therefore do not enable in
457# AArch32.
458ifneq (${ARCH},aarch32)
johpow01dc78e622021-07-08 14:14:00 -0500459 ENABLE_TRBE_FOR_NS := 0
Manish V Badarkhe813524e2021-07-02 09:10:56 +0100460else
johpow01dc78e622021-07-08 14:14:00 -0500461 override ENABLE_TRBE_FOR_NS := 0
Manish V Badarkhe813524e2021-07-02 09:10:56 +0100462endif
Manish V Badarkhed4582d32021-06-29 11:44:20 +0100463
johpow01744ad972022-01-28 17:06:20 -0600464# By default, disable access to branch record buffer control registers from NS
465# lower ELs i.e. NS-EL2, or NS-EL1 if NS-EL2 implemented but unused
466# if FEAT_BRBE is implemented.
467ENABLE_BRBE_FOR_NS := 0
468
Manish V Badarkhed4582d32021-06-29 11:44:20 +0100469# By default, disable access of trace system registers from NS lower
470# ELs i.e. NS-EL2, or NS-EL1 if NS-EL2 implemented but unused if
471# system register trace is implemented.
472ENABLE_SYS_REG_TRACE_FOR_NS := 0
Manish V Badarkhe8fcd3d92021-07-08 09:33:18 +0100473
474# By default, disable trace filter control registers access to NS
475# lower ELs, i.e. NS-EL2, or NS-EL1 if NS-EL2 implemented but unused
476# if FEAT_TRF is implemented.
477ENABLE_TRF_FOR_NS := 0
Jayanth Dodderi Chidanand781d07a2022-03-28 15:28:55 +0100478
479# In v8.6+ platforms with delayed trapping of WFE being supported
480# via FEAT_TWED, this flag takes the delay value to be set in the
481# SCR_EL3.TWEDEL(4bit) field, when FEAT_TWED is implemented.
482# By default it takes 0, and need to be updated by the platforms.
483TWED_DELAY := 0
Tamas Ban0ce20722022-01-18 16:20:47 +0100484
485# By default, disable the mocking of RSS provided services
486PLAT_RSS_NOT_SUPPORTED := 0
Manish V Badarkhe00e28872022-03-02 12:06:35 +0000487
488# Dynamic Root of Trust for Measurement support
489DRTM_SUPPORT := 0
Okash Khawaja04c73032022-11-04 12:38:01 +0000490
491# Check platform if cache management operations should be performed.
492# Disabled by default.
493CONDITIONAL_CMO := 0