blob: aa1a247df75b7ade4e664461108ab71b9ebdb590 [file] [log] [blame]
Dan Handley4def07d2018-03-01 18:44:00 +00001Arm CPU Specific Build Macros
Douglas Raillard6f625742017-06-28 15:23:03 +01002=============================
3
Douglas Raillard6f625742017-06-28 15:23:03 +01004This document describes the various build options present in the CPU specific
5operations framework to enable errata workarounds and to enable optimizations
6for a specific CPU on a platform.
7
Dimitris Papastamosf62ad322017-11-30 14:53:53 +00008Security Vulnerability Workarounds
9----------------------------------
10
Dan Handley4def07d2018-03-01 18:44:00 +000011TF-A exports a series of build flags which control which security
12vulnerability workarounds should be applied at runtime.
Dimitris Papastamosf62ad322017-11-30 14:53:53 +000013
14- ``WORKAROUND_CVE_2017_5715``: Enables the security workaround for
Dimitris Papastamos59dc4ef2018-03-28 12:06:40 +010015 `CVE-2017-5715`_. This flag can be set to 0 by the platform if none
16 of the PEs in the system need the workaround. Setting this flag to 0 provides
17 no performance benefit for non-affected platforms, it just helps to comply
18 with the recommendation in the spec regarding workaround discovery.
19 Defaults to 1.
Dimitris Papastamosf62ad322017-11-30 14:53:53 +000020
Dimitris Papastamosb8a25bb2018-04-05 14:38:26 +010021- ``WORKAROUND_CVE_2018_3639``: Enables the security workaround for
22 `CVE-2018-3639`_. Defaults to 1. The TF-A project recommends to keep
23 the default value of 1 even on platforms that are unaffected by
24 CVE-2018-3639, in order to comply with the recommendation in the spec
25 regarding workaround discovery.
26
Dimitris Papastamosfe007b22018-05-16 11:36:14 +010027- ``DYNAMIC_WORKAROUND_CVE_2018_3639``: Enables dynamic mitigation for
28 `CVE-2018-3639`_. This build option should be set to 1 if the target
29 platform contains at least 1 CPU that requires dynamic mitigation.
30 Defaults to 0.
31
Paul Beesley34760952019-04-12 14:19:42 +010032.. _arm_cpu_macros_errata_workarounds:
33
Douglas Raillard6f625742017-06-28 15:23:03 +010034CPU Errata Workarounds
35----------------------
36
Dan Handley4def07d2018-03-01 18:44:00 +000037TF-A exports a series of build flags which control the errata workarounds that
38are applied to each CPU by the reset handler. The errata details can be found
39in the CPU specific errata documents published by Arm:
Douglas Raillard6f625742017-06-28 15:23:03 +010040
41- `Cortex-A53 MPCore Software Developers Errata Notice`_
42- `Cortex-A57 MPCore Software Developers Errata Notice`_
Eleanor Bonnici6de9b332017-08-02 18:33:41 +010043- `Cortex-A72 MPCore Software Developers Errata Notice`_
Douglas Raillard6f625742017-06-28 15:23:03 +010044
45The errata workarounds are implemented for a particular revision or a set of
46processor revisions. This is checked by the reset handler at runtime. Each
47errata workaround is identified by its ``ID`` as specified in the processor's
48errata notice document. The format of the define used to enable/disable the
49errata workaround is ``ERRATA_<Processor name>_<ID>``, where the ``Processor name``
50is for example ``A57`` for the ``Cortex_A57`` CPU.
51
Paul Beesley34760952019-04-12 14:19:42 +010052Refer to :ref:`firmware_design_cpu_errata_reporting` for information on how to
53write errata workaround functions.
Douglas Raillard6f625742017-06-28 15:23:03 +010054
55All workarounds are disabled by default. The platform is responsible for
56enabling these workarounds according to its requirement by defining the
57errata workaround build flags in the platform specific makefile. In case
58these workarounds are enabled for the wrong CPU revision then the errata
59workaround is not applied. In the DEBUG build, this is indicated by
60printing a warning to the crash console.
61
62In the current implementation, a platform which has more than 1 variant
63with different revisions of a processor has no runtime mechanism available
64for it to specify which errata workarounds should be enabled or not.
65
John Tsichritzis8a677182018-07-23 09:11:59 +010066The value of the build flags is 0 by default, that is, disabled. A value of 1
67will enable it.
Douglas Raillard6f625742017-06-28 15:23:03 +010068
Joel Huttondd4cf2c2019-04-10 12:52:52 +010069For Cortex-A9, the following errata build flags are defined :
70
Louis Mayencourtb4e9ab92019-04-18 12:11:25 +010071- ``ERRATA_A9_794073``: This applies errata 794073 workaround to Cortex-A9
Joel Huttondd4cf2c2019-04-10 12:52:52 +010072 CPU. This needs to be enabled for all revisions of the CPU.
73
Ambroise Vincent75a1ada2019-03-04 16:56:26 +000074For Cortex-A15, the following errata build flags are defined :
75
76- ``ERRATA_A15_816470``: This applies errata 816470 workaround to Cortex-A15
77 CPU. This needs to be enabled only for revision >= r3p0 of the CPU.
78
Ambroise Vincent5f2c6902019-03-05 09:54:21 +000079- ``ERRATA_A15_827671``: This applies errata 827671 workaround to Cortex-A15
80 CPU. This needs to be enabled only for revision >= r3p0 of the CPU.
81
Ambroise Vincent0b64c192019-02-28 16:23:53 +000082For Cortex-A17, the following errata build flags are defined :
83
84- ``ERRATA_A17_852421``: This applies errata 852421 workaround to Cortex-A17
85 CPU. This needs to be enabled only for revision <= r1p2 of the CPU.
86
Ambroise Vincentbe10dcd2019-03-04 13:20:56 +000087- ``ERRATA_A17_852423``: This applies errata 852423 workaround to Cortex-A17
88 CPU. This needs to be enabled only for revision <= r1p2 of the CPU.
89
Louis Mayencourtcba71b72019-04-05 16:25:25 +010090For Cortex-A35, the following errata build flags are defined :
91
92- ``ERRATA_A35_855472``: This applies errata 855472 workaround to Cortex-A35
93 CPUs. This needs to be enabled only for revision r0p0 of Cortex-A35.
94
John Tsichritzis8a677182018-07-23 09:11:59 +010095For Cortex-A53, the following errata build flags are defined :
Douglas Raillard6f625742017-06-28 15:23:03 +010096
Ambroise Vincentbd393702019-02-21 14:16:24 +000097- ``ERRATA_A53_819472``: This applies errata 819472 workaround to all
98 CPUs. This needs to be enabled only for revision <= r0p1 of Cortex-A53.
99
100- ``ERRATA_A53_824069``: This applies errata 824069 workaround to all
101 CPUs. This needs to be enabled only for revision <= r0p2 of Cortex-A53.
102
Douglas Raillard6f625742017-06-28 15:23:03 +0100103- ``ERRATA_A53_826319``: This applies errata 826319 workaround to Cortex-A53
104 CPU. This needs to be enabled only for revision <= r0p2 of the CPU.
105
Ambroise Vincentbd393702019-02-21 14:16:24 +0000106- ``ERRATA_A53_827319``: This applies errata 827319 workaround to all
107 CPUs. This needs to be enabled only for revision <= r0p2 of Cortex-A53.
108
Douglas Raillardca6b1cb2017-07-17 14:14:52 +0100109- ``ERRATA_A53_835769``: This applies erratum 835769 workaround at compile and
110 link time to Cortex-A53 CPU. This needs to be enabled for some variants of
111 revision <= r0p4. This workaround can lead the linker to create ``*.stub``
112 sections.
113
Douglas Raillard6f625742017-06-28 15:23:03 +0100114- ``ERRATA_A53_836870``: This applies errata 836870 workaround to Cortex-A53
115 CPU. This needs to be enabled only for revision <= r0p3 of the CPU. From
116 r0p4 and onwards, this errata is enabled by default in hardware.
117
Douglas Raillardca6b1cb2017-07-17 14:14:52 +0100118- ``ERRATA_A53_843419``: This applies erratum 843419 workaround at link time
119 to Cortex-A53 CPU. This needs to be enabled for some variants of revision
120 <= r0p4. This workaround can lead the linker to emit ``*.stub`` sections
121 which are 4kB aligned.
122
Douglas Raillard6f625742017-06-28 15:23:03 +0100123- ``ERRATA_A53_855873``: This applies errata 855873 workaround to Cortex-A53
124 CPUs. Though the erratum is present in every revision of the CPU,
125 this workaround is only applied to CPUs from r0p3 onwards, which feature
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +0100126 a chicken bit in CPUACTLR_EL1 to enable a hardware workaround.
Douglas Raillard6f625742017-06-28 15:23:03 +0100127 Earlier revisions of the CPU have other errata which require the same
128 workaround in software, so they should be covered anyway.
129
Manish V Badarkhee008a292020-07-31 08:38:49 +0100130- ``ERRATA_A53_1530924``: This applies errata 1530924 workaround to all
131 revisions of Cortex-A53 CPU.
132
Ambroise Vincent1afeee92019-02-21 16:20:43 +0000133For Cortex-A55, the following errata build flags are defined :
134
135- ``ERRATA_A55_768277``: This applies errata 768277 workaround to Cortex-A55
136 CPU. This needs to be enabled only for revision r0p0 of the CPU.
137
Ambroise Vincenta6cc6612019-02-21 16:25:37 +0000138- ``ERRATA_A55_778703``: This applies errata 778703 workaround to Cortex-A55
139 CPU. This needs to be enabled only for revision r0p0 of the CPU.
140
Ambroise Vincent6ab87d22019-02-21 16:27:34 +0000141- ``ERRATA_A55_798797``: This applies errata 798797 workaround to Cortex-A55
142 CPU. This needs to be enabled only for revision r0p0 of the CPU.
143
Ambroise Vincent6e789732019-02-21 16:29:16 +0000144- ``ERRATA_A55_846532``: This applies errata 846532 workaround to Cortex-A55
145 CPU. This needs to be enabled only for revision <= r0p1 of the CPU.
146
Ambroise Vincent47949f32019-02-21 16:29:50 +0000147- ``ERRATA_A55_903758``: This applies errata 903758 workaround to Cortex-A55
148 CPU. This needs to be enabled only for revision <= r0p1 of the CPU.
149
Ambroise Vincent9af07df2019-05-28 09:52:48 +0100150- ``ERRATA_A55_1221012``: This applies errata 1221012 workaround to Cortex-A55
151 CPU. This needs to be enabled only for revision <= r1p0 of the CPU.
152
Manish V Badarkhee008a292020-07-31 08:38:49 +0100153- ``ERRATA_A55_1530923``: This applies errata 1530923 workaround to all
154 revisions of Cortex-A55 CPU.
155
John Tsichritzis8a677182018-07-23 09:11:59 +0100156For Cortex-A57, the following errata build flags are defined :
Douglas Raillard6f625742017-06-28 15:23:03 +0100157
158- ``ERRATA_A57_806969``: This applies errata 806969 workaround to Cortex-A57
159 CPU. This needs to be enabled only for revision r0p0 of the CPU.
160
161- ``ERRATA_A57_813419``: This applies errata 813419 workaround to Cortex-A57
162 CPU. This needs to be enabled only for revision r0p0 of the CPU.
163
164- ``ERRATA_A57_813420``: This applies errata 813420 workaround to Cortex-A57
165 CPU. This needs to be enabled only for revision r0p0 of the CPU.
166
Ambroise Vincent0f6fbbd2019-02-21 16:35:07 +0000167- ``ERRATA_A57_814670``: This applies errata 814670 workaround to Cortex-A57
168 CPU. This needs to be enabled only for revision r0p0 of the CPU.
169
Ambroise Vincent5bd2c242019-02-21 16:35:49 +0000170- ``ERRATA_A57_817169``: This applies errata 817169 workaround to Cortex-A57
171 CPU. This needs to be enabled only for revision <= r0p1 of the CPU.
172
Douglas Raillard6f625742017-06-28 15:23:03 +0100173- ``ERRATA_A57_826974``: This applies errata 826974 workaround to Cortex-A57
174 CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
175
176- ``ERRATA_A57_826977``: This applies errata 826977 workaround to Cortex-A57
177 CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
178
179- ``ERRATA_A57_828024``: This applies errata 828024 workaround to Cortex-A57
180 CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
181
182- ``ERRATA_A57_829520``: This applies errata 829520 workaround to Cortex-A57
183 CPU. This needs to be enabled only for revision <= r1p2 of the CPU.
184
185- ``ERRATA_A57_833471``: This applies errata 833471 workaround to Cortex-A57
186 CPU. This needs to be enabled only for revision <= r1p2 of the CPU.
187
Eleanor Bonnici45b52c22017-08-02 16:35:04 +0100188- ``ERRATA_A57_859972``: This applies errata 859972 workaround to Cortex-A57
189 CPU. This needs to be enabled only for revision <= r1p3 of the CPU.
190
Manish V Badarkhee008a292020-07-31 08:38:49 +0100191- ``ERRATA_A57_1319537``: This applies errata 1319537 workaround to all
192 revisions of Cortex-A57 CPU.
Eleanor Bonnici6de9b332017-08-02 18:33:41 +0100193
John Tsichritzis8a677182018-07-23 09:11:59 +0100194For Cortex-A72, the following errata build flags are defined :
Eleanor Bonnici6de9b332017-08-02 18:33:41 +0100195
196- ``ERRATA_A72_859971``: This applies errata 859971 workaround to Cortex-A72
197 CPU. This needs to be enabled only for revision <= r0p3 of the CPU.
198
Manish V Badarkhee008a292020-07-31 08:38:49 +0100199- ``ERRATA_A72_1319367``: This applies errata 1319367 workaround to all
200 revisions of Cortex-A72 CPU.
201
Louis Mayencourte6cab152019-02-21 16:38:16 +0000202For Cortex-A73, the following errata build flags are defined :
203
Louis Mayencourt25278ea2019-02-27 14:24:16 +0000204- ``ERRATA_A73_852427``: This applies errata 852427 workaround to Cortex-A73
205 CPU. This needs to be enabled only for revision r0p0 of the CPU.
206
Louis Mayencourte6cab152019-02-21 16:38:16 +0000207- ``ERRATA_A73_855423``: This applies errata 855423 workaround to Cortex-A73
208 CPU. This needs to be enabled only for revision <= r0p1 of the CPU.
209
Louis Mayencourt5f5d1ed2019-02-20 12:11:41 +0000210For Cortex-A75, the following errata build flags are defined :
211
212- ``ERRATA_A75_764081``: This applies errata 764081 workaround to Cortex-A75
213 CPU. This needs to be enabled only for revision r0p0 of the CPU.
214
Louis Mayencourt98551592019-02-25 14:57:57 +0000215- ``ERRATA_A75_790748``: This applies errata 790748 workaround to Cortex-A75
216 CPU. This needs to be enabled only for revision r0p0 of the CPU.
217
Louis Mayencourt508d7112019-02-21 17:35:07 +0000218For Cortex-A76, the following errata build flags are defined :
219
Louis Mayencourt5c6aa012019-02-25 15:17:44 +0000220- ``ERRATA_A76_1073348``: This applies errata 1073348 workaround to Cortex-A76
221 CPU. This needs to be enabled only for revision <= r1p0 of the CPU.
222
Louis Mayencourt508d7112019-02-21 17:35:07 +0000223- ``ERRATA_A76_1130799``: This applies errata 1130799 workaround to Cortex-A76
224 CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
225
Louis Mayencourt5cc8c7b2019-02-25 11:37:38 +0000226- ``ERRATA_A76_1220197``: This applies errata 1220197 workaround to Cortex-A76
227 CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
228
Soby Mathewe6e1d0a2019-05-01 09:43:18 +0100229- ``ERRATA_A76_1257314``: This applies errata 1257314 workaround to Cortex-A76
230 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
231
232- ``ERRATA_A76_1262606``: This applies errata 1262606 workaround to Cortex-A76
233 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
234
235- ``ERRATA_A76_1262888``: This applies errata 1262888 workaround to Cortex-A76
236 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
237
238- ``ERRATA_A76_1275112``: This applies errata 1275112 workaround to Cortex-A76
239 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
240
johpow01d7b08e62020-05-29 14:17:38 -0500241- ``ERRATA_A76_1791580``: This applies errata 1791580 workaround to Cortex-A76
242 CPU. This needs to be enabled only for revision <= r4p0 of the CPU.
243
Manish V Badarkhee008a292020-07-31 08:38:49 +0100244- ``ERRATA_A76_1165522``: This applies errata 1165522 workaround to all
245 revisions of Cortex-A76 CPU. This errata is fixed in r3p0 but due to
246 limitation of errata framework this errata is applied to all revisions
247 of Cortex-A76 CPU.
248
johpow0155ff05f2020-09-29 17:19:09 -0500249- ``ERRATA_A76_1868343``: This applies errata 1868343 workaround to Cortex-A76
250 CPU. This needs to be enabled only for revision <= r4p0 of the CPU.
251
johpow013f0d8362020-12-15 19:02:18 -0600252- ``ERRATA_A76_1946160``: This applies errata 1946160 workaround to Cortex-A76
253 CPU. This needs to be enabled only for revisions r3p0 - r4p1 of the CPU.
254
johpow0162bbfe82020-06-03 15:23:31 -0500255For Cortex-A77, the following errata build flags are defined :
256
laurenw-armaa3efe32020-07-14 14:18:34 -0500257- ``ERRATA_A77_1508412``: This applies errata 1508412 workaround to Cortex-A77
258 CPU. This needs to be enabled only for revision <= r1p0 of the CPU.
259
johpow0135c75372020-09-10 13:39:26 -0500260- ``ERRATA_A77_1925769``: This applies errata 1925769 workaround to Cortex-A77
261 CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
262
laurenw-arma492edc42021-03-23 13:09:35 -0500263- ``ERRATA_A77_1946167``: This applies errata 1946167 workaround to Cortex-A77
264 CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
265
johpow013f0bec72021-05-03 13:37:13 -0500266- ``ERRATA_A77_1791578``: This applies errata 1791578 workaround to Cortex-A77
267 CPU. This needs to be enabled for r0p0, r1p0, and r1p1, it is still open.
268
Jimmy Brisson3f357092020-06-01 10:18:22 -0500269For Cortex-A78, the following errata build flags are defined :
Madhukar Pappireddy83e95522019-12-18 15:56:27 -0600270
Jimmy Brisson3f357092020-06-01 10:18:22 -0500271- ``ERRATA_A78_1688305``: This applies errata 1688305 workaround to Cortex-A78
272 CPU. This needs to be enabled only for revision r0p0 - r1p0 of the CPU.
Madhukar Pappireddy83e95522019-12-18 15:56:27 -0600273
johpow01e26c59d2020-10-06 17:55:25 -0500274- ``ERRATA_A78_1941498``: This applies errata 1941498 workaround to Cortex-A78
275 CPU. This needs to be enabled for revisions r0p0, r1p0, and r1p1 of the CPU.
276
johpow013a2710d2020-10-07 15:08:01 -0500277- ``ERRATA_A78_1951500``: This applies errata 1951500 workaround to Cortex-A78
278 CPU. This needs to be enabled for revisions r1p0 and r1p1, r0p0 has the same
279 issue but there is no workaround for that revision.
280
johpow011a691452021-04-30 18:08:52 -0500281- ``ERRATA_A78_1821534``: This applies errata 1821534 workaround to Cortex-A78
282 CPU. This needs to be enabled for revisions r0p0 and r1p0.
283
lauwal01a601afe2019-06-24 11:23:50 -0500284For Neoverse N1, the following errata build flags are defined :
285
286- ``ERRATA_N1_1073348``: This applies errata 1073348 workaround to Neoverse-N1
287 CPU. This needs to be enabled only for revision r0p0 and r1p0 of the CPU.
288
lauwal01e34606f2019-06-24 11:28:34 -0500289- ``ERRATA_N1_1130799``: This applies errata 1130799 workaround to Neoverse-N1
290 CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
291
lauwal012017ab22019-06-24 11:32:40 -0500292- ``ERRATA_N1_1165347``: This applies errata 1165347 workaround to Neoverse-N1
293 CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
294
lauwal01ef5fa7d2019-06-24 11:35:37 -0500295- ``ERRATA_N1_1207823``: This applies errata 1207823 workaround to Neoverse-N1
296 CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
297
lauwal019eceb022019-06-24 11:38:53 -0500298- ``ERRATA_N1_1220197``: This applies errata 1220197 workaround to Neoverse-N1
299 CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
300
lauwal01335b3c72019-06-24 11:42:02 -0500301- ``ERRATA_N1_1257314``: This applies errata 1257314 workaround to Neoverse-N1
302 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
303
lauwal01411f4952019-06-24 11:44:58 -0500304- ``ERRATA_N1_1262606``: This applies errata 1262606 workaround to Neoverse-N1
305 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
306
lauwal0111c48372019-06-24 11:47:30 -0500307- ``ERRATA_N1_1262888``: This applies errata 1262888 workaround to Neoverse-N1
308 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
309
lauwal014d8801f2019-06-24 11:49:01 -0500310- ``ERRATA_N1_1275112``: This applies errata 1275112 workaround to Neoverse-N1
311 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
312
Andre Przywara5f5d0762019-05-20 14:57:06 +0100313- ``ERRATA_N1_1315703``: This applies errata 1315703 workaround to Neoverse-N1
314 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
315
laurenw-arm80942622019-08-20 15:51:24 -0500316- ``ERRATA_N1_1542419``: This applies errata 1542419 workaround to Neoverse-N1
317 CPU. This needs to be enabled only for revisions r3p0 - r4p0 of the CPU.
318
johpow0161f0ffc2020-08-05 12:27:12 -0500319- ``ERRATA_N1_1868343``: This applies errata 1868343 workaround to Neoverse-N1
320 CPU. This needs to be enabled only for revision <= r4p0 of the CPU.
321
johpow01263ee782020-10-07 14:33:15 -0500322- ``ERRATA_N1_1946160``: This applies errata 1946160 workaround to Neoverse-N1
323 CPU. This needs to be enabled for revisions r3p0, r3p1, r4p0, and r4p1, for
324 revisions r0p0, r1p0, and r2p0 there is no workaround.
325
johpow0133e3e922021-05-03 15:33:39 -0500326For Neoverse V1, the following errata build flags are defined :
327
laurenw-arm4789cf62021-08-02 13:22:32 -0500328- ``ERRATA_V1_1774420``: This applies errata 1774420 workaround to Neoverse-V1
329 CPU. This needs to be enabled only for revisions r0p0 and r1p0, it is fixed
330 in r1p1.
331
johpow0133e3e922021-05-03 15:33:39 -0500332- ``ERRATA_V1_1791573``: This applies errata 1791573 workaround to Neoverse-V1
333 CPU. This needs to be enabled only for revisions r0p0 and r1p0, it is fixed
334 in r1p1.
335
laurenw-arm143b1962021-08-02 14:40:08 -0500336- ``ERRATA_V1_1852267``: This applies errata 1852267 workaround to Neoverse-V1
337 CPU. This needs to be enabled only for revisions r0p0 and r1p0, it is fixed
338 in r1p1.
339
laurenw-arm741dd042021-08-02 15:00:15 -0500340- ``ERRATA_V1_1925756``: This applies errata 1925756 workaround to Neoverse-V1
341 CPU. This needs to be enabled for r0p0, r1p0, and r1p1, it is still open.
342
johpow01182ce102020-10-07 16:38:37 -0500343- ``ERRATA_V1_1940577``: This applies errata 1940577 workaround to Neoverse-V1
344 CPU. This needs to be enabled only for revision r1p0 and r1p1 of the
345 CPU.
346
John Tsichritzis8a677182018-07-23 09:11:59 +0100347DSU Errata Workarounds
348----------------------
349
350Similar to CPU errata, TF-A also implements workarounds for DSU (DynamIQ
351Shared Unit) errata. The DSU errata details can be found in the respective Arm
352documentation:
353
354- `Arm DSU Software Developers Errata Notice`_.
355
356Each erratum is identified by an ``ID``, as defined in the DSU errata notice
357document. Thus, the build flags which enable/disable the errata workarounds
358have the format ``ERRATA_DSU_<ID>``. The implementation and application logic
359of DSU errata workarounds are similar to `CPU errata workarounds`_.
360
361For DSU errata, the following build flags are defined:
362
Louis Mayencourt0e985d72019-04-09 16:29:01 +0100363- ``ERRATA_DSU_798953``: This applies errata 798953 workaround for the
364 affected DSU configurations. This errata applies only for those DSUs that
365 revision is r0p0 (on r0p1 it is fixed). However, please note that this
366 workaround results in increased DSU power consumption on idle.
367
John Tsichritzis8a677182018-07-23 09:11:59 +0100368- ``ERRATA_DSU_936184``: This applies errata 936184 workaround for the
369 affected DSU configurations. This errata applies only for those DSUs that
370 contain the ACP interface **and** the DSU revision is older than r2p0 (on
371 r2p0 it is fixed). However, please note that this workaround results in
372 increased DSU power consumption on idle.
373
Douglas Raillard6f625742017-06-28 15:23:03 +0100374CPU Specific optimizations
375--------------------------
376
377This section describes some of the optimizations allowed by the CPU micro
378architecture that can be enabled by the platform as desired.
379
380- ``SKIP_A57_L1_FLUSH_PWR_DWN``: This flag enables an optimization in the
381 Cortex-A57 cluster power down sequence by not flushing the Level 1 data
382 cache. The L1 data cache and the L2 unified cache are inclusive. A flush
383 of the L2 by set/way flushes any dirty lines from the L1 as well. This
384 is a known safe deviation from the Cortex-A57 TRM defined power down
385 sequence. Each Cortex-A57 based platform must make its own decision on
386 whether to use the optimization.
387
388- ``A53_DISABLE_NON_TEMPORAL_HINT``: This flag disables the cache non-temporal
389 hint. The LDNP/STNP instructions as implemented on Cortex-A53 do not behave
390 in a way most programmers expect, and will most probably result in a
Dan Handley4def07d2018-03-01 18:44:00 +0000391 significant speed degradation to any code that employs them. The Armv8-A
392 architecture (see Arm DDI 0487A.h, section D3.4.3) allows cores to ignore
Douglas Raillard6f625742017-06-28 15:23:03 +0100393 the non-temporal hint and treat LDNP/STNP as LDP/STP instead. Enabling this
394 flag enforces this behaviour. This needs to be enabled only for revisions
395 <= r0p3 of the CPU and is enabled by default.
396
397- ``A57_DISABLE_NON_TEMPORAL_HINT``: This flag has the same behaviour as
398 ``A53_DISABLE_NON_TEMPORAL_HINT`` but for Cortex-A57. This needs to be
399 enabled only for revisions <= r1p2 of the CPU and is enabled by default,
400 as recommended in section "4.7 Non-Temporal Loads/Stores" of the
401 `Cortex-A57 Software Optimization Guide`_.
402
Varun Wadekarcd0ea182018-06-12 16:49:12 -0700403- ''A57_ENABLE_NON_CACHEABLE_LOAD_FWD'': This flag enables non-cacheable
404 streaming enhancement feature for Cortex-A57 CPUs. Platforms can set
405 this bit only if their memory system meets the requirement that cache
406 line fill requests from the Cortex-A57 processor are atomic. Each
407 Cortex-A57 based platform must make its own decision on whether to use
408 the optimization. This flag is disabled by default.
409
Javier Almansa Sobrino25bbbd22020-10-23 13:22:07 +0100410- ``NEOVERSE_Nx_EXTERNAL_LLC``: This flag indicates that an external last
Manish Pandeyf2d6b4e2020-01-24 11:54:44 +0000411 level cache(LLC) is present in the system, and that the DataSource field
412 on the master CHI interface indicates when data is returned from the LLC.
413 This is used to control how the LL_CACHE* PMU events count.
Javier Almansa Sobrino25bbbd22020-10-23 13:22:07 +0100414 Default value is 0 (Disabled).
Manish Pandeyf2d6b4e2020-01-24 11:54:44 +0000415
Douglas Raillard6f625742017-06-28 15:23:03 +0100416--------------
417
laurenw-arma492edc42021-03-23 13:09:35 -0500418*Copyright (c) 2014-2021, Arm Limited and Contributors. All rights reserved.*
Douglas Raillard6f625742017-06-28 15:23:03 +0100419
John Tsichritzisaf45d642018-09-04 10:56:53 +0100420.. _CVE-2017-5715: http://cve.mitre.org/cgi-bin/cvename.cgi?name=CVE-2017-5715
421.. _CVE-2018-3639: http://cve.mitre.org/cgi-bin/cvename.cgi?name=CVE-2018-3639
Paul Beesleydd4e9a72019-02-08 16:43:05 +0000422.. _Cortex-A53 MPCore Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm048406/index.html
423.. _Cortex-A57 MPCore Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm049219/index.html
Eleanor Bonnici6de9b332017-08-02 18:33:41 +0100424.. _Cortex-A72 MPCore Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm012079/index.html
Douglas Raillard6f625742017-06-28 15:23:03 +0100425.. _Cortex-A57 Software Optimization Guide: http://infocenter.arm.com/help/topic/com.arm.doc.uan0015b/Cortex_A57_Software_Optimization_Guide_external.pdf
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +0100426.. _Arm DSU Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm138168/index.html