blob: 45a4721979a2774e4bdc66eb4018ee12c78527a3 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Manish V Badarkhe88c51c32022-01-08 23:08:02 +00002 * Copyright (c) 2013-2022, Arm Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-arm82cb2c12017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +00007#include <assert.h>
8
9#include <common/debug.h>
10#include <drivers/arm/cci.h>
11#include <drivers/arm/ccn.h>
12#include <drivers/arm/gicv2.h>
Alexei Fedorov1b597c22019-08-16 14:15:59 +010013#include <drivers/arm/sp804_delay_timer.h>
14#include <drivers/generic_delay_timer.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000015#include <lib/mmio.h>
Manish V Badarkheed9653f2020-08-04 17:09:10 +010016#include <lib/smccc.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000017#include <lib/xlat_tables/xlat_tables_compat.h>
Antonio Nino Diaz234bc7f2019-01-15 14:19:50 +000018#include <platform_def.h>
Manish V Badarkheed9653f2020-08-04 17:09:10 +010019#include <services/arm_arch_svc.h>
Olivier Deprez9d9ae972020-07-30 17:18:33 +020020#if SPM_MM
Paul Beesleyaeaa2252019-10-15 10:57:42 +000021#include <services/spm_mm_partition.h>
Olivier Deprez9d9ae972020-07-30 17:18:33 +020022#endif
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000023
Manish V Badarkheed9653f2020-08-04 17:09:10 +010024#include <plat/arm/common/arm_config.h>
25#include <plat/arm/common/plat_arm.h>
26#include <plat/common/platform.h>
27
Roberto Vargas1af540e2018-02-12 12:36:17 +000028#include "fvp_private.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010029
Achin Gupta27573c52015-11-03 14:18:34 +000030/* Defines for GIC Driver build time selection */
31#define FVP_GICV2 1
32#define FVP_GICV3 2
Achin Gupta27573c52015-11-03 14:18:34 +000033
Achin Gupta4f6ad662013-10-25 09:08:21 +010034/*******************************************************************************
Dan Handley60eea552015-03-19 19:17:53 +000035 * arm_config holds the characteristics of the differences between the three FVP
36 * platforms (Base, A53_A57 & Foundation). It will be populated during cold boot
Vikram Kanigiri6355f232016-02-15 11:54:14 +000037 * at each boot stage by the primary before enabling the MMU (to allow
38 * interconnect configuration) & used thereafter. Each BL will have its own copy
39 * to allow independent operation.
Achin Gupta4f6ad662013-10-25 09:08:21 +010040 ******************************************************************************/
Dan Handley60eea552015-03-19 19:17:53 +000041arm_config_t arm_config;
Soby Mathewd0ecd972014-09-03 17:48:44 +010042
43#define MAP_DEVICE0 MAP_REGION_FLAT(DEVICE0_BASE, \
44 DEVICE0_SIZE, \
45 MT_DEVICE | MT_RW | MT_SECURE)
46
47#define MAP_DEVICE1 MAP_REGION_FLAT(DEVICE1_BASE, \
48 DEVICE1_SIZE, \
49 MT_DEVICE | MT_RW | MT_SECURE)
50
Manish V Badarkhef98630f2021-01-24 03:26:50 +000051#if FVP_GICR_REGION_PROTECTION
52#define MAP_GICD_MEM MAP_REGION_FLAT(BASE_GICD_BASE, \
53 BASE_GICD_SIZE, \
54 MT_DEVICE | MT_RW | MT_SECURE)
55
56/* Map all core's redistributor memory as read-only. After boots up,
57 * per-core map its redistributor memory as read-write */
58#define MAP_GICR_MEM MAP_REGION_FLAT(BASE_GICR_BASE, \
59 (BASE_GICR_SIZE * PLATFORM_CORE_COUNT),\
60 MT_DEVICE | MT_RO | MT_SECURE)
61#endif /* FVP_GICR_REGION_PROTECTION */
62
Sandrine Bailleux284c3d62017-05-26 15:48:10 +010063/*
64 * Need to be mapped with write permissions in order to set a new non-volatile
65 * counter value.
66 */
Juan Castillo95cfd4a2015-04-14 12:49:03 +010067#define MAP_DEVICE2 MAP_REGION_FLAT(DEVICE2_BASE, \
68 DEVICE2_SIZE, \
Antonio Nino Diazfe7de032016-05-20 14:14:16 +010069 MT_DEVICE | MT_RW | MT_SECURE)
Juan Castillo95cfd4a2015-04-14 12:49:03 +010070
Jon Medhurst38aa76a2014-02-26 16:27:53 +000071/*
Sandrine Bailleuxb5fa6562016-05-18 16:11:47 +010072 * Table of memory regions for various BL stages to map using the MMU.
Roberto Vargas0916c382018-10-19 16:44:18 +010073 * This doesn't include Trusted SRAM as setup_page_tables() already takes care
74 * of mapping it.
Jon Medhurst38aa76a2014-02-26 16:27:53 +000075 */
Masahiro Yamada3d8256b2016-12-25 23:36:24 +090076#ifdef IMAGE_BL1
Dan Handley60eea552015-03-19 19:17:53 +000077const mmap_region_t plat_arm_mmap[] = {
78 ARM_MAP_SHARED_RAM,
Manish V Badarkhe79d8be3c2021-06-16 16:50:43 +010079 V2M_MAP_FLASH0_RO,
Dan Handley60eea552015-03-19 19:17:53 +000080 V2M_MAP_IOFPGA,
Soby Mathewd0ecd972014-09-03 17:48:44 +010081 MAP_DEVICE0,
Manish V Badarkhee0cea782021-01-23 10:55:12 +000082#if FVP_INTERCONNECT_DRIVER == FVP_CCN
Soby Mathewd0ecd972014-09-03 17:48:44 +010083 MAP_DEVICE1,
Manish V Badarkhee0cea782021-01-23 10:55:12 +000084#endif
Yatharth Kochar436223d2015-10-11 14:14:55 +010085#if TRUSTED_BOARD_BOOT
Sandrine Bailleux284c3d62017-05-26 15:48:10 +010086 /* To access the Root of Trust Public Key registers. */
87 MAP_DEVICE2,
88 /* Map DRAM to authenticate NS_BL2U image. */
Yatharth Kochar436223d2015-10-11 14:14:55 +010089 ARM_MAP_NS_DRAM1,
90#endif
Jon Medhurst38aa76a2014-02-26 16:27:53 +000091 {0}
92};
Soby Mathewd0ecd972014-09-03 17:48:44 +010093#endif
Masahiro Yamada3d8256b2016-12-25 23:36:24 +090094#ifdef IMAGE_BL2
Dan Handley60eea552015-03-19 19:17:53 +000095const mmap_region_t plat_arm_mmap[] = {
96 ARM_MAP_SHARED_RAM,
Juan Castillo7b4c1402015-10-06 14:01:35 +010097 V2M_MAP_FLASH0_RW,
Dan Handley60eea552015-03-19 19:17:53 +000098 V2M_MAP_IOFPGA,
Soby Mathewd0ecd972014-09-03 17:48:44 +010099 MAP_DEVICE0,
Manish V Badarkhee0cea782021-01-23 10:55:12 +0000100#if FVP_INTERCONNECT_DRIVER == FVP_CCN
Soby Mathewd0ecd972014-09-03 17:48:44 +0100101 MAP_DEVICE1,
Manish V Badarkhee0cea782021-01-23 10:55:12 +0000102#endif
Dan Handley60eea552015-03-19 19:17:53 +0000103 ARM_MAP_NS_DRAM1,
Julius Werner402b3cf2019-07-09 14:02:43 -0700104#ifdef __aarch64__
Roberto Vargasb09ba052017-08-08 11:27:20 +0100105 ARM_MAP_DRAM2,
106#endif
Manish V Badarkhe39f0b862022-03-15 16:05:58 +0000107 /*
108 * Required to load HW_CONFIG, SPMC and SPs to trusted DRAM.
109 */
Achin Gupta64758c92019-10-11 15:15:19 +0100110 ARM_MAP_TRUSTED_DRAM,
Zelalem Awekec8720722021-07-12 23:41:05 -0500111#if ENABLE_RME
112 ARM_MAP_RMM_DRAM,
113 ARM_MAP_GPT_L1_DRAM,
114#endif /* ENABLE_RME */
Sandrine Bailleux3eb2d672017-08-30 10:59:22 +0100115#ifdef SPD_tspd
Dan Handley60eea552015-03-19 19:17:53 +0000116 ARM_MAP_TSP_SEC_MEM,
Sandrine Bailleux3eb2d672017-08-30 10:59:22 +0100117#endif
Sandrine Bailleux284c3d62017-05-26 15:48:10 +0100118#if TRUSTED_BOARD_BOOT
119 /* To access the Root of Trust Public Key registers. */
120 MAP_DEVICE2,
John Tsichritzisba597da2018-07-30 13:41:52 +0100121#endif /* TRUSTED_BOARD_BOOT */
Manish V Badarkhe88c51c32022-01-08 23:08:02 +0000122
123#if CRYPTO_SUPPORT && !BL2_AT_EL3
124 /*
125 * To access shared the Mbed TLS heap while booting the
126 * system with Crypto support
127 */
128 ARM_MAP_BL1_RW,
129#endif /* CRYPTO_SUPPORT && !BL2_AT_EL3 */
Marc Bonnici44639ab2021-11-29 16:59:02 +0000130#if SPM_MM || SPMC_AT_EL3
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000131 ARM_SP_IMAGE_MMAP,
132#endif
David Wang4518dd92016-03-07 11:02:57 +0800133#if ARM_BL31_IN_DRAM
134 ARM_MAP_BL31_SEC_DRAM,
135#endif
Jens Wiklander810d9212017-08-25 10:07:20 +0200136#ifdef SPD_opteed
Soby Mathewb3ba6fd2017-09-01 13:43:50 +0100137 ARM_MAP_OPTEE_CORE_MEM,
Jens Wiklander810d9212017-08-25 10:07:20 +0200138 ARM_OPTEE_PAGEABLE_LOAD_MEM,
139#endif
Soby Mathewd0ecd972014-09-03 17:48:44 +0100140 {0}
141};
142#endif
Masahiro Yamada3d8256b2016-12-25 23:36:24 +0900143#ifdef IMAGE_BL2U
Yatharth Kochardcda29f2015-10-14 15:28:11 +0100144const mmap_region_t plat_arm_mmap[] = {
145 MAP_DEVICE0,
146 V2M_MAP_IOFPGA,
147 {0}
148};
149#endif
Masahiro Yamada3d8256b2016-12-25 23:36:24 +0900150#ifdef IMAGE_BL31
Dan Handley60eea552015-03-19 19:17:53 +0000151const mmap_region_t plat_arm_mmap[] = {
152 ARM_MAP_SHARED_RAM,
Ambroise Vincent992f0912019-07-12 13:47:03 +0100153#if USE_DEBUGFS
154 /* Required by devfip, can be removed if devfip is not used */
155 V2M_MAP_FLASH0_RW,
156#endif /* USE_DEBUGFS */
Soby Mathewe35a3fb2017-10-11 16:08:58 +0100157 ARM_MAP_EL3_TZC_DRAM,
Dan Handley60eea552015-03-19 19:17:53 +0000158 V2M_MAP_IOFPGA,
Soby Mathewd0ecd972014-09-03 17:48:44 +0100159 MAP_DEVICE0,
Manish V Badarkhef98630f2021-01-24 03:26:50 +0000160#if FVP_GICR_REGION_PROTECTION
161 MAP_GICD_MEM,
162 MAP_GICR_MEM,
163#else
Soby Mathewd0ecd972014-09-03 17:48:44 +0100164 MAP_DEVICE1,
Manish V Badarkhef98630f2021-01-24 03:26:50 +0000165#endif /* FVP_GICR_REGION_PROTECTION */
Roberto Vargasf1454032017-08-03 09:16:43 +0100166 ARM_V2M_MAP_MEM_PROTECT,
Paul Beesley3f3c3412019-09-16 11:29:03 +0000167#if SPM_MM
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000168 ARM_SPM_BUF_EL3_MMAP,
169#endif
Zelalem Awekec8720722021-07-12 23:41:05 -0500170#if ENABLE_RME
171 ARM_MAP_GPT_L1_DRAM,
Javier Almansa Sobrino8c980a42021-11-24 18:37:37 +0000172 ARM_MAP_EL3_RMM_SHARED_MEM,
Zelalem Awekec8720722021-07-12 23:41:05 -0500173#endif
Soby Mathewd0ecd972014-09-03 17:48:44 +0100174 {0}
175};
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000176
Paul Beesley3f3c3412019-09-16 11:29:03 +0000177#if defined(IMAGE_BL31) && SPM_MM
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000178const mmap_region_t plat_arm_secure_partition_mmap[] = {
179 V2M_MAP_IOFPGA_EL0, /* for the UART */
Sandrine Bailleuxc4fa1732018-01-12 15:50:12 +0100180 MAP_REGION_FLAT(DEVICE0_BASE, \
181 DEVICE0_SIZE, \
182 MT_DEVICE | MT_RO | MT_SECURE | MT_USER),
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000183 ARM_SP_IMAGE_MMAP,
184 ARM_SP_IMAGE_NS_BUF_MMAP,
185 ARM_SP_IMAGE_RW_MMAP,
186 ARM_SPM_BUF_EL0_MMAP,
187 {0}
188};
189#endif
Soby Mathewd0ecd972014-09-03 17:48:44 +0100190#endif
Masahiro Yamada3d8256b2016-12-25 23:36:24 +0900191#ifdef IMAGE_BL32
Dan Handley60eea552015-03-19 19:17:53 +0000192const mmap_region_t plat_arm_mmap[] = {
Julius Werner402b3cf2019-07-09 14:02:43 -0700193#ifndef __aarch64__
Soby Mathew877cf3f2016-07-11 14:13:56 +0100194 ARM_MAP_SHARED_RAM,
Joel Hutton950c6952018-03-15 11:33:44 +0000195 ARM_V2M_MAP_MEM_PROTECT,
Soby Mathew877cf3f2016-07-11 14:13:56 +0100196#endif
Dan Handley60eea552015-03-19 19:17:53 +0000197 V2M_MAP_IOFPGA,
Soby Mathewd0ecd972014-09-03 17:48:44 +0100198 MAP_DEVICE0,
199 MAP_DEVICE1,
200 {0}
201};
202#endif
Jon Medhurst38aa76a2014-02-26 16:27:53 +0000203
Zelalem Aweke9d870b72021-07-11 18:39:39 -0500204#ifdef IMAGE_RMM
205const mmap_region_t plat_arm_mmap[] = {
206 V2M_MAP_IOFPGA,
207 MAP_DEVICE0,
208 MAP_DEVICE1,
209 {0}
210};
211#endif
212
Dan Handley60eea552015-03-19 19:17:53 +0000213ARM_CASSERT_MMAP
Soby Mathewce412502015-01-22 11:22:22 +0000214
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100215#if FVP_INTERCONNECT_DRIVER != FVP_CCN
216static const int fvp_cci400_map[] = {
217 PLAT_FVP_CCI400_CLUS0_SL_PORT,
218 PLAT_FVP_CCI400_CLUS1_SL_PORT,
219};
220
221static const int fvp_cci5xx_map[] = {
222 PLAT_FVP_CCI5XX_CLUS0_SL_PORT,
223 PLAT_FVP_CCI5XX_CLUS1_SL_PORT,
224};
225
226static unsigned int get_interconnect_master(void)
227{
228 unsigned int master;
229 u_register_t mpidr;
230
231 mpidr = read_mpidr_el1();
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000232 master = ((arm_config.flags & ARM_CONFIG_FVP_SHIFTED_AFF) != 0U) ?
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100233 MPIDR_AFFLVL2_VAL(mpidr) : MPIDR_AFFLVL1_VAL(mpidr);
234
235 assert(master < FVP_CLUSTER_COUNT);
236 return master;
237}
238#endif
Dan Handley60eea552015-03-19 19:17:53 +0000239
Paul Beesley3f3c3412019-09-16 11:29:03 +0000240#if defined(IMAGE_BL31) && SPM_MM
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000241/*
242 * Boot information passed to a secure partition during initialisation. Linear
243 * indices in MP information will be filled at runtime.
244 */
Paul Beesleyaeaa2252019-10-15 10:57:42 +0000245static spm_mm_mp_info_t sp_mp_info[] = {
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000246 [0] = {0x80000000, 0},
247 [1] = {0x80000001, 0},
248 [2] = {0x80000002, 0},
249 [3] = {0x80000003, 0},
250 [4] = {0x80000100, 0},
251 [5] = {0x80000101, 0},
252 [6] = {0x80000102, 0},
253 [7] = {0x80000103, 0},
254};
255
Paul Beesleyaeaa2252019-10-15 10:57:42 +0000256const spm_mm_boot_info_t plat_arm_secure_partition_boot_info = {
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000257 .h.type = PARAM_SP_IMAGE_BOOT_INFO,
258 .h.version = VERSION_1,
Paul Beesleyaeaa2252019-10-15 10:57:42 +0000259 .h.size = sizeof(spm_mm_boot_info_t),
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000260 .h.attr = 0,
261 .sp_mem_base = ARM_SP_IMAGE_BASE,
262 .sp_mem_limit = ARM_SP_IMAGE_LIMIT,
263 .sp_image_base = ARM_SP_IMAGE_BASE,
264 .sp_stack_base = PLAT_SP_IMAGE_STACK_BASE,
265 .sp_heap_base = ARM_SP_IMAGE_HEAP_BASE,
Ard Biesheuvel0560efb2018-12-29 19:43:21 +0100266 .sp_ns_comm_buf_base = PLAT_SP_IMAGE_NS_BUF_BASE,
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000267 .sp_shared_buf_base = PLAT_SPM_BUF_BASE,
268 .sp_image_size = ARM_SP_IMAGE_SIZE,
269 .sp_pcpu_stack_size = PLAT_SP_IMAGE_STACK_PCPU_SIZE,
270 .sp_heap_size = ARM_SP_IMAGE_HEAP_SIZE,
Ard Biesheuvel0560efb2018-12-29 19:43:21 +0100271 .sp_ns_comm_buf_size = PLAT_SP_IMAGE_NS_BUF_SIZE,
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000272 .sp_shared_buf_size = PLAT_SPM_BUF_SIZE,
273 .num_sp_mem_regions = ARM_SP_IMAGE_NUM_MEM_REGIONS,
274 .num_cpus = PLATFORM_CORE_COUNT,
275 .mp_info = &sp_mp_info[0],
276};
277
278const struct mmap_region *plat_get_secure_partition_mmap(void *cookie)
279{
280 return plat_arm_secure_partition_mmap;
281}
282
Paul Beesleyaeaa2252019-10-15 10:57:42 +0000283const struct spm_mm_boot_info *plat_get_secure_partition_boot_info(
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000284 void *cookie)
285{
286 return &plat_arm_secure_partition_boot_info;
287}
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000288#endif
289
Achin Gupta4f6ad662013-10-25 09:08:21 +0100290/*******************************************************************************
291 * A single boot loader stack is expected to work on both the Foundation FVP
292 * models and the two flavours of the Base FVP models (AEMv8 & Cortex). The
293 * SYS_ID register provides a mechanism for detecting the differences between
294 * these platforms. This information is stored in a per-BL array to allow the
295 * code to take the correct path.Per BL platform configuration.
296 ******************************************************************************/
Daniel Boulby4d010d02018-09-18 13:26:03 +0100297void __init fvp_config_setup(void)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100298{
Soby Mathewadd40352014-08-14 12:49:05 +0100299 unsigned int rev, hbi, bld, arch, sys_id;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100300
Dan Handley60eea552015-03-19 19:17:53 +0000301 sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID);
302 rev = (sys_id >> V2M_SYS_ID_REV_SHIFT) & V2M_SYS_ID_REV_MASK;
303 hbi = (sys_id >> V2M_SYS_ID_HBI_SHIFT) & V2M_SYS_ID_HBI_MASK;
304 bld = (sys_id >> V2M_SYS_ID_BLD_SHIFT) & V2M_SYS_ID_BLD_MASK;
305 arch = (sys_id >> V2M_SYS_ID_ARCH_SHIFT) & V2M_SYS_ID_ARCH_MASK;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100306
Andrew Thoelke90e31472014-06-26 14:27:26 +0100307 if (arch != ARCH_MODEL) {
308 ERROR("This firmware is for FVP models\n");
James Morrissey40a6f642014-02-10 14:24:36 +0000309 panic();
Andrew Thoelke90e31472014-06-26 14:27:26 +0100310 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100311
312 /*
313 * The build field in the SYS_ID tells which variant of the GIC
314 * memory is implemented by the model.
315 */
316 switch (bld) {
317 case BLD_GIC_VE_MMAP:
Soby Mathew21a39732016-01-13 17:06:00 +0000318 ERROR("Legacy Versatile Express memory map for GIC peripheral"
319 " is not supported\n");
Achin Gupta27573c52015-11-03 14:18:34 +0000320 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100321 break;
322 case BLD_GIC_A53A57_MMAP:
Achin Gupta4f6ad662013-10-25 09:08:21 +0100323 break;
324 default:
Andrew Thoelke90e31472014-06-26 14:27:26 +0100325 ERROR("Unsupported board build %x\n", bld);
326 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100327 }
328
329 /*
330 * The hbi field in the SYS_ID is 0x020 for the Base FVP & 0x010
331 * for the Foundation FVP.
332 */
333 switch (hbi) {
Dan Handley60eea552015-03-19 19:17:53 +0000334 case HBI_FOUNDATION_FVP:
Dan Handley60eea552015-03-19 19:17:53 +0000335 arm_config.flags = 0;
Andrew Thoelke90e31472014-06-26 14:27:26 +0100336
337 /*
338 * Check for supported revisions of Foundation FVP
339 * Allow future revisions to run but emit warning diagnostic
340 */
341 switch (rev) {
Dan Handley60eea552015-03-19 19:17:53 +0000342 case REV_FOUNDATION_FVP_V2_0:
343 case REV_FOUNDATION_FVP_V2_1:
344 case REV_FOUNDATION_FVP_v9_1:
Sandrine Bailleux4faa4a12016-09-22 09:46:50 +0100345 case REV_FOUNDATION_FVP_v9_6:
Andrew Thoelke90e31472014-06-26 14:27:26 +0100346 break;
347 default:
348 WARN("Unrecognized Foundation FVP revision %x\n", rev);
349 break;
350 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100351 break;
Dan Handley60eea552015-03-19 19:17:53 +0000352 case HBI_BASE_FVP:
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100353 arm_config.flags |= (ARM_CONFIG_BASE_MMAP | ARM_CONFIG_HAS_TZC);
Andrew Thoelke90e31472014-06-26 14:27:26 +0100354
355 /*
356 * Check for supported revisions
357 * Allow future revisions to run but emit warning diagnostic
358 */
359 switch (rev) {
Dan Handley60eea552015-03-19 19:17:53 +0000360 case REV_BASE_FVP_V0:
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100361 arm_config.flags |= ARM_CONFIG_FVP_HAS_CCI400;
362 break;
363 case REV_BASE_FVP_REVC:
Isla Mitchell84316352017-08-17 12:25:34 +0100364 arm_config.flags |= (ARM_CONFIG_FVP_HAS_SMMUV3 |
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100365 ARM_CONFIG_FVP_HAS_CCI5XX);
Andrew Thoelke90e31472014-06-26 14:27:26 +0100366 break;
367 default:
368 WARN("Unrecognized Base FVP revision %x\n", rev);
369 break;
370 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100371 break;
372 default:
Andrew Thoelke90e31472014-06-26 14:27:26 +0100373 ERROR("Unsupported board HBI number 0x%x\n", hbi);
374 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100375 }
Isla Mitchell84316352017-08-17 12:25:34 +0100376
377 /*
378 * We assume that the presence of MT bit, and therefore shifted
379 * affinities, is uniform across the platform: either all CPUs, or no
380 * CPUs implement it.
381 */
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000382 if ((read_mpidr_el1() & MPIDR_MT_MASK) != 0U)
Isla Mitchell84316352017-08-17 12:25:34 +0100383 arm_config.flags |= ARM_CONFIG_FVP_SHIFTED_AFF;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100384}
385
Vikram Kanigiri4991ecd2015-02-26 15:25:58 +0000386
Daniel Boulby4d010d02018-09-18 13:26:03 +0100387void __init fvp_interconnect_init(void)
Vikram Kanigiridbad1ba2014-04-24 11:02:16 +0100388{
Soby Mathew71237872016-03-24 10:12:42 +0000389#if FVP_INTERCONNECT_DRIVER == FVP_CCN
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100390 if (ccn_get_part0_id(PLAT_ARM_CCN_BASE) != CCN_502_PART0_ID) {
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000391 ERROR("Unrecognized CCN variant detected. Only CCN-502 is supported");
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100392 panic();
Soby Mathew71237872016-03-24 10:12:42 +0000393 }
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100394
395 plat_arm_interconnect_init();
396#else
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000397 uintptr_t cci_base = 0U;
398 const int *cci_map = NULL;
399 unsigned int map_size = 0U;
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100400
401 /* Initialize the right interconnect */
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000402 if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI5XX) != 0U) {
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100403 cci_base = PLAT_FVP_CCI5XX_BASE;
404 cci_map = fvp_cci5xx_map;
405 map_size = ARRAY_SIZE(fvp_cci5xx_map);
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000406 } else if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI400) != 0U) {
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100407 cci_base = PLAT_FVP_CCI400_BASE;
408 cci_map = fvp_cci400_map;
409 map_size = ARRAY_SIZE(fvp_cci400_map);
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000410 } else {
411 return;
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100412 }
413
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000414 assert(cci_base != 0U);
415 assert(cci_map != NULL);
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100416 cci_init(cci_base, cci_map, map_size);
417#endif
Dan Handleycae3ef92014-08-04 16:11:15 +0100418}
419
Vikram Kanigiri6355f232016-02-15 11:54:14 +0000420void fvp_interconnect_enable(void)
Dan Handleycae3ef92014-08-04 16:11:15 +0100421{
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100422#if FVP_INTERCONNECT_DRIVER == FVP_CCN
423 plat_arm_interconnect_enter_coherency();
424#else
425 unsigned int master;
426
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000427 if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
428 ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) {
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100429 master = get_interconnect_master();
430 cci_enable_snoop_dvm_reqs(master);
431 }
432#endif
Vikram Kanigiri4991ecd2015-02-26 15:25:58 +0000433}
434
Vikram Kanigiri6355f232016-02-15 11:54:14 +0000435void fvp_interconnect_disable(void)
Vikram Kanigiri4991ecd2015-02-26 15:25:58 +0000436{
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100437#if FVP_INTERCONNECT_DRIVER == FVP_CCN
438 plat_arm_interconnect_exit_coherency();
439#else
440 unsigned int master;
441
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000442 if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
443 ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) {
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100444 master = get_interconnect_master();
445 cci_disable_snoop_dvm_reqs(master);
446 }
447#endif
Vikram Kanigiridbad1ba2014-04-24 11:02:16 +0100448}
John Tsichritzisba597da2018-07-30 13:41:52 +0100449
Manish V Badarkhe88c51c32022-01-08 23:08:02 +0000450#if CRYPTO_SUPPORT
John Tsichritzisba597da2018-07-30 13:41:52 +0100451int plat_get_mbedtls_heap(void **heap_addr, size_t *heap_size)
452{
453 assert(heap_addr != NULL);
454 assert(heap_size != NULL);
455
456 return arm_get_mbedtls_heap(heap_addr, heap_size);
457}
Manish V Badarkhe88c51c32022-01-08 23:08:02 +0000458#endif /* CRYPTO_SUPPORT */
Alexei Fedorov1b597c22019-08-16 14:15:59 +0100459
460void fvp_timer_init(void)
461{
Madhukar Pappireddyfddfb3b2020-08-12 13:18:19 -0500462#if USE_SP804_TIMER
Alexei Fedorov1b597c22019-08-16 14:15:59 +0100463 /* Enable the clock override for SP804 timer 0, which means that no
464 * clock dividers are applied and the raw (35MHz) clock will be used.
465 */
466 mmio_write_32(V2M_SP810_BASE, FVP_SP810_CTRL_TIM0_OV);
467
468 /* Initialize delay timer driver using SP804 dual timer 0 */
469 sp804_timer_init(V2M_SP804_TIMER0_BASE,
470 SP804_TIMER_CLKMULT, SP804_TIMER_CLKDIV);
471#else
472 generic_delay_timer_init();
473
474 /* Enable System level generic timer */
475 mmio_write_32(ARM_SYS_CNTCTL_BASE + CNTCR_OFF,
476 CNTCR_FCREQ(0U) | CNTCR_EN);
Madhukar Pappireddyfddfb3b2020-08-12 13:18:19 -0500477#endif /* USE_SP804_TIMER */
Alexei Fedorov1b597c22019-08-16 14:15:59 +0100478}
Manish V Badarkheed9653f2020-08-04 17:09:10 +0100479
480/*****************************************************************************
481 * plat_is_smccc_feature_available() - This function checks whether SMCCC
482 * feature is availabile for platform.
483 * @fid: SMCCC function id
484 *
485 * Return SMC_ARCH_CALL_SUCCESS if SMCCC feature is available and
486 * SMC_ARCH_CALL_NOT_SUPPORTED otherwise.
487 *****************************************************************************/
488int32_t plat_is_smccc_feature_available(u_register_t fid)
489{
490 switch (fid) {
491 case SMCCC_ARCH_SOC_ID:
492 return SMC_ARCH_CALL_SUCCESS;
493 default:
494 return SMC_ARCH_CALL_NOT_SUPPORTED;
495 }
496}
497
498/* Get SOC version */
499int32_t plat_get_soc_version(void)
500{
501 return (int32_t)
Yann Gautierdfff4682021-05-20 14:57:34 +0200502 (SOC_ID_SET_JEP_106(ARM_SOC_CONTINUATION_CODE,
503 ARM_SOC_IDENTIFICATION_CODE) |
504 (FVP_SOC_ID & SOC_ID_IMPL_DEF_MASK));
Manish V Badarkheed9653f2020-08-04 17:09:10 +0100505}
506
507/* Get SOC revision */
508int32_t plat_get_soc_revision(void)
509{
510 unsigned int sys_id;
511
512 sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID);
Yann Gautierdfff4682021-05-20 14:57:34 +0200513 return (int32_t)(((sys_id >> V2M_SYS_ID_REV_SHIFT) &
514 V2M_SYS_ID_REV_MASK) & SOC_ID_REV_MASK);
Manish V Badarkheed9653f2020-08-04 17:09:10 +0100515}
Javier Almansa Sobrino8c980a42021-11-24 18:37:37 +0000516
517#if ENABLE_RME
518/*
519 * Get a pointer to the RMM-EL3 Shared buffer and return it
520 * through the pointer passed as parameter.
521 *
522 * This function returns the size of the shared buffer.
523 */
524size_t plat_rmmd_get_el3_rmm_shared_mem(uintptr_t *shared)
525{
526 *shared = (uintptr_t)RMM_SHARED_BASE;
527
528 return (size_t)RMM_SHARED_SIZE;
529}
530#endif