blob: 46370ce087d49cfc37e5db92abe4e8a3aef9233f [file] [log] [blame]
Dan Handley4def07d2018-03-01 18:44:00 +00001Trusted Firmware-A User Guide
2=============================
Douglas Raillard6f625742017-06-28 15:23:03 +01003
4
5.. section-numbering::
6 :suffix: .
7
8.. contents::
9
Dan Handley4def07d2018-03-01 18:44:00 +000010This document describes how to build Trusted Firmware-A (TF-A) and run it with a
Douglas Raillard6f625742017-06-28 15:23:03 +010011tested set of other software components using defined configurations on the Juno
Dan Handley4def07d2018-03-01 18:44:00 +000012Arm development platform and Arm Fixed Virtual Platform (FVP) models. It is
Douglas Raillard6f625742017-06-28 15:23:03 +010013possible to use other software components, configurations and platforms but that
14is outside the scope of this document.
15
16This document assumes that the reader has previous experience running a fully
17bootable Linux software stack on Juno or FVP using the prebuilt binaries and
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +010018filesystems provided by `Linaro`_. Further information may be found in the
19`Linaro instructions`_. It also assumes that the user understands the role of
20the different software components required to boot a Linux system:
Douglas Raillard6f625742017-06-28 15:23:03 +010021
22- Specific firmware images required by the platform (e.g. SCP firmware on Juno)
23- Normal world bootloader (e.g. UEFI or U-Boot)
24- Device tree
25- Linux kernel image
26- Root filesystem
27
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +010028This document also assumes that the user is familiar with the `FVP models`_ and
Douglas Raillard6f625742017-06-28 15:23:03 +010029the different command line options available to launch the model.
30
31This document should be used in conjunction with the `Firmware Design`_.
32
33Host machine requirements
34-------------------------
35
36The minimum recommended machine specification for building the software and
37running the FVP models is a dual-core processor running at 2GHz with 12GB of
38RAM. For best performance, use a machine with a quad-core processor running at
392.6GHz with 16GB of RAM.
40
Joel Huttonbf7008a2018-03-19 11:59:57 +000041The software has been tested on Ubuntu 16.04 LTS (64-bit). Packages used for
Douglas Raillard6f625742017-06-28 15:23:03 +010042building the software were installed from that distribution unless otherwise
43specified.
44
45The software has also been built on Windows 7 Enterprise SP1, using CMD.EXE,
David Cunado31f2f792017-06-29 12:01:33 +010046Cygwin, and Msys (MinGW) shells, using version 5.3.1 of the GNU toolchain.
Douglas Raillard6f625742017-06-28 15:23:03 +010047
48Tools
49-----
50
Dan Handley4def07d2018-03-01 18:44:00 +000051Install the required packages to build TF-A with the following command:
Douglas Raillard6f625742017-06-28 15:23:03 +010052
53::
54
Sathees Balyabefcbdf2018-07-10 14:46:51 +010055 sudo apt-get install device-tree-compiler build-essential gcc make git libssl-dev
Douglas Raillard6f625742017-06-28 15:23:03 +010056
Dan Handley4def07d2018-03-01 18:44:00 +000057TF-A has been tested with `Linaro Release 17.10`_.
David Cunado31f2f792017-06-29 12:01:33 +010058
Douglas Raillard6f625742017-06-28 15:23:03 +010059Download and install the AArch32 or AArch64 little-endian GCC cross compiler.
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +010060The `Linaro Release Notes`_ documents which version of the compiler to use for a
61given Linaro Release. Also, these `Linaro instructions`_ provide further
62guidance and a script, which can be used to download Linaro deliverables
63automatically.
Douglas Raillard6f625742017-06-28 15:23:03 +010064
Roberto Vargas00b7db32018-04-16 15:43:26 +010065Optionally, TF-A can be built using clang version 4.0 or newer or Arm
66Compiler 6. See instructions below on how to switch the default compiler.
Douglas Raillard6f625742017-06-28 15:23:03 +010067
68In addition, the following optional packages and tools may be needed:
69
Sathees Balya2eadd342018-08-17 10:22:01 +010070- ``device-tree-compiler`` (dtc) package if you need to rebuild the Flattened Device
71 Tree (FDT) source files (``.dts`` files) provided with this software. The
72 version of dtc must be 1.4.6 or above.
Douglas Raillard6f625742017-06-28 15:23:03 +010073
Dan Handley4def07d2018-03-01 18:44:00 +000074- For debugging, Arm `Development Studio 5 (DS-5)`_.
Douglas Raillard6f625742017-06-28 15:23:03 +010075
Antonio Nino Diaz6feb9e82017-05-23 11:49:22 +010076- To create and modify the diagram files included in the documentation, `Dia`_.
77 This tool can be found in most Linux distributions. Inkscape is needed to
78 generate the actual *.png files.
79
Dan Handley4def07d2018-03-01 18:44:00 +000080Getting the TF-A source code
81----------------------------
Douglas Raillard6f625742017-06-28 15:23:03 +010082
Dan Handley4def07d2018-03-01 18:44:00 +000083Download the TF-A source code from Github:
Douglas Raillard6f625742017-06-28 15:23:03 +010084
85::
86
87 git clone https://github.com/ARM-software/arm-trusted-firmware.git
88
Dan Handley4def07d2018-03-01 18:44:00 +000089Building TF-A
90-------------
Douglas Raillard6f625742017-06-28 15:23:03 +010091
Dan Handley4def07d2018-03-01 18:44:00 +000092- Before building TF-A, the environment variable ``CROSS_COMPILE`` must point
93 to the Linaro cross compiler.
Douglas Raillard6f625742017-06-28 15:23:03 +010094
95 For AArch64:
96
97 ::
98
99 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
100
101 For AArch32:
102
103 ::
104
105 export CROSS_COMPILE=<path-to-aarch32-gcc>/bin/arm-linux-gnueabihf-
106
Roberto Vargas4a98f0e2018-04-23 08:38:12 +0100107 It is possible to build TF-A using Clang or Arm Compiler 6. To do so
108 ``CC`` needs to point to the clang or armclang binary, which will
109 also select the clang or armclang assembler. Be aware that the
110 GNU linker is used by default. In case of being needed the linker
111 can be overriden using the ``LD`` variable. Clang linker version 6 is
112 known to work with TF-A.
113
114 In both cases ``CROSS_COMPILE`` should be set as described above.
Douglas Raillard6f625742017-06-28 15:23:03 +0100115
Dan Handley4def07d2018-03-01 18:44:00 +0000116 Arm Compiler 6 will be selected when the base name of the path assigned
Douglas Raillard6f625742017-06-28 15:23:03 +0100117 to ``CC`` matches the string 'armclang'.
118
Dan Handley4def07d2018-03-01 18:44:00 +0000119 For AArch64 using Arm Compiler 6:
Douglas Raillard6f625742017-06-28 15:23:03 +0100120
121 ::
122
123 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
124 make CC=<path-to-armclang>/bin/armclang PLAT=<platform> all
125
126 Clang will be selected when the base name of the path assigned to ``CC``
127 contains the string 'clang'. This is to allow both clang and clang-X.Y
128 to work.
129
130 For AArch64 using clang:
131
132 ::
133
134 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
135 make CC=<path-to-clang>/bin/clang PLAT=<platform> all
136
Dan Handley4def07d2018-03-01 18:44:00 +0000137- Change to the root directory of the TF-A source tree and build.
Douglas Raillard6f625742017-06-28 15:23:03 +0100138
139 For AArch64:
140
141 ::
142
143 make PLAT=<platform> all
144
145 For AArch32:
146
147 ::
148
149 make PLAT=<platform> ARCH=aarch32 AARCH32_SP=sp_min all
150
151 Notes:
152
153 - If ``PLAT`` is not specified, ``fvp`` is assumed by default. See the
154 `Summary of build options`_ for more information on available build
155 options.
156
157 - (AArch32 only) Currently only ``PLAT=fvp`` is supported.
158
159 - (AArch32 only) ``AARCH32_SP`` is the AArch32 EL3 Runtime Software and it
160 corresponds to the BL32 image. A minimal ``AARCH32_SP``, sp\_min, is
Dan Handley4def07d2018-03-01 18:44:00 +0000161 provided by TF-A to demonstrate how PSCI Library can be integrated with
162 an AArch32 EL3 Runtime Software. Some AArch32 EL3 Runtime Software may
163 include other runtime services, for example Trusted OS services. A guide
164 to integrate PSCI library with AArch32 EL3 Runtime Software can be found
165 `here`_.
Douglas Raillard6f625742017-06-28 15:23:03 +0100166
167 - (AArch64 only) The TSP (Test Secure Payload), corresponding to the BL32
168 image, is not compiled in by default. Refer to the
169 `Building the Test Secure Payload`_ section below.
170
171 - By default this produces a release version of the build. To produce a
172 debug version instead, refer to the "Debugging options" section below.
173
174 - The build process creates products in a ``build`` directory tree, building
175 the objects and binaries for each boot loader stage in separate
176 sub-directories. The following boot loader binary files are created
177 from the corresponding ELF files:
178
179 - ``build/<platform>/<build-type>/bl1.bin``
180 - ``build/<platform>/<build-type>/bl2.bin``
181 - ``build/<platform>/<build-type>/bl31.bin`` (AArch64 only)
182 - ``build/<platform>/<build-type>/bl32.bin`` (mandatory for AArch32)
183
184 where ``<platform>`` is the name of the chosen platform and ``<build-type>``
185 is either ``debug`` or ``release``. The actual number of images might differ
186 depending on the platform.
187
188- Build products for a specific build variant can be removed using:
189
190 ::
191
192 make DEBUG=<D> PLAT=<platform> clean
193
194 ... where ``<D>`` is ``0`` or ``1``, as specified when building.
195
196 The build tree can be removed completely using:
197
198 ::
199
200 make realclean
201
202Summary of build options
203~~~~~~~~~~~~~~~~~~~~~~~~
204
Dan Handley4def07d2018-03-01 18:44:00 +0000205The TF-A build system supports the following build options. Unless mentioned
206otherwise, these options are expected to be specified at the build command
207line and are not to be modified in any component makefiles. Note that the
208build system doesn't track dependency for build options. Therefore, if any of
209the build options are changed from a previous build, a clean build must be
Douglas Raillard6f625742017-06-28 15:23:03 +0100210performed.
211
212Common build options
213^^^^^^^^^^^^^^^^^^^^
214
215- ``AARCH32_SP`` : Choose the AArch32 Secure Payload component to be built as
216 as the BL32 image when ``ARCH=aarch32``. The value should be the path to the
217 directory containing the SP source, relative to the ``bl32/``; the directory
218 is expected to contain a makefile called ``<aarch32_sp-value>.mk``.
219
Dan Handley4def07d2018-03-01 18:44:00 +0000220- ``ARCH`` : Choose the target build architecture for TF-A. It can take either
221 ``aarch64`` or ``aarch32`` as values. By default, it is defined to
222 ``aarch64``.
Douglas Raillard6f625742017-06-28 15:23:03 +0100223
Dan Handley4def07d2018-03-01 18:44:00 +0000224- ``ARM_ARCH_MAJOR``: The major version of Arm Architecture to target when
225 compiling TF-A. Its value must be numeric, and defaults to 8 . See also,
226 *Armv8 Architecture Extensions* and *Armv7 Architecture Extensions* in
227 `Firmware Design`_.
Douglas Raillard6f625742017-06-28 15:23:03 +0100228
Dan Handley4def07d2018-03-01 18:44:00 +0000229- ``ARM_ARCH_MINOR``: The minor version of Arm Architecture to target when
230 compiling TF-A. Its value must be a numeric, and defaults to 0. See also,
231 *Armv8 Architecture Extensions* in `Firmware Design`_.
Douglas Raillard6f625742017-06-28 15:23:03 +0100232
Dan Handley4def07d2018-03-01 18:44:00 +0000233- ``ARM_GIC_ARCH``: Choice of Arm GIC architecture version used by the Arm
Douglas Raillard6f625742017-06-28 15:23:03 +0100234 Legacy GIC driver for implementing the platform GIC API. This API is used
235 by the interrupt management framework. Default is 2 (that is, version 2.0).
236 This build option is deprecated.
237
Dan Handley4def07d2018-03-01 18:44:00 +0000238- ``ARM_PLAT_MT``: This flag determines whether the Arm platform layer has to
Jeenu Viswambharan11ad8f22016-11-15 13:53:57 +0000239 cater for the multi-threading ``MT`` bit when accessing MPIDR. When this flag
240 is set, the functions which deal with MPIDR assume that the ``MT`` bit in
241 MPIDR is set and access the bit-fields in MPIDR accordingly. Default value of
242 this flag is 0. Note that this option is not used on FVP platforms.
Douglas Raillard6f625742017-06-28 15:23:03 +0100243
244- ``BL2``: This is an optional build option which specifies the path to BL2
Dan Handley4def07d2018-03-01 18:44:00 +0000245 image for the ``fip`` target. In this case, the BL2 in the TF-A will not be
246 built.
Douglas Raillard6f625742017-06-28 15:23:03 +0100247
248- ``BL2U``: This is an optional build option which specifies the path to
Dan Handley4def07d2018-03-01 18:44:00 +0000249 BL2U image. In this case, the BL2U in TF-A will not be built.
Douglas Raillard6f625742017-06-28 15:23:03 +0100250
John Tsichritzis677ad322018-06-06 09:38:10 +0100251- ``BL2_AT_EL3``: This is an optional build option that enables the use of
Roberto Vargas4cd17692017-11-20 13:36:10 +0000252 BL2 at EL3 execution level.
253
John Tsichritzis677ad322018-06-06 09:38:10 +0100254- ``BL2_IN_XIP_MEM``: In some use-cases BL2 will be stored in eXecute In Place
Jiafei Pan7d173fc2018-03-21 07:20:09 +0000255 (XIP) memory, like BL1. In these use-cases, it is necessary to initialize
256 the RW sections in RAM, while leaving the RO sections in place. This option
257 enable this use-case. For now, this option is only supported when BL2_AT_EL3
258 is set to '1'.
259
Douglas Raillard6f625742017-06-28 15:23:03 +0100260- ``BL31``: This is an optional build option which specifies the path to
Dan Handley4def07d2018-03-01 18:44:00 +0000261 BL31 image for the ``fip`` target. In this case, the BL31 in TF-A will not
262 be built.
Douglas Raillard6f625742017-06-28 15:23:03 +0100263
264- ``BL31_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
265 file that contains the BL31 private key in PEM format. If ``SAVE_KEYS=1``,
266 this file name will be used to save the key.
267
268- ``BL32``: This is an optional build option which specifies the path to
Dan Handley4def07d2018-03-01 18:44:00 +0000269 BL32 image for the ``fip`` target. In this case, the BL32 in TF-A will not
270 be built.
Douglas Raillard6f625742017-06-28 15:23:03 +0100271
John Tsichritzis677ad322018-06-06 09:38:10 +0100272- ``BL32_EXTRA1``: This is an optional build option which specifies the path to
Summer Qin71fb3962017-04-20 16:28:39 +0100273 Trusted OS Extra1 image for the ``fip`` target.
274
John Tsichritzis677ad322018-06-06 09:38:10 +0100275- ``BL32_EXTRA2``: This is an optional build option which specifies the path to
Summer Qin71fb3962017-04-20 16:28:39 +0100276 Trusted OS Extra2 image for the ``fip`` target.
277
Douglas Raillard6f625742017-06-28 15:23:03 +0100278- ``BL32_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
279 file that contains the BL32 private key in PEM format. If ``SAVE_KEYS=1``,
280 this file name will be used to save the key.
281
282- ``BL33``: Path to BL33 image in the host file system. This is mandatory for
Dan Handley4def07d2018-03-01 18:44:00 +0000283 ``fip`` target in case TF-A BL2 is used.
Douglas Raillard6f625742017-06-28 15:23:03 +0100284
285- ``BL33_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
286 file that contains the BL33 private key in PEM format. If ``SAVE_KEYS=1``,
287 this file name will be used to save the key.
288
289- ``BUILD_MESSAGE_TIMESTAMP``: String used to identify the time and date of the
290 compilation of each build. It must be set to a C string (including quotes
291 where applicable). Defaults to a string that contains the time and date of
292 the compilation.
293
Dan Handley4def07d2018-03-01 18:44:00 +0000294- ``BUILD_STRING``: Input string for VERSION\_STRING, which allows the TF-A
295 build to be uniquely identified. Defaults to the current git commit id.
Douglas Raillard6f625742017-06-28 15:23:03 +0100296
297- ``CFLAGS``: Extra user options appended on the compiler's command line in
298 addition to the options set by the build system.
299
300- ``COLD_BOOT_SINGLE_CPU``: This option indicates whether the platform may
301 release several CPUs out of reset. It can take either 0 (several CPUs may be
302 brought up) or 1 (only one CPU will ever be brought up during cold reset).
303 Default is 0. If the platform always brings up a single CPU, there is no
304 need to distinguish between primary and secondary CPUs and the boot path can
305 be optimised. The ``plat_is_my_cpu_primary()`` and
306 ``plat_secondary_cold_boot_setup()`` platform porting interfaces do not need
307 to be implemented in this case.
308
309- ``CRASH_REPORTING``: A non-zero value enables a console dump of processor
310 register state when an unexpected exception occurs during execution of
311 BL31. This option defaults to the value of ``DEBUG`` - i.e. by default
312 this is only enabled for a debug build of the firmware.
313
314- ``CREATE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
315 certificate generation tool to create new keys in case no valid keys are
316 present or specified. Allowed options are '0' or '1'. Default is '1'.
317
318- ``CTX_INCLUDE_AARCH32_REGS`` : Boolean option that, when set to 1, will cause
319 the AArch32 system registers to be included when saving and restoring the
320 CPU context. The option must be set to 0 for AArch64-only platforms (that
321 is on hardware that does not implement AArch32, or at least not at EL1 and
322 higher ELs). Default value is 1.
323
324- ``CTX_INCLUDE_FPREGS``: Boolean option that, when set to 1, will cause the FP
325 registers to be included when saving and restoring the CPU context. Default
326 is 0.
327
328- ``DEBUG``: Chooses between a debug and release build. It can take either 0
329 (release) or 1 (debug) as values. 0 is the default.
330
John Tsichritzis677ad322018-06-06 09:38:10 +0100331- ``DYN_DISABLE_AUTH``: Provides the capability to dynamically disable Trusted
332 Board Boot authentication at runtime. This option is meant to be enabled only
333 for development platforms. Both TRUSTED_BOARD_BOOT and LOAD_IMAGE_V2 flags
334 must be set if this flag has to be enabled. 0 is the default.
Soby Mathew209a60c2018-03-26 12:43:37 +0100335
Douglas Raillard6f625742017-06-28 15:23:03 +0100336- ``EL3_PAYLOAD_BASE``: This option enables booting an EL3 payload instead of
337 the normal boot flow. It must specify the entry point address of the EL3
338 payload. Please refer to the "Booting an EL3 payload" section for more
339 details.
340
Dimitris Papastamos0319a972017-10-16 11:40:10 +0100341- ``ENABLE_AMU``: Boolean option to enable Activity Monitor Unit extensions.
Dimitris Papastamos380559c2017-10-12 13:02:29 +0100342 This is an optional architectural feature available on v8.4 onwards. Some
343 v8.2 implementations also implement an AMU and this option can be used to
344 enable this feature on those systems as well. Default is 0.
Dimitris Papastamos0319a972017-10-16 11:40:10 +0100345
Douglas Raillard6f625742017-06-28 15:23:03 +0100346- ``ENABLE_ASSERTIONS``: This option controls whether or not calls to ``assert()``
347 are compiled out. For debug builds, this option defaults to 1, and calls to
348 ``assert()`` are left in place. For release builds, this option defaults to 0
349 and calls to ``assert()`` function are compiled out. This option can be set
350 independently of ``DEBUG``. It can also be used to hide any auxiliary code
351 that is only required for the assertion and does not fit in the assertion
352 itself.
353
354- ``ENABLE_PMF``: Boolean option to enable support for optional Performance
355 Measurement Framework(PMF). Default is 0.
356
357- ``ENABLE_PSCI_STAT``: Boolean option to enable support for optional PSCI
358 functions ``PSCI_STAT_RESIDENCY`` and ``PSCI_STAT_COUNT``. Default is 0.
359 In the absence of an alternate stat collection backend, ``ENABLE_PMF`` must
360 be enabled. If ``ENABLE_PMF`` is set, the residency statistics are tracked in
361 software.
362
363- ``ENABLE_RUNTIME_INSTRUMENTATION``: Boolean option to enable runtime
Dan Handley4def07d2018-03-01 18:44:00 +0000364 instrumentation which injects timestamp collection points into TF-A to
365 allow runtime performance to be measured. Currently, only PSCI is
366 instrumented. Enabling this option enables the ``ENABLE_PMF`` build option
367 as well. Default is 0.
Douglas Raillard6f625742017-06-28 15:23:03 +0100368
Jeenu Viswambharanc1232c32017-07-19 13:52:12 +0100369- ``ENABLE_SPE_FOR_LOWER_ELS`` : Boolean option to enable Statistical Profiling
Dimitris Papastamosc776dee2017-10-13 15:07:45 +0100370 extensions. This is an optional architectural feature for AArch64.
371 The default is 1 but is automatically disabled when the target architecture
372 is AArch32.
Jeenu Viswambharanc1232c32017-07-19 13:52:12 +0100373
David Cunado1a853372017-10-20 11:30:57 +0100374- ``ENABLE_SVE_FOR_NS``: Boolean option to enable Scalable Vector Extension
375 (SVE) for the Non-secure world only. SVE is an optional architectural feature
376 for AArch64. Note that when SVE is enabled for the Non-secure world, access
377 to SIMD and floating-point functionality from the Secure world is disabled.
378 This is to avoid corruption of the Non-secure world data in the Z-registers
379 which are aliased by the SIMD and FP registers. The build option is not
380 compatible with the ``CTX_INCLUDE_FPREGS`` build option, and will raise an
381 assert on platforms where SVE is implemented and ``ENABLE_SVE_FOR_NS`` set to
382 1. The default is 1 but is automatically disabled when the target
383 architecture is AArch32.
384
Douglas Raillard6f625742017-06-28 15:23:03 +0100385- ``ENABLE_STACK_PROTECTOR``: String option to enable the stack protection
386 checks in GCC. Allowed values are "all", "strong" and "0" (default).
387 "strong" is the recommended stack protection level if this feature is
388 desired. 0 disables the stack protection. For all values other than 0, the
389 ``plat_get_stack_protector_canary()`` platform hook needs to be implemented.
390 The value is passed as the last component of the option
391 ``-fstack-protector-$ENABLE_STACK_PROTECTOR``.
392
393- ``ERROR_DEPRECATED``: This option decides whether to treat the usage of
394 deprecated platform APIs, helper functions or drivers within Trusted
395 Firmware as error. It can take the value 1 (flag the use of deprecated
396 APIs as error) or 0. The default is 0.
397
Jeenu Viswambharan21b818c2017-09-22 08:32:10 +0100398- ``EL3_EXCEPTION_HANDLING``: When set to ``1``, enable handling of exceptions
399 targeted at EL3. When set ``0`` (default), no exceptions are expected or
400 handled at EL3, and a panic will result. This is supported only for AArch64
401 builds.
402
Jeenu Viswambharan1a7c1cf2017-12-08 12:13:51 +0000403- ``FAULT_INJECTION_SUPPORT``: ARMv8.4 externsions introduced support for fault
404 injection from lower ELs, and this build option enables lower ELs to use
405 Error Records accessed via System Registers to inject faults. This is
406 applicable only to AArch64 builds.
407
408 This feature is intended for testing purposes only, and is advisable to keep
409 disabled for production images.
410
Douglas Raillard6f625742017-06-28 15:23:03 +0100411- ``FIP_NAME``: This is an optional build option which specifies the FIP
412 filename for the ``fip`` target. Default is ``fip.bin``.
413
414- ``FWU_FIP_NAME``: This is an optional build option which specifies the FWU
415 FIP filename for the ``fwu_fip`` target. Default is ``fwu_fip.bin``.
416
417- ``GENERATE_COT``: Boolean flag used to build and execute the ``cert_create``
418 tool to create certificates as per the Chain of Trust described in
419 `Trusted Board Boot`_. The build system then calls ``fiptool`` to
420 include the certificates in the FIP and FWU\_FIP. Default value is '0'.
421
422 Specify both ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=1`` to include support
423 for the Trusted Board Boot feature in the BL1 and BL2 images, to generate
424 the corresponding certificates, and to include those certificates in the
425 FIP and FWU\_FIP.
426
427 Note that if ``TRUSTED_BOARD_BOOT=0`` and ``GENERATE_COT=1``, the BL1 and BL2
428 images will not include support for Trusted Board Boot. The FIP will still
429 include the corresponding certificates. This FIP can be used to verify the
430 Chain of Trust on the host machine through other mechanisms.
431
432 Note that if ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=0``, the BL1 and BL2
433 images will include support for Trusted Board Boot, but the FIP and FWU\_FIP
434 will not include the corresponding certificates, causing a boot failure.
435
Jeenu Viswambharan74dce7f2017-09-22 08:32:09 +0100436- ``GICV2_G0_FOR_EL3``: Unlike GICv3, the GICv2 architecture doesn't have
437 inherent support for specific EL3 type interrupts. Setting this build option
438 to ``1`` assumes GICv2 *Group 0* interrupts are expected to target EL3, both
439 by `platform abstraction layer`__ and `Interrupt Management Framework`__.
440 This allows GICv2 platforms to enable features requiring EL3 interrupt type.
441 This also means that all GICv2 Group 0 interrupts are delivered to EL3, and
442 the Secure Payload interrupts needs to be synchronously handed over to Secure
443 EL1 for handling. The default value of this option is ``0``, which means the
444 Group 0 interrupts are assumed to be handled by Secure EL1.
445
446 .. __: `platform-interrupt-controller-API.rst`
447 .. __: `interrupt-framework-design.rst`
448
Douglas Raillard6f625742017-06-28 15:23:03 +0100449- ``HANDLE_EA_EL3_FIRST``: When defined External Aborts and SError Interrupts
450 will be always trapped in EL3 i.e. in BL31 at runtime.
451
Dan Handley4def07d2018-03-01 18:44:00 +0000452- ``HW_ASSISTED_COHERENCY``: On most Arm systems to-date, platform-specific
Douglas Raillard6f625742017-06-28 15:23:03 +0100453 software operations are required for CPUs to enter and exit coherency.
454 However, there exists newer systems where CPUs' entry to and exit from
455 coherency is managed in hardware. Such systems require software to only
456 initiate the operations, and the rest is managed in hardware, minimizing
Dan Handley4def07d2018-03-01 18:44:00 +0000457 active software management. In such systems, this boolean option enables
458 TF-A to carry out build and run-time optimizations during boot and power
459 management operations. This option defaults to 0 and if it is enabled,
460 then it implies ``WARMBOOT_ENABLE_DCACHE_EARLY`` is also enabled.
Douglas Raillard6f625742017-06-28 15:23:03 +0100461
Jeenu Viswambharan64ee2632018-04-27 15:17:03 +0100462 Note that, when ``HW_ASSISTED_COHERENCY`` is enabled, version 2 of
463 translation library (xlat tables v2) must be used; version 1 of translation
464 library is not supported.
465
Douglas Raillard6f625742017-06-28 15:23:03 +0100466- ``JUNO_AARCH32_EL3_RUNTIME``: This build flag enables you to execute EL3
467 runtime software in AArch32 mode, which is required to run AArch32 on Juno.
468 By default this flag is set to '0'. Enabling this flag builds BL1 and BL2 in
469 AArch64 and facilitates the loading of ``SP_MIN`` and BL33 as AArch32 executable
470 images.
471
Soby Mathew20917552017-08-31 11:49:32 +0100472- ``KEY_ALG``: This build flag enables the user to select the algorithm to be
473 used for generating the PKCS keys and subsequent signing of the certificate.
Qixiang Xu9a3088a2017-11-09 13:56:29 +0800474 It accepts 3 values viz. ``rsa``, ``rsa_1_5``, ``ecdsa``. The ``rsa_1_5`` is
Soby Mathewa8eb2862017-08-31 11:50:29 +0100475 the legacy PKCS#1 RSA 1.5 algorithm which is not TBBR compliant and is
476 retained only for compatibility. The default value of this flag is ``rsa``
477 which is the TBBR compliant PKCS#1 RSA 2.1 scheme.
Soby Mathew20917552017-08-31 11:49:32 +0100478
Qixiang Xu9a3088a2017-11-09 13:56:29 +0800479- ``HASH_ALG``: This build flag enables the user to select the secure hash
480 algorithm. It accepts 3 values viz. ``sha256``, ``sha384``, ``sha512``.
481 The default value of this flag is ``sha256``.
482
Douglas Raillard6f625742017-06-28 15:23:03 +0100483- ``LDFLAGS``: Extra user options appended to the linkers' command line in
484 addition to the one set by the build system.
485
486- ``LOAD_IMAGE_V2``: Boolean option to enable support for new version (v2) of
487 image loading, which provides more flexibility and scalability around what
488 images are loaded and executed during boot. Default is 0.
John Tsichritzis4901c532018-07-23 09:18:04 +0100489
490 Note: this flag must be enabled for AArch32 builds.
Douglas Raillard6f625742017-06-28 15:23:03 +0100491
492- ``LOG_LEVEL``: Chooses the log level, which controls the amount of console log
493 output compiled into the build. This should be one of the following:
494
495 ::
496
497 0 (LOG_LEVEL_NONE)
Daniel Boulby9bd5a4c2018-06-14 10:07:40 +0100498 10 (LOG_LEVEL_ERROR)
499 20 (LOG_LEVEL_NOTICE)
Douglas Raillard6f625742017-06-28 15:23:03 +0100500 30 (LOG_LEVEL_WARNING)
501 40 (LOG_LEVEL_INFO)
502 50 (LOG_LEVEL_VERBOSE)
503
504 All log output up to and including the log level is compiled into the build.
505 The default value is 40 in debug builds and 20 in release builds.
506
507- ``NON_TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
508 specifies the file that contains the Non-Trusted World private key in PEM
509 format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
510
511- ``NS_BL2U``: Path to NS\_BL2U image in the host file system. This image is
512 optional. It is only needed if the platform makefile specifies that it
513 is required in order to build the ``fwu_fip`` target.
514
515- ``NS_TIMER_SWITCH``: Enable save and restore for non-secure timer register
516 contents upon world switch. It can take either 0 (don't save and restore) or
517 1 (do save and restore). 0 is the default. An SPD may set this to 1 if it
518 wants the timer registers to be saved and restored.
519
520- ``PL011_GENERIC_UART``: Boolean option to indicate the PL011 driver that
521 the underlying hardware is not a full PL011 UART but a minimally compliant
522 generic UART, which is a subset of the PL011. The driver will not access
523 any register that is not part of the SBSA generic UART specification.
524 Default value is 0 (a full PL011 compliant UART is present).
525
Dan Handley4def07d2018-03-01 18:44:00 +0000526- ``PLAT``: Choose a platform to build TF-A for. The chosen platform name
527 must be subdirectory of any depth under ``plat/``, and must contain a
528 platform makefile named ``platform.mk``. For example, to build TF-A for the
529 Arm Juno board, select PLAT=juno.
Douglas Raillard6f625742017-06-28 15:23:03 +0100530
531- ``PRELOADED_BL33_BASE``: This option enables booting a preloaded BL33 image
532 instead of the normal boot flow. When defined, it must specify the entry
533 point address for the preloaded BL33 image. This option is incompatible with
534 ``EL3_PAYLOAD_BASE``. If both are defined, ``EL3_PAYLOAD_BASE`` has priority
535 over ``PRELOADED_BL33_BASE``.
536
537- ``PROGRAMMABLE_RESET_ADDRESS``: This option indicates whether the reset
538 vector address can be programmed or is fixed on the platform. It can take
539 either 0 (fixed) or 1 (programmable). Default is 0. If the platform has a
540 programmable reset address, it is expected that a CPU will start executing
541 code directly at the right address, both on a cold and warm reset. In this
542 case, there is no need to identify the entrypoint on boot and the boot path
543 can be optimised. The ``plat_get_my_entrypoint()`` platform porting interface
544 does not need to be implemented in this case.
545
546- ``PSCI_EXTENDED_STATE_ID``: As per PSCI1.0 Specification, there are 2 formats
547 possible for the PSCI power-state parameter viz original and extended
548 State-ID formats. This flag if set to 1, configures the generic PSCI layer
549 to use the extended format. The default value of this flag is 0, which
550 means by default the original power-state format is used by the PSCI
551 implementation. This flag should be specified by the platform makefile
552 and it governs the return value of PSCI\_FEATURES API for CPU\_SUSPEND
Dan Handley4def07d2018-03-01 18:44:00 +0000553 smc function id. When this option is enabled on Arm platforms, the
Douglas Raillard6f625742017-06-28 15:23:03 +0100554 option ``ARM_RECOM_STATE_ID_ENC`` needs to be set to 1 as well.
555
Jeenu Viswambharan14c60162018-04-04 16:07:11 +0100556- ``RAS_EXTENSION``: When set to ``1``, enable Armv8.2 RAS features. RAS features
557 are an optional extension for pre-Armv8.2 CPUs, but are mandatory for Armv8.2
558 or later CPUs.
559
560 When ``RAS_EXTENSION`` is set to ``1``, ``HANDLE_EA_EL3_FIRST`` must also be
561 set to ``1``.
562
563 This option is disabled by default.
564
Douglas Raillard6f625742017-06-28 15:23:03 +0100565- ``RESET_TO_BL31``: Enable BL31 entrypoint as the CPU reset vector instead
566 of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
567 entrypoint) or 1 (CPU reset to BL31 entrypoint).
568 The default value is 0.
569
Dan Handley4def07d2018-03-01 18:44:00 +0000570- ``RESET_TO_SP_MIN``: SP\_MIN is the minimal AArch32 Secure Payload provided
571 in TF-A. This flag configures SP\_MIN entrypoint as the CPU reset vector
572 instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
573 entrypoint) or 1 (CPU reset to SP\_MIN entrypoint). The default value is 0.
Douglas Raillard6f625742017-06-28 15:23:03 +0100574
575- ``ROT_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
576 file that contains the ROT private key in PEM format. If ``SAVE_KEYS=1``, this
577 file name will be used to save the key.
578
579- ``SAVE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
580 certificate generation tool to save the keys used to establish the Chain of
581 Trust. Allowed options are '0' or '1'. Default is '0' (do not save).
582
583- ``SCP_BL2``: Path to SCP\_BL2 image in the host file system. This image is optional.
584 If a SCP\_BL2 image is present then this option must be passed for the ``fip``
585 target.
586
587- ``SCP_BL2_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
588 file that contains the SCP\_BL2 private key in PEM format. If ``SAVE_KEYS=1``,
589 this file name will be used to save the key.
590
591- ``SCP_BL2U``: Path to SCP\_BL2U image in the host file system. This image is
592 optional. It is only needed if the platform makefile specifies that it
593 is required in order to build the ``fwu_fip`` target.
594
Jeenu Viswambharanb7cb1332017-10-16 08:43:14 +0100595- ``SDEI_SUPPORT``: Setting this to ``1`` enables support for Software
596 Delegated Exception Interface to BL31 image. This defaults to ``0``.
597
598 When set to ``1``, the build option ``EL3_EXCEPTION_HANDLING`` must also be
599 set to ``1``.
600
Douglas Raillard6f625742017-06-28 15:23:03 +0100601- ``SEPARATE_CODE_AND_RODATA``: Whether code and read-only data should be
602 isolated on separate memory pages. This is a trade-off between security and
603 memory usage. See "Isolating code and read-only data on separate memory
604 pages" section in `Firmware Design`_. This flag is disabled by default and
605 affects all BL images.
606
Antonio Nino Diaz2f370462018-04-23 15:43:29 +0100607- ``SMCCC_MAJOR_VERSION``: Numeric value that indicates the major version of
608 the SMC Calling Convention that the Trusted Firmware supports. The only two
609 allowed values are 1 and 2, and it defaults to 1. The minor version is
610 determined using this value.
611
Dan Handley4def07d2018-03-01 18:44:00 +0000612- ``SPD``: Choose a Secure Payload Dispatcher component to be built into TF-A.
613 This build option is only valid if ``ARCH=aarch64``. The value should be
614 the path to the directory containing the SPD source, relative to
615 ``services/spd/``; the directory is expected to contain a makefile called
616 ``<spd-value>.mk``.
Douglas Raillard6f625742017-06-28 15:23:03 +0100617
618- ``SPIN_ON_BL1_EXIT``: This option introduces an infinite loop in BL1. It can
619 take either 0 (no loop) or 1 (add a loop). 0 is the default. This loop stops
620 execution in BL1 just before handing over to BL31. At this point, all
621 firmware images have been loaded in memory, and the MMU and caches are
622 turned off. Refer to the "Debugging options" section for more details.
623
Antonio Nino Diazb726c162018-05-11 11:15:10 +0100624- ``SP_MIN_WITH_SECURE_FIQ``: Boolean flag to indicate the SP_MIN handles
Etienne Carriere71816092017-08-09 15:48:53 +0200625 secure interrupts (caught through the FIQ line). Platforms can enable
626 this directive if they need to handle such interruption. When enabled,
627 the FIQ are handled in monitor mode and non secure world is not allowed
628 to mask these events. Platforms that enable FIQ handling in SP_MIN shall
629 implement the api ``sp_min_plat_fiq_handler()``. The default value is 0.
630
Douglas Raillard6f625742017-06-28 15:23:03 +0100631- ``TRUSTED_BOARD_BOOT``: Boolean flag to include support for the Trusted Board
632 Boot feature. When set to '1', BL1 and BL2 images include support to load
633 and verify the certificates and images in a FIP, and BL1 includes support
634 for the Firmware Update. The default value is '0'. Generation and inclusion
635 of certificates in the FIP and FWU\_FIP depends upon the value of the
636 ``GENERATE_COT`` option.
637
638 Note: This option depends on ``CREATE_KEYS`` to be enabled. If the keys
639 already exist in disk, they will be overwritten without further notice.
640
641- ``TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
642 specifies the file that contains the Trusted World private key in PEM
643 format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
644
645- ``TSP_INIT_ASYNC``: Choose BL32 initialization method as asynchronous or
646 synchronous, (see "Initializing a BL32 Image" section in
647 `Firmware Design`_). It can take the value 0 (BL32 is initialized using
648 synchronous method) or 1 (BL32 is initialized using asynchronous method).
649 Default is 0.
650
651- ``TSP_NS_INTR_ASYNC_PREEMPT``: A non zero value enables the interrupt
652 routing model which routes non-secure interrupts asynchronously from TSP
653 to EL3 causing immediate preemption of TSP. The EL3 is responsible
654 for saving and restoring the TSP context in this routing model. The
655 default routing model (when the value is 0) is to route non-secure
656 interrupts to TSP allowing it to save its context and hand over
657 synchronously to EL3 via an SMC.
658
Jeenu Viswambharan60277962018-01-11 14:30:22 +0000659 Note: when ``EL3_EXCEPTION_HANDLING`` is ``1``, ``TSP_NS_INTR_ASYNC_PREEMPT``
660 must also be set to ``1``.
661
Douglas Raillard6f625742017-06-28 15:23:03 +0100662- ``USE_COHERENT_MEM``: This flag determines whether to include the coherent
663 memory region in the BL memory map or not (see "Use of Coherent memory in
Dan Handley4def07d2018-03-01 18:44:00 +0000664 TF-A" section in `Firmware Design`_). It can take the value 1
Douglas Raillard6f625742017-06-28 15:23:03 +0100665 (Coherent memory region is included) or 0 (Coherent memory region is
666 excluded). Default is 1.
667
668- ``V``: Verbose build. If assigned anything other than 0, the build commands
669 are printed. Default is 0.
670
Dan Handley4def07d2018-03-01 18:44:00 +0000671- ``VERSION_STRING``: String used in the log output for each TF-A image.
672 Defaults to a string formed by concatenating the version number, build type
673 and build string.
Douglas Raillard6f625742017-06-28 15:23:03 +0100674
675- ``WARMBOOT_ENABLE_DCACHE_EARLY`` : Boolean option to enable D-cache early on
676 the CPU after warm boot. This is applicable for platforms which do not
677 require interconnect programming to enable cache coherency (eg: single
678 cluster platforms). If this option is enabled, then warm boot path
679 enables D-caches immediately after enabling MMU. This option defaults to 0.
680
Dan Handley4def07d2018-03-01 18:44:00 +0000681Arm development platform specific build options
Douglas Raillard6f625742017-06-28 15:23:03 +0100682^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
683
684- ``ARM_BL31_IN_DRAM``: Boolean option to select loading of BL31 in TZC secured
685 DRAM. By default, BL31 is in the secure SRAM. Set this flag to 1 to load
686 BL31 in TZC secured DRAM. If TSP is present, then setting this option also
687 sets the TSP location to DRAM and ignores the ``ARM_TSP_RAM_LOCATION`` build
688 flag.
689
690- ``ARM_BOARD_OPTIMISE_MEM``: Boolean option to enable or disable optimisation
691 of the memory reserved for each image. This affects the maximum size of each
692 BL image as well as the number of allocated memory regions and translation
693 tables. By default this flag is 0, which means it uses the default
Dan Handley4def07d2018-03-01 18:44:00 +0000694 unoptimised values for these macros. Arm development platforms that wish to
Douglas Raillard6f625742017-06-28 15:23:03 +0100695 optimise memory usage need to set this flag to 1 and must override the
696 related macros.
697
698- ``ARM_CONFIG_CNTACR``: boolean option to unlock access to the ``CNTBase<N>``
699 frame registers by setting the ``CNTCTLBase.CNTACR<N>`` register bits. The
700 frame number ``<N>`` is defined by ``PLAT_ARM_NSTIMER_FRAME_ID``, which should
701 match the frame used by the Non-Secure image (normally the Linux kernel).
702 Default is true (access to the frame is allowed).
703
704- ``ARM_DISABLE_TRUSTED_WDOG``: boolean option to disable the Trusted Watchdog.
Dan Handley4def07d2018-03-01 18:44:00 +0000705 By default, Arm platforms use a watchdog to trigger a system reset in case
Douglas Raillard6f625742017-06-28 15:23:03 +0100706 an error is encountered during the boot process (for example, when an image
707 could not be loaded or authenticated). The watchdog is enabled in the early
708 platform setup hook at BL1 and disabled in the BL1 prepare exit hook. The
709 Trusted Watchdog may be disabled at build time for testing or development
710 purposes.
711
Antonio Nino Diazb726c162018-05-11 11:15:10 +0100712- ``ARM_LINUX_KERNEL_AS_BL33``: The Linux kernel expects registers x0-x3 to
713 have specific values at boot. This boolean option allows the Trusted Firmware
714 to have a Linux kernel image as BL33 by preparing the registers to these
715 values before jumping to BL33. This option defaults to 0 (disabled). For now,
716 it only supports AArch64 kernels. ``RESET_TO_BL31`` must be 1 when using it.
717 If this option is set to 1, ``ARM_PRELOADED_DTB_BASE`` must be set to the
718 location of a device tree blob (DTB) already loaded in memory. The Linux
719 Image address must be specified using the ``PRELOADED_BL33_BASE`` option.
720
Douglas Raillard6f625742017-06-28 15:23:03 +0100721- ``ARM_RECOM_STATE_ID_ENC``: The PSCI1.0 specification recommends an encoding
722 for the construction of composite state-ID in the power-state parameter.
723 The existing PSCI clients currently do not support this encoding of
724 State-ID yet. Hence this flag is used to configure whether to use the
725 recommended State-ID encoding or not. The default value of this flag is 0,
726 in which case the platform is configured to expect NULL in the State-ID
727 field of power-state parameter.
728
729- ``ARM_ROTPK_LOCATION``: used when ``TRUSTED_BOARD_BOOT=1``. It specifies the
730 location of the ROTPK hash returned by the function ``plat_get_rotpk_info()``
Dan Handley4def07d2018-03-01 18:44:00 +0000731 for Arm platforms. Depending on the selected option, the proper private key
Douglas Raillard6f625742017-06-28 15:23:03 +0100732 must be specified using the ``ROT_KEY`` option when building the Trusted
733 Firmware. This private key will be used by the certificate generation tool
734 to sign the BL2 and Trusted Key certificates. Available options for
735 ``ARM_ROTPK_LOCATION`` are:
736
737 - ``regs`` : return the ROTPK hash stored in the Trusted root-key storage
738 registers. The private key corresponding to this ROTPK hash is not
739 currently available.
740 - ``devel_rsa`` : return a development public key hash embedded in the BL1
741 and BL2 binaries. This hash has been obtained from the RSA public key
742 ``arm_rotpk_rsa.der``, located in ``plat/arm/board/common/rotpk``. To use
743 this option, ``arm_rotprivk_rsa.pem`` must be specified as ``ROT_KEY`` when
744 creating the certificates.
Qixiang Xu9db9c652017-08-24 15:12:20 +0800745 - ``devel_ecdsa`` : return a development public key hash embedded in the BL1
746 and BL2 binaries. This hash has been obtained from the ECDSA public key
747 ``arm_rotpk_ecdsa.der``, located in ``plat/arm/board/common/rotpk``. To use
748 this option, ``arm_rotprivk_ecdsa.pem`` must be specified as ``ROT_KEY``
749 when creating the certificates.
Douglas Raillard6f625742017-06-28 15:23:03 +0100750
751- ``ARM_TSP_RAM_LOCATION``: location of the TSP binary. Options:
752
Qixiang Xu7ca267b2017-10-13 09:04:12 +0800753 - ``tsram`` : Trusted SRAM (default option when TBB is not enabled)
Douglas Raillard6f625742017-06-28 15:23:03 +0100754 - ``tdram`` : Trusted DRAM (if available)
John Tsichritzis677ad322018-06-06 09:38:10 +0100755 - ``dram`` : Secure region in DRAM (default option when TBB is enabled,
756 configured by the TrustZone controller)
Douglas Raillard6f625742017-06-28 15:23:03 +0100757
Dan Handley4def07d2018-03-01 18:44:00 +0000758- ``ARM_XLAT_TABLES_LIB_V1``: boolean option to compile TF-A with version 1
759 of the translation tables library instead of version 2. It is set to 0 by
760 default, which selects version 2.
Douglas Raillard6f625742017-06-28 15:23:03 +0100761
Dan Handley4def07d2018-03-01 18:44:00 +0000762- ``ARM_CRYPTOCELL_INTEG`` : bool option to enable TF-A to invoke Arm®
763 TrustZone® CryptoCell functionality for Trusted Board Boot on capable Arm
764 platforms. If this option is specified, then the path to the CryptoCell
Douglas Raillard6f625742017-06-28 15:23:03 +0100765 SBROM library must be specified via ``CCSBROM_LIB_PATH`` flag.
766
Dan Handley4def07d2018-03-01 18:44:00 +0000767For a better understanding of these options, the Arm development platform memory
Douglas Raillard6f625742017-06-28 15:23:03 +0100768map is explained in the `Firmware Design`_.
769
Dan Handley4def07d2018-03-01 18:44:00 +0000770Arm CSS platform specific build options
Douglas Raillard6f625742017-06-28 15:23:03 +0100771^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
772
773- ``CSS_DETECT_PRE_1_7_0_SCP``: Boolean flag to detect SCP version
774 incompatibility. Version 1.7.0 of the SCP firmware made a non-backwards
775 compatible change to the MTL protocol, used for AP/SCP communication.
Dan Handley4def07d2018-03-01 18:44:00 +0000776 TF-A no longer supports earlier SCP versions. If this option is set to 1
777 then TF-A will detect if an earlier version is in use. Default is 1.
Douglas Raillard6f625742017-06-28 15:23:03 +0100778
779- ``CSS_LOAD_SCP_IMAGES``: Boolean flag, which when set, adds SCP\_BL2 and
780 SCP\_BL2U to the FIP and FWU\_FIP respectively, and enables them to be loaded
781 during boot. Default is 1.
782
Soby Mathew18e279e2017-06-12 12:37:10 +0100783- ``CSS_USE_SCMI_SDS_DRIVER``: Boolean flag which selects SCMI/SDS drivers
784 instead of SCPI/BOM driver for communicating with the SCP during power
785 management operations and for SCP RAM Firmware transfer. If this option
786 is set to 1, then SCMI/SDS drivers will be used. Default is 0.
Douglas Raillard6f625742017-06-28 15:23:03 +0100787
Dan Handley4def07d2018-03-01 18:44:00 +0000788Arm FVP platform specific build options
Douglas Raillard6f625742017-06-28 15:23:03 +0100789^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
790
791- ``FVP_CLUSTER_COUNT`` : Configures the cluster count to be used to
Dan Handley4def07d2018-03-01 18:44:00 +0000792 build the topology tree within TF-A. By default TF-A is configured for dual
793 cluster topology and this option can be used to override the default value.
Douglas Raillard6f625742017-06-28 15:23:03 +0100794
795- ``FVP_INTERCONNECT_DRIVER``: Selects the interconnect driver to be built. The
796 default interconnect driver depends on the value of ``FVP_CLUSTER_COUNT`` as
797 explained in the options below:
798
799 - ``FVP_CCI`` : The CCI driver is selected. This is the default
800 if 0 < ``FVP_CLUSTER_COUNT`` <= 2.
801 - ``FVP_CCN`` : The CCN driver is selected. This is the default
802 if ``FVP_CLUSTER_COUNT`` > 2.
803
Jeenu Viswambharanfe7210c2018-01-31 14:52:08 +0000804- ``FVP_MAX_CPUS_PER_CLUSTER``: Sets the maximum number of CPUs implemented in
805 a single cluster. This option defaults to 4.
806
Jeenu Viswambharan11ad8f22016-11-15 13:53:57 +0000807- ``FVP_MAX_PE_PER_CPU``: Sets the maximum number of PEs implemented on any CPU
808 in the system. This option defaults to 1. Note that the build option
809 ``ARM_PLAT_MT`` doesn't have any effect on FVP platforms.
810
Douglas Raillard6f625742017-06-28 15:23:03 +0100811- ``FVP_USE_GIC_DRIVER`` : Selects the GIC driver to be built. Options:
812
813 - ``FVP_GIC600`` : The GIC600 implementation of GICv3 is selected
814 - ``FVP_GICV2`` : The GICv2 only driver is selected
815 - ``FVP_GICV3`` : The GICv3 only driver is selected (default option)
816 - ``FVP_GICV3_LEGACY``: The Legacy GICv3 driver is selected (deprecated)
Dan Handley4def07d2018-03-01 18:44:00 +0000817 Note: If TF-A is compiled with this option on FVPs with GICv3 hardware,
818 then it configures the hardware to run in GICv2 emulation mode
Douglas Raillard6f625742017-06-28 15:23:03 +0100819
820- ``FVP_USE_SP804_TIMER`` : Use the SP804 timer instead of the Generic Timer
821 for functions that wait for an arbitrary time length (udelay and mdelay).
822 The default value is 0.
823
Soby Mathewb2a68f82018-02-16 14:52:52 +0000824- ``FVP_HW_CONFIG_DTS`` : Specify the path to the DTS file to be compiled
825 to DTB and packaged in FIP as the HW_CONFIG. See `Firmware Design`_ for
826 details on HW_CONFIG. By default, this is initialized to a sensible DTS
827 file in ``fdts/`` folder depending on other build options. But some cases,
828 like shifted affinity format for MPIDR, cannot be detected at build time
829 and this option is needed to specify the appropriate DTS file.
830
831- ``FVP_HW_CONFIG`` : Specify the path to the HW_CONFIG blob to be packaged in
832 FIP. See `Firmware Design`_ for details on HW_CONFIG. This option is
833 similar to the ``FVP_HW_CONFIG_DTS`` option, but it directly specifies the
834 HW_CONFIG blob instead of the DTS file. This option is useful to override
835 the default HW_CONFIG selected by the build system.
836
Summer Qin60a23fd2018-03-02 15:51:14 +0800837ARM JUNO platform specific build options
838^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
839
840- ``JUNO_TZMP1`` : Boolean option to configure Juno to be used for TrustZone
841 Media Protection (TZ-MP1). Default value of this flag is 0.
842
Douglas Raillard6f625742017-06-28 15:23:03 +0100843Debugging options
844~~~~~~~~~~~~~~~~~
845
846To compile a debug version and make the build more verbose use
847
848::
849
850 make PLAT=<platform> DEBUG=1 V=1 all
851
852AArch64 GCC uses DWARF version 4 debugging symbols by default. Some tools (for
853example DS-5) might not support this and may need an older version of DWARF
854symbols to be emitted by GCC. This can be achieved by using the
855``-gdwarf-<version>`` flag, with the version being set to 2 or 3. Setting the
856version to 2 is recommended for DS-5 versions older than 5.16.
857
858When debugging logic problems it might also be useful to disable all compiler
859optimizations by using ``-O0``.
860
861NOTE: Using ``-O0`` could cause output images to be larger and base addresses
Dan Handley4def07d2018-03-01 18:44:00 +0000862might need to be recalculated (see the **Memory layout on Arm development
Douglas Raillard6f625742017-06-28 15:23:03 +0100863platforms** section in the `Firmware Design`_).
864
865Extra debug options can be passed to the build system by setting ``CFLAGS`` or
866``LDFLAGS``:
867
868.. code:: makefile
869
870 CFLAGS='-O0 -gdwarf-2' \
871 make PLAT=<platform> DEBUG=1 V=1 all
872
873Note that using ``-Wl,`` style compilation driver options in ``CFLAGS`` will be
874ignored as the linker is called directly.
875
876It is also possible to introduce an infinite loop to help in debugging the
Dan Handley4def07d2018-03-01 18:44:00 +0000877post-BL2 phase of TF-A. This can be done by rebuilding BL1 with the
878``SPIN_ON_BL1_EXIT=1`` build flag. Refer to the `Summary of build options`_
Douglas Raillard6f625742017-06-28 15:23:03 +0100879section. In this case, the developer may take control of the target using a
880debugger when indicated by the console output. When using DS-5, the following
881commands can be used:
882
883::
884
885 # Stop target execution
886 interrupt
887
888 #
889 # Prepare your debugging environment, e.g. set breakpoints
890 #
891
892 # Jump over the debug loop
893 set var $AARCH64::$Core::$PC = $AARCH64::$Core::$PC + 4
894
895 # Resume execution
896 continue
897
898Building the Test Secure Payload
899~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
900
901The TSP is coupled with a companion runtime service in the BL31 firmware,
902called the TSPD. Therefore, if you intend to use the TSP, the BL31 image
903must be recompiled as well. For more information on SPs and SPDs, see the
904`Secure-EL1 Payloads and Dispatchers`_ section in the `Firmware Design`_.
905
Dan Handley4def07d2018-03-01 18:44:00 +0000906First clean the TF-A build directory to get rid of any previous BL31 binary.
907Then to build the TSP image use:
Douglas Raillard6f625742017-06-28 15:23:03 +0100908
909::
910
911 make PLAT=<platform> SPD=tspd all
912
913An additional boot loader binary file is created in the ``build`` directory:
914
915::
916
917 build/<platform>/<build-type>/bl32.bin
918
919Checking source code style
920~~~~~~~~~~~~~~~~~~~~~~~~~~
921
922When making changes to the source for submission to the project, the source
923must be in compliance with the Linux style guide, and to assist with this check
924the project Makefile contains two targets, which both utilise the
925``checkpatch.pl`` script that ships with the Linux source tree.
926
Joel Huttonbf7008a2018-03-19 11:59:57 +0000927To check the entire source tree, you must first download copies of
928``checkpatch.pl``, ``spelling.txt`` and ``const_structs.checkpatch`` available
929in the `Linux master tree`_ scripts directory, then set the ``CHECKPATCH``
930environment variable to point to ``checkpatch.pl`` (with the other 2 files in
John Tsichritzis677ad322018-06-06 09:38:10 +0100931the same directory) and build the target checkcodebase:
Douglas Raillard6f625742017-06-28 15:23:03 +0100932
933::
934
935 make CHECKPATCH=<path-to-linux>/linux/scripts/checkpatch.pl checkcodebase
936
937To just check the style on the files that differ between your local branch and
938the remote master, use:
939
940::
941
942 make CHECKPATCH=<path-to-linux>/linux/scripts/checkpatch.pl checkpatch
943
944If you wish to check your patch against something other than the remote master,
945set the ``BASE_COMMIT`` variable to your desired branch. By default, ``BASE_COMMIT``
946is set to ``origin/master``.
947
948Building and using the FIP tool
949~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
950
Dan Handley4def07d2018-03-01 18:44:00 +0000951Firmware Image Package (FIP) is a packaging format used by TF-A to package
952firmware images in a single binary. The number and type of images that should
953be packed in a FIP is platform specific and may include TF-A images and other
954firmware images required by the platform. For example, most platforms require
955a BL33 image which corresponds to the normal world bootloader (e.g. UEFI or
956U-Boot).
Douglas Raillard6f625742017-06-28 15:23:03 +0100957
Dan Handley4def07d2018-03-01 18:44:00 +0000958The TF-A build system provides the make target ``fip`` to create a FIP file
959for the specified platform using the FIP creation tool included in the TF-A
960project. Examples below show how to build a FIP file for FVP, packaging TF-A
961and BL33 images.
Douglas Raillard6f625742017-06-28 15:23:03 +0100962
963For AArch64:
964
965::
966
967 make PLAT=fvp BL33=<path/to/bl33.bin> fip
968
969For AArch32:
970
971::
972
973 make PLAT=fvp ARCH=aarch32 AARCH32_SP=sp_min BL33=<path/to/bl33.bin> fip
974
975Note that AArch32 support for Normal world boot loader (BL33), like U-boot or
976UEFI, on FVP is not available upstream. Hence custom solutions are required to
977allow Linux boot on FVP. These instructions assume such a custom boot loader
978(BL33) is available.
979
980The resulting FIP may be found in:
981
982::
983
984 build/fvp/<build-type>/fip.bin
985
986For advanced operations on FIP files, it is also possible to independently build
987the tool and create or modify FIPs using this tool. To do this, follow these
988steps:
989
990It is recommended to remove old artifacts before building the tool:
991
992::
993
994 make -C tools/fiptool clean
995
996Build the tool:
997
998::
999
1000 make [DEBUG=1] [V=1] fiptool
1001
1002The tool binary can be located in:
1003
1004::
1005
1006 ./tools/fiptool/fiptool
1007
1008Invoking the tool with ``--help`` will print a help message with all available
1009options.
1010
1011Example 1: create a new Firmware package ``fip.bin`` that contains BL2 and BL31:
1012
1013::
1014
1015 ./tools/fiptool/fiptool create \
1016 --tb-fw build/<platform>/<build-type>/bl2.bin \
1017 --soc-fw build/<platform>/<build-type>/bl31.bin \
1018 fip.bin
1019
1020Example 2: view the contents of an existing Firmware package:
1021
1022::
1023
1024 ./tools/fiptool/fiptool info <path-to>/fip.bin
1025
1026Example 3: update the entries of an existing Firmware package:
1027
1028::
1029
1030 # Change the BL2 from Debug to Release version
1031 ./tools/fiptool/fiptool update \
1032 --tb-fw build/<platform>/release/bl2.bin \
1033 build/<platform>/debug/fip.bin
1034
1035Example 4: unpack all entries from an existing Firmware package:
1036
1037::
1038
1039 # Images will be unpacked to the working directory
1040 ./tools/fiptool/fiptool unpack <path-to>/fip.bin
1041
1042Example 5: remove an entry from an existing Firmware package:
1043
1044::
1045
1046 ./tools/fiptool/fiptool remove \
1047 --tb-fw build/<platform>/debug/fip.bin
1048
1049Note that if the destination FIP file exists, the create, update and
1050remove operations will automatically overwrite it.
1051
1052The unpack operation will fail if the images already exist at the
1053destination. In that case, use -f or --force to continue.
1054
1055More information about FIP can be found in the `Firmware Design`_ document.
1056
1057Migrating from fip\_create to fiptool
1058^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1059
1060The previous version of fiptool was called fip\_create. A compatibility script
1061that emulates the basic functionality of the previous fip\_create is provided.
1062However, users are strongly encouraged to migrate to fiptool.
1063
1064- To create a new FIP file, replace "fip\_create" with "fiptool create".
1065- To update a FIP file, replace "fip\_create" with "fiptool update".
1066- To dump the contents of a FIP file, replace "fip\_create --dump"
1067 with "fiptool info".
1068
1069Building FIP images with support for Trusted Board Boot
1070~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1071
1072Trusted Board Boot primarily consists of the following two features:
1073
1074- Image Authentication, described in `Trusted Board Boot`_, and
1075- Firmware Update, described in `Firmware Update`_
1076
1077The following steps should be followed to build FIP and (optionally) FWU\_FIP
1078images with support for these features:
1079
1080#. Fulfill the dependencies of the ``mbedtls`` cryptographic and image parser
1081 modules by checking out a recent version of the `mbed TLS Repository`_. It
Dan Handley4def07d2018-03-01 18:44:00 +00001082 is important to use a version that is compatible with TF-A and fixes any
Douglas Raillard6f625742017-06-28 15:23:03 +01001083 known security vulnerabilities. See `mbed TLS Security Center`_ for more
Dan Handley4def07d2018-03-01 18:44:00 +00001084 information. The latest version of TF-A is tested with tag
Jeenu Viswambharand25b5272018-06-07 15:14:42 +01001085 ``mbedtls-2.10.0``.
Douglas Raillard6f625742017-06-28 15:23:03 +01001086
1087 The ``drivers/auth/mbedtls/mbedtls_*.mk`` files contain the list of mbed TLS
1088 source files the modules depend upon.
1089 ``include/drivers/auth/mbedtls/mbedtls_config.h`` contains the configuration
1090 options required to build the mbed TLS sources.
1091
1092 Note that the mbed TLS library is licensed under the Apache version 2.0
Dan Handley4def07d2018-03-01 18:44:00 +00001093 license. Using mbed TLS source code will affect the licensing of TF-A
1094 binaries that are built using this library.
Douglas Raillard6f625742017-06-28 15:23:03 +01001095
1096#. To build the FIP image, ensure the following command line variables are set
Dan Handley4def07d2018-03-01 18:44:00 +00001097 while invoking ``make`` to build TF-A:
Douglas Raillard6f625742017-06-28 15:23:03 +01001098
1099 - ``MBEDTLS_DIR=<path of the directory containing mbed TLS sources>``
1100 - ``TRUSTED_BOARD_BOOT=1``
1101 - ``GENERATE_COT=1``
1102
Dan Handley4def07d2018-03-01 18:44:00 +00001103 In the case of Arm platforms, the location of the ROTPK hash must also be
Douglas Raillard6f625742017-06-28 15:23:03 +01001104 specified at build time. Two locations are currently supported (see
1105 ``ARM_ROTPK_LOCATION`` build option):
1106
1107 - ``ARM_ROTPK_LOCATION=regs``: the ROTPK hash is obtained from the Trusted
1108 root-key storage registers present in the platform. On Juno, this
1109 registers are read-only. On FVP Base and Cortex models, the registers
1110 are read-only, but the value can be specified using the command line
1111 option ``bp.trusted_key_storage.public_key`` when launching the model.
1112 On both Juno and FVP models, the default value corresponds to an
1113 ECDSA-SECP256R1 public key hash, whose private part is not currently
1114 available.
1115
1116 - ``ARM_ROTPK_LOCATION=devel_rsa``: use the ROTPK hash that is hardcoded
Dan Handley4def07d2018-03-01 18:44:00 +00001117 in the Arm platform port. The private/public RSA key pair may be
Douglas Raillard6f625742017-06-28 15:23:03 +01001118 found in ``plat/arm/board/common/rotpk``.
1119
Qixiang Xu9db9c652017-08-24 15:12:20 +08001120 - ``ARM_ROTPK_LOCATION=devel_ecdsa``: use the ROTPK hash that is hardcoded
Dan Handley4def07d2018-03-01 18:44:00 +00001121 in the Arm platform port. The private/public ECDSA key pair may be
Qixiang Xu9db9c652017-08-24 15:12:20 +08001122 found in ``plat/arm/board/common/rotpk``.
1123
Douglas Raillard6f625742017-06-28 15:23:03 +01001124 Example of command line using RSA development keys:
1125
1126 ::
1127
1128 MBEDTLS_DIR=<path of the directory containing mbed TLS sources> \
1129 make PLAT=<platform> TRUSTED_BOARD_BOOT=1 GENERATE_COT=1 \
1130 ARM_ROTPK_LOCATION=devel_rsa \
1131 ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem \
1132 BL33=<path-to>/<bl33_image> \
1133 all fip
1134
1135 The result of this build will be the bl1.bin and the fip.bin binaries. This
1136 FIP will include the certificates corresponding to the Chain of Trust
1137 described in the TBBR-client document. These certificates can also be found
1138 in the output build directory.
1139
1140#. The optional FWU\_FIP contains any additional images to be loaded from
1141 Non-Volatile storage during the `Firmware Update`_ process. To build the
1142 FWU\_FIP, any FWU images required by the platform must be specified on the
Dan Handley4def07d2018-03-01 18:44:00 +00001143 command line. On Arm development platforms like Juno, these are:
Douglas Raillard6f625742017-06-28 15:23:03 +01001144
1145 - NS\_BL2U. The AP non-secure Firmware Updater image.
1146 - SCP\_BL2U. The SCP Firmware Update Configuration image.
1147
1148 Example of Juno command line for generating both ``fwu`` and ``fwu_fip``
1149 targets using RSA development:
1150
1151 ::
1152
1153 MBEDTLS_DIR=<path of the directory containing mbed TLS sources> \
1154 make PLAT=juno TRUSTED_BOARD_BOOT=1 GENERATE_COT=1 \
1155 ARM_ROTPK_LOCATION=devel_rsa \
1156 ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem \
1157 BL33=<path-to>/<bl33_image> \
1158 SCP_BL2=<path-to>/<scp_bl2_image> \
1159 SCP_BL2U=<path-to>/<scp_bl2u_image> \
1160 NS_BL2U=<path-to>/<ns_bl2u_image> \
1161 all fip fwu_fip
1162
1163 Note: The BL2U image will be built by default and added to the FWU\_FIP.
1164 The user may override this by adding ``BL2U=<path-to>/<bl2u_image>``
1165 to the command line above.
1166
1167 Note: Building and installing the non-secure and SCP FWU images (NS\_BL1U,
1168 NS\_BL2U and SCP\_BL2U) is outside the scope of this document.
1169
1170 The result of this build will be bl1.bin, fip.bin and fwu\_fip.bin binaries.
1171 Both the FIP and FWU\_FIP will include the certificates corresponding to the
1172 Chain of Trust described in the TBBR-client document. These certificates
1173 can also be found in the output build directory.
1174
1175Building the Certificate Generation Tool
1176~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1177
Dan Handley4def07d2018-03-01 18:44:00 +00001178The ``cert_create`` tool is built as part of the TF-A build process when the
1179``fip`` make target is specified and TBB is enabled (as described in the
1180previous section), but it can also be built separately with the following
1181command:
Douglas Raillard6f625742017-06-28 15:23:03 +01001182
1183::
1184
1185 make PLAT=<platform> [DEBUG=1] [V=1] certtool
1186
1187For platforms that do not require their own IDs in certificate files,
1188the generic 'cert\_create' tool can be built with the following command:
1189
1190::
1191
1192 make USE_TBBR_DEFS=1 [DEBUG=1] [V=1] certtool
1193
1194``DEBUG=1`` builds the tool in debug mode. ``V=1`` makes the build process more
1195verbose. The following command should be used to obtain help about the tool:
1196
1197::
1198
1199 ./tools/cert_create/cert_create -h
1200
1201Building a FIP for Juno and FVP
1202-------------------------------
1203
1204This section provides Juno and FVP specific instructions to build Trusted
1205Firmware, obtain the additional required firmware, and pack it all together in
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01001206a single FIP binary. It assumes that a `Linaro Release`_ has been installed.
Douglas Raillard6f625742017-06-28 15:23:03 +01001207
David Cunado31f2f792017-06-29 12:01:33 +01001208Note: Pre-built binaries for AArch32 are available from Linaro Release 16.12
1209onwards. Before that release, pre-built binaries are only available for AArch64.
Douglas Raillard6f625742017-06-28 15:23:03 +01001210
Joel Huttonbf7008a2018-03-19 11:59:57 +00001211Note: Follow the full instructions for one platform before switching to a
Douglas Raillard6f625742017-06-28 15:23:03 +01001212different one. Mixing instructions for different platforms may result in
1213corrupted binaries.
1214
Joel Huttonbf7008a2018-03-19 11:59:57 +00001215Note: The uboot image downloaded by the Linaro workspace script does not always
1216match the uboot image packaged as BL33 in the corresponding fip file. It is
1217recommended to use the version that is packaged in the fip file using the
1218instructions below.
1219
Soby Mathew7e8686d2018-05-09 13:59:29 +01001220Note: For the FVP, the kernel FDT is packaged in FIP during build and loaded
1221by the firmware at runtime. See `Obtaining the Flattened Device Trees`_
1222section for more info on selecting the right FDT to use.
1223
Douglas Raillard6f625742017-06-28 15:23:03 +01001224#. Clean the working directory
1225
1226 ::
1227
1228 make realclean
1229
1230#. Obtain SCP\_BL2 (Juno) and BL33 (all platforms)
1231
1232 Use the fiptool to extract the SCP\_BL2 and BL33 images from the FIP
1233 package included in the Linaro release:
1234
1235 ::
1236
1237 # Build the fiptool
1238 make [DEBUG=1] [V=1] fiptool
1239
1240 # Unpack firmware images from Linaro FIP
1241 ./tools/fiptool/fiptool unpack \
1242 <path/to/linaro/release>/fip.bin
1243
1244 The unpack operation will result in a set of binary images extracted to the
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01001245 current working directory. The SCP\_BL2 image corresponds to
1246 ``scp-fw.bin`` and BL33 corresponds to ``nt-fw.bin``.
Douglas Raillard6f625742017-06-28 15:23:03 +01001247
Joel Huttonbf7008a2018-03-19 11:59:57 +00001248 Note: The fiptool will complain if the images to be unpacked already
Douglas Raillard6f625742017-06-28 15:23:03 +01001249 exist in the current directory. If that is the case, either delete those
1250 files or use the ``--force`` option to overwrite.
1251
Joel Huttonbf7008a2018-03-19 11:59:57 +00001252 Note: For AArch32, the instructions below assume that nt-fw.bin is a custom
Douglas Raillard6f625742017-06-28 15:23:03 +01001253 Normal world boot loader that supports AArch32.
1254
Dan Handley4def07d2018-03-01 18:44:00 +00001255#. Build TF-A images and create a new FIP for FVP
Douglas Raillard6f625742017-06-28 15:23:03 +01001256
1257 ::
1258
1259 # AArch64
1260 make PLAT=fvp BL33=nt-fw.bin all fip
1261
1262 # AArch32
1263 make PLAT=fvp ARCH=aarch32 AARCH32_SP=sp_min BL33=nt-fw.bin all fip
1264
Dan Handley4def07d2018-03-01 18:44:00 +00001265#. Build TF-A images and create a new FIP for Juno
Douglas Raillard6f625742017-06-28 15:23:03 +01001266
1267 For AArch64:
1268
1269 Building for AArch64 on Juno simply requires the addition of ``SCP_BL2``
1270 as a build parameter.
1271
1272 ::
1273
1274 make PLAT=juno all fip \
1275 BL33=<path-to-juno-oe-uboot>/SOFTWARE/bl33-uboot.bin \
1276 SCP_BL2=<path-to-juno-busybox-uboot>/SOFTWARE/scp_bl2.bin
1277
1278 For AArch32:
1279
1280 Hardware restrictions on Juno prevent cold reset into AArch32 execution mode,
1281 therefore BL1 and BL2 must be compiled for AArch64, and BL32 is compiled
1282 separately for AArch32.
1283
1284 - Before building BL32, the environment variable ``CROSS_COMPILE`` must point
1285 to the AArch32 Linaro cross compiler.
1286
1287 ::
1288
1289 export CROSS_COMPILE=<path-to-aarch32-gcc>/bin/arm-linux-gnueabihf-
1290
1291 - Build BL32 in AArch32.
1292
1293 ::
1294
1295 make ARCH=aarch32 PLAT=juno AARCH32_SP=sp_min \
1296 RESET_TO_SP_MIN=1 JUNO_AARCH32_EL3_RUNTIME=1 bl32
1297
1298 - Before building BL1 and BL2, the environment variable ``CROSS_COMPILE``
1299 must point to the AArch64 Linaro cross compiler.
1300
1301 ::
1302
1303 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
1304
1305 - The following parameters should be used to build BL1 and BL2 in AArch64
1306 and point to the BL32 file.
1307
1308 ::
1309
1310 make ARCH=aarch64 PLAT=juno LOAD_IMAGE_V2=1 JUNO_AARCH32_EL3_RUNTIME=1 \
1311 BL33=<path-to-juno32-oe-uboot>/SOFTWARE/bl33-uboot.bin \
Soby Mathew5744e872017-11-14 14:10:10 +00001312 SCP_BL2=<path-to-juno32-oe-uboot>/SOFTWARE/scp_bl2.bin \
Douglas Raillard6f625742017-06-28 15:23:03 +01001313 BL32=<path-to-bl32>/bl32.bin all fip
1314
1315The resulting BL1 and FIP images may be found in:
1316
1317::
1318
1319 # Juno
1320 ./build/juno/release/bl1.bin
1321 ./build/juno/release/fip.bin
1322
1323 # FVP
1324 ./build/fvp/release/bl1.bin
1325 ./build/fvp/release/fip.bin
1326
Roberto Vargase29ee462017-10-17 10:19:00 +01001327
1328Booting Firmware Update images
1329-------------------------------------
1330
1331When Firmware Update (FWU) is enabled there are at least 2 new images
1332that have to be loaded, the Non-Secure FWU ROM (NS-BL1U), and the
1333FWU FIP.
1334
1335Juno
1336~~~~
1337
1338The new images must be programmed in flash memory by adding
1339an entry in the ``SITE1/HBI0262x/images.txt`` configuration file
1340on the Juno SD card (where ``x`` depends on the revision of the Juno board).
1341Refer to the `Juno Getting Started Guide`_, section 2.3 "Flash memory
1342programming" for more information. User should ensure these do not
1343overlap with any other entries in the file.
1344
1345::
1346
1347 NOR10UPDATE: AUTO ;Image Update:NONE/AUTO/FORCE
1348 NOR10ADDRESS: 0x00400000 ;Image Flash Address [ns_bl2u_base_address]
1349 NOR10FILE: \SOFTWARE\fwu_fip.bin ;Image File Name
1350 NOR10LOAD: 00000000 ;Image Load Address
1351 NOR10ENTRY: 00000000 ;Image Entry Point
1352
1353 NOR11UPDATE: AUTO ;Image Update:NONE/AUTO/FORCE
1354 NOR11ADDRESS: 0x03EB8000 ;Image Flash Address [ns_bl1u_base_address]
1355 NOR11FILE: \SOFTWARE\ns_bl1u.bin ;Image File Name
1356 NOR11LOAD: 00000000 ;Image Load Address
1357
1358The address ns_bl1u_base_address is the value of NS_BL1U_BASE - 0x8000000.
1359In the same way, the address ns_bl2u_base_address is the value of
1360NS_BL2U_BASE - 0x8000000.
1361
1362FVP
1363~~~
1364
1365The additional fip images must be loaded with:
1366
1367::
1368
1369 --data cluster0.cpu0="<path_to>/ns_bl1u.bin"@0x0beb8000 [ns_bl1u_base_address]
1370 --data cluster0.cpu0="<path_to>/fwu_fip.bin"@0x08400000 [ns_bl2u_base_address]
1371
1372The address ns_bl1u_base_address is the value of NS_BL1U_BASE.
1373In the same way, the address ns_bl2u_base_address is the value of
1374NS_BL2U_BASE.
1375
1376
Douglas Raillard6f625742017-06-28 15:23:03 +01001377EL3 payloads alternative boot flow
1378----------------------------------
1379
1380On a pre-production system, the ability to execute arbitrary, bare-metal code at
1381the highest exception level is required. It allows full, direct access to the
1382hardware, for example to run silicon soak tests.
1383
1384Although it is possible to implement some baremetal secure firmware from
1385scratch, this is a complex task on some platforms, depending on the level of
1386configuration required to put the system in the expected state.
1387
1388Rather than booting a baremetal application, a possible compromise is to boot
Dan Handley4def07d2018-03-01 18:44:00 +00001389``EL3 payloads`` through TF-A instead. This is implemented as an alternative
1390boot flow, where a modified BL2 boots an EL3 payload, instead of loading the
1391other BL images and passing control to BL31. It reduces the complexity of
1392developing EL3 baremetal code by:
Douglas Raillard6f625742017-06-28 15:23:03 +01001393
1394- putting the system into a known architectural state;
1395- taking care of platform secure world initialization;
1396- loading the SCP\_BL2 image if required by the platform.
1397
Dan Handley4def07d2018-03-01 18:44:00 +00001398When booting an EL3 payload on Arm standard platforms, the configuration of the
Douglas Raillard6f625742017-06-28 15:23:03 +01001399TrustZone controller is simplified such that only region 0 is enabled and is
1400configured to permit secure access only. This gives full access to the whole
1401DRAM to the EL3 payload.
1402
1403The system is left in the same state as when entering BL31 in the default boot
1404flow. In particular:
1405
1406- Running in EL3;
1407- Current state is AArch64;
1408- Little-endian data access;
1409- All exceptions disabled;
1410- MMU disabled;
1411- Caches disabled.
1412
1413Booting an EL3 payload
1414~~~~~~~~~~~~~~~~~~~~~~
1415
1416The EL3 payload image is a standalone image and is not part of the FIP. It is
Dan Handley4def07d2018-03-01 18:44:00 +00001417not loaded by TF-A. Therefore, there are 2 possible scenarios:
Douglas Raillard6f625742017-06-28 15:23:03 +01001418
1419- The EL3 payload may reside in non-volatile memory (NVM) and execute in
1420 place. In this case, booting it is just a matter of specifying the right
Dan Handley4def07d2018-03-01 18:44:00 +00001421 address in NVM through ``EL3_PAYLOAD_BASE`` when building TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01001422
1423- The EL3 payload needs to be loaded in volatile memory (e.g. DRAM) at
1424 run-time.
1425
1426To help in the latter scenario, the ``SPIN_ON_BL1_EXIT=1`` build option can be
1427used. The infinite loop that it introduces in BL1 stops execution at the right
1428moment for a debugger to take control of the target and load the payload (for
1429example, over JTAG).
1430
1431It is expected that this loading method will work in most cases, as a debugger
1432connection is usually available in a pre-production system. The user is free to
1433use any other platform-specific mechanism to load the EL3 payload, though.
1434
1435Booting an EL3 payload on FVP
1436^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1437
1438The EL3 payloads boot flow requires the CPU's mailbox to be cleared at reset for
1439the secondary CPUs holding pen to work properly. Unfortunately, its reset value
1440is undefined on the FVP platform and the FVP platform code doesn't clear it.
1441Therefore, one must modify the way the model is normally invoked in order to
1442clear the mailbox at start-up.
1443
1444One way to do that is to create an 8-byte file containing all zero bytes using
1445the following command:
1446
1447::
1448
1449 dd if=/dev/zero of=mailbox.dat bs=1 count=8
1450
1451and pre-load it into the FVP memory at the mailbox address (i.e. ``0x04000000``)
1452using the following model parameters:
1453
1454::
1455
1456 --data cluster0.cpu0=mailbox.dat@0x04000000 [Base FVPs]
1457 --data=mailbox.dat@0x04000000 [Foundation FVP]
1458
1459To provide the model with the EL3 payload image, the following methods may be
1460used:
1461
1462#. If the EL3 payload is able to execute in place, it may be programmed into
1463 flash memory. On Base Cortex and AEM FVPs, the following model parameter
1464 loads it at the base address of the NOR FLASH1 (the NOR FLASH0 is already
1465 used for the FIP):
1466
1467 ::
1468
1469 -C bp.flashloader1.fname="/path/to/el3-payload"
1470
1471 On Foundation FVP, there is no flash loader component and the EL3 payload
1472 may be programmed anywhere in flash using method 3 below.
1473
1474#. When using the ``SPIN_ON_BL1_EXIT=1`` loading method, the following DS-5
1475 command may be used to load the EL3 payload ELF image over JTAG:
1476
1477 ::
1478
1479 load /path/to/el3-payload.elf
1480
1481#. The EL3 payload may be pre-loaded in volatile memory using the following
1482 model parameters:
1483
1484 ::
1485
1486 --data cluster0.cpu0="/path/to/el3-payload"@address [Base FVPs]
1487 --data="/path/to/el3-payload"@address [Foundation FVP]
1488
1489 The address provided to the FVP must match the ``EL3_PAYLOAD_BASE`` address
Dan Handley4def07d2018-03-01 18:44:00 +00001490 used when building TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01001491
1492Booting an EL3 payload on Juno
1493^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1494
1495If the EL3 payload is able to execute in place, it may be programmed in flash
1496memory by adding an entry in the ``SITE1/HBI0262x/images.txt`` configuration file
1497on the Juno SD card (where ``x`` depends on the revision of the Juno board).
1498Refer to the `Juno Getting Started Guide`_, section 2.3 "Flash memory
1499programming" for more information.
1500
1501Alternatively, the same DS-5 command mentioned in the FVP section above can
1502be used to load the EL3 payload's ELF file over JTAG on Juno.
1503
1504Preloaded BL33 alternative boot flow
1505------------------------------------
1506
1507Some platforms have the ability to preload BL33 into memory instead of relying
Dan Handley4def07d2018-03-01 18:44:00 +00001508on TF-A to load it. This may simplify packaging of the normal world code and
1509improve performance in a development environment. When secure world cold boot
1510is complete, TF-A simply jumps to a BL33 base address provided at build time.
Douglas Raillard6f625742017-06-28 15:23:03 +01001511
1512For this option to be used, the ``PRELOADED_BL33_BASE`` build option has to be
Dan Handley4def07d2018-03-01 18:44:00 +00001513used when compiling TF-A. For example, the following command will create a FIP
1514without a BL33 and prepare to jump to a BL33 image loaded at address
15150x80000000:
Douglas Raillard6f625742017-06-28 15:23:03 +01001516
1517::
1518
1519 make PRELOADED_BL33_BASE=0x80000000 PLAT=fvp all fip
1520
Antonio Nino Diaz32412a82018-05-14 09:12:34 +01001521Boot of a preloaded kernel image on Base FVP
1522~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillard6f625742017-06-28 15:23:03 +01001523
Antonio Nino Diaz32412a82018-05-14 09:12:34 +01001524The following example uses a simplified boot flow by directly jumping from the
1525TF-A to the Linux kernel, which will use a ramdisk as filesystem. This can be
1526useful if both the kernel and the device tree blob (DTB) are already present in
1527memory (like in FVP).
1528
1529For example, if the kernel is loaded at ``0x80080000`` and the DTB is loaded at
1530address ``0x82000000``, the firmware can be built like this:
Douglas Raillard6f625742017-06-28 15:23:03 +01001531
1532::
1533
Antonio Nino Diaz32412a82018-05-14 09:12:34 +01001534 CROSS_COMPILE=aarch64-linux-gnu- \
1535 make PLAT=fvp DEBUG=1 \
1536 RESET_TO_BL31=1 \
1537 ARM_LINUX_KERNEL_AS_BL33=1 \
1538 PRELOADED_BL33_BASE=0x80080000 \
1539 ARM_PRELOADED_DTB_BASE=0x82000000 \
1540 all fip
Douglas Raillard6f625742017-06-28 15:23:03 +01001541
Antonio Nino Diaz32412a82018-05-14 09:12:34 +01001542Now, it is needed to modify the DTB so that the kernel knows the address of the
1543ramdisk. The following script generates a patched DTB from the provided one,
1544assuming that the ramdisk is loaded at address ``0x84000000``. Note that this
1545script assumes that the user is using a ramdisk image prepared for U-Boot, like
1546the ones provided by Linaro. If using a ramdisk without this header,the ``0x40``
1547offset in ``INITRD_START`` has to be removed.
1548
1549.. code:: bash
1550
1551 #!/bin/bash
1552
1553 # Path to the input DTB
1554 KERNEL_DTB=<path-to>/<fdt>
1555 # Path to the output DTB
1556 PATCHED_KERNEL_DTB=<path-to>/<patched-fdt>
1557 # Base address of the ramdisk
1558 INITRD_BASE=0x84000000
1559 # Path to the ramdisk
1560 INITRD=<path-to>/<ramdisk.img>
1561
1562 # Skip uboot header (64 bytes)
1563 INITRD_START=$(printf "0x%x" $((${INITRD_BASE} + 0x40)) )
1564 INITRD_SIZE=$(stat -Lc %s ${INITRD})
1565 INITRD_END=$(printf "0x%x" $((${INITRD_BASE} + ${INITRD_SIZE})) )
1566
1567 CHOSEN_NODE=$(echo \
1568 "/ { \
1569 chosen { \
1570 linux,initrd-start = <${INITRD_START}>; \
1571 linux,initrd-end = <${INITRD_END}>; \
1572 }; \
1573 };")
1574
1575 echo $(dtc -O dts -I dtb ${KERNEL_DTB}) ${CHOSEN_NODE} | \
1576 dtc -O dtb -o ${PATCHED_KERNEL_DTB} -
1577
1578And the FVP binary can be run with the following command:
Douglas Raillard6f625742017-06-28 15:23:03 +01001579
1580::
1581
Antonio Nino Diaz32412a82018-05-14 09:12:34 +01001582 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1583 -C pctl.startup=0.0.0.0 \
1584 -C bp.secure_memory=1 \
1585 -C cluster0.NUM_CORES=4 \
1586 -C cluster1.NUM_CORES=4 \
1587 -C cache_state_modelled=1 \
1588 -C cluster0.cpu0.RVBAR=0x04020000 \
1589 -C cluster0.cpu1.RVBAR=0x04020000 \
1590 -C cluster0.cpu2.RVBAR=0x04020000 \
1591 -C cluster0.cpu3.RVBAR=0x04020000 \
1592 -C cluster1.cpu0.RVBAR=0x04020000 \
1593 -C cluster1.cpu1.RVBAR=0x04020000 \
1594 -C cluster1.cpu2.RVBAR=0x04020000 \
1595 -C cluster1.cpu3.RVBAR=0x04020000 \
1596 --data cluster0.cpu0="<path-to>/bl31.bin"@0x04020000 \
1597 --data cluster0.cpu0="<path-to>/<patched-fdt>"@0x82000000 \
1598 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
1599 --data cluster0.cpu0="<path-to>/<ramdisk.img>"@0x84000000
Douglas Raillard6f625742017-06-28 15:23:03 +01001600
Antonio Nino Diaz32412a82018-05-14 09:12:34 +01001601Boot of a preloaded kernel image on Juno
1602~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillard6f625742017-06-28 15:23:03 +01001603
Antonio Nino Diaz32412a82018-05-14 09:12:34 +01001604The Trusted Firmware must be compiled in a similar way as for FVP explained
1605above. The process to load binaries to memory is the one explained in
1606`Booting an EL3 payload on Juno`_.
Douglas Raillard6f625742017-06-28 15:23:03 +01001607
1608Running the software on FVP
1609---------------------------
1610
David Cunado855ac022018-03-12 18:47:05 +00001611The latest version of the AArch64 build of TF-A has been tested on the following
1612Arm FVPs without shifted affinities, and that do not support threaded CPU cores
1613(64-bit host machine only).
Douglas Raillard6f625742017-06-28 15:23:03 +01001614
David Cunadofa05efb2017-12-19 16:33:25 +00001615NOTE: Unless otherwise stated, the model version is Version 11.2 Build 11.2.33.
David Cunado64d50c72017-06-27 17:31:12 +01001616
1617- ``Foundation_Platform``
David Cunado855ac022018-03-12 18:47:05 +00001618- ``FVP_Base_AEMv8A-AEMv8A`` (and also Version 9.0, Build 0.8.9005)
David Cunado64d50c72017-06-27 17:31:12 +01001619- ``FVP_Base_Cortex-A35x4``
1620- ``FVP_Base_Cortex-A53x4``
1621- ``FVP_Base_Cortex-A57x4-A53x4``
1622- ``FVP_Base_Cortex-A57x4``
1623- ``FVP_Base_Cortex-A72x4-A53x4``
1624- ``FVP_Base_Cortex-A72x4``
1625- ``FVP_Base_Cortex-A73x4-A53x4``
1626- ``FVP_Base_Cortex-A73x4``
Douglas Raillard6f625742017-06-28 15:23:03 +01001627
David Cunado855ac022018-03-12 18:47:05 +00001628Additionally, the AArch64 build was tested on the following Arm FVPs with
1629shifted affinities, supporting threaded CPU cores (64-bit host machine only).
Douglas Raillard6f625742017-06-28 15:23:03 +01001630
David Cunado855ac022018-03-12 18:47:05 +00001631- ``FVP_Base_Cortex-A55x4-A75x4`` (Version 0.0, build 0.0.4395)
1632- ``FVP_Base_Cortex-A55x4`` (Version 0.0, build 0.0.4395)
1633- ``FVP_Base_Cortex-A75x4`` (Version 0.0, build 0.0.4395)
1634- ``FVP_Base_RevC-2xAEMv8A``
1635
1636The latest version of the AArch32 build of TF-A has been tested on the following
1637Arm FVPs without shifted affinities, and that do not support threaded CPU cores
1638(64-bit host machine only).
1639
1640- ``FVP_Base_AEMv8A-AEMv8A``
David Cunado64d50c72017-06-27 17:31:12 +01001641- ``FVP_Base_Cortex-A32x4``
Douglas Raillard6f625742017-06-28 15:23:03 +01001642
David Cunado855ac022018-03-12 18:47:05 +00001643NOTE: The ``FVP_Base_RevC-2xAEMv8A`` FVP only supports shifted affinities, which
1644is not compatible with legacy GIC configurations. Therefore this FVP does not
1645support these legacy GIC configurations.
1646
Douglas Raillard6f625742017-06-28 15:23:03 +01001647NOTE: The build numbers quoted above are those reported by launching the FVP
1648with the ``--version`` parameter.
1649
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01001650NOTE: Linaro provides a ramdisk image in prebuilt FVP configurations and full
1651file systems that can be downloaded separately. To run an FVP with a virtio
1652file system image an additional FVP configuration option
1653``-C bp.virtioblockdevice.image_path="<path-to>/<file-system-image>`` can be
1654used.
1655
Douglas Raillard6f625742017-06-28 15:23:03 +01001656NOTE: The software will not work on Version 1.0 of the Foundation FVP.
1657The commands below would report an ``unhandled argument`` error in this case.
1658
1659NOTE: FVPs can be launched with ``--cadi-server`` option such that a
Dan Handley4def07d2018-03-01 18:44:00 +00001660CADI-compliant debugger (for example, Arm DS-5) can connect to and control its
Douglas Raillard6f625742017-06-28 15:23:03 +01001661execution.
1662
Eleanor Bonnici99f38f52017-10-04 15:03:33 +01001663NOTE: Since FVP model Version 11.0 Build 11.0.34 and Version 8.5 Build 0.8.5202
David Cunado279fedc2017-07-31 12:24:51 +01001664the internal synchronisation timings changed compared to older versions of the
1665models. The models can be launched with ``-Q 100`` option if they are required
1666to match the run time characteristics of the older versions.
1667
Douglas Raillard6f625742017-06-28 15:23:03 +01001668The Foundation FVP is a cut down version of the AArch64 Base FVP. It can be
Dan Handley4def07d2018-03-01 18:44:00 +00001669downloaded for free from `Arm's website`_.
Douglas Raillard6f625742017-06-28 15:23:03 +01001670
David Cunado64d50c72017-06-27 17:31:12 +01001671The Cortex-A models listed above are also available to download from
Dan Handley4def07d2018-03-01 18:44:00 +00001672`Arm's website`_.
David Cunado64d50c72017-06-27 17:31:12 +01001673
Douglas Raillard6f625742017-06-28 15:23:03 +01001674Please refer to the FVP documentation for a detailed description of the model
Dan Handley4def07d2018-03-01 18:44:00 +00001675parameter options. A brief description of the important ones that affect TF-A
1676and normal world software behavior is provided below.
Douglas Raillard6f625742017-06-28 15:23:03 +01001677
Douglas Raillard6f625742017-06-28 15:23:03 +01001678Obtaining the Flattened Device Trees
1679~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1680
1681Depending on the FVP configuration and Linux configuration used, different
Soby Mathew7e8686d2018-05-09 13:59:29 +01001682FDT files are required. FDT source files for the Foundation and Base FVPs can
1683be found in the TF-A source directory under ``fdts/``. The Foundation FVP has
1684a subset of the Base FVP components. For example, the Foundation FVP lacks
1685CLCD and MMC support, and has only one CPU cluster.
Douglas Raillard6f625742017-06-28 15:23:03 +01001686
1687Note: It is not recommended to use the FDTs built along the kernel because not
1688all FDTs are available from there.
1689
Soby Mathew7e8686d2018-05-09 13:59:29 +01001690The dynamic configuration capability is enabled in the firmware for FVPs.
1691This means that the firmware can authenticate and load the FDT if present in
1692FIP. A default FDT is packaged into FIP during the build based on
1693the build configuration. This can be overridden by using the ``FVP_HW_CONFIG``
1694or ``FVP_HW_CONFIG_DTS`` build options (refer to the
1695`Arm FVP platform specific build options`_ section for detail on the options).
1696
1697- ``fvp-base-gicv2-psci.dts``
Douglas Raillard6f625742017-06-28 15:23:03 +01001698
David Cunado855ac022018-03-12 18:47:05 +00001699 For use with models such as the Cortex-A57-A53 Base FVPs without shifted
1700 affinities and with Base memory map configuration.
Douglas Raillard6f625742017-06-28 15:23:03 +01001701
Soby Mathew7e8686d2018-05-09 13:59:29 +01001702- ``fvp-base-gicv2-psci-aarch32.dts``
Douglas Raillard6f625742017-06-28 15:23:03 +01001703
David Cunado855ac022018-03-12 18:47:05 +00001704 For use with models such as the Cortex-A32 Base FVPs without shifted
1705 affinities and running Linux in AArch32 state with Base memory map
1706 configuration.
Douglas Raillard6f625742017-06-28 15:23:03 +01001707
Soby Mathew7e8686d2018-05-09 13:59:29 +01001708- ``fvp-base-gicv3-psci.dts``
Douglas Raillard6f625742017-06-28 15:23:03 +01001709
David Cunado855ac022018-03-12 18:47:05 +00001710 For use with models such as the Cortex-A57-A53 Base FVPs without shifted
1711 affinities and with Base memory map configuration and Linux GICv3 support.
1712
Soby Mathew7e8686d2018-05-09 13:59:29 +01001713- ``fvp-base-gicv3-psci-1t.dts``
David Cunado855ac022018-03-12 18:47:05 +00001714
1715 For use with models such as the AEMv8-RevC Base FVP with shifted affinities,
1716 single threaded CPUs, Base memory map configuration and Linux GICv3 support.
1717
Soby Mathew7e8686d2018-05-09 13:59:29 +01001718- ``fvp-base-gicv3-psci-dynamiq.dts``
David Cunado855ac022018-03-12 18:47:05 +00001719
1720 For use with models as the Cortex-A55-A75 Base FVPs with shifted affinities,
1721 single cluster, single threaded CPUs, Base memory map configuration and Linux
1722 GICv3 support.
Douglas Raillard6f625742017-06-28 15:23:03 +01001723
Soby Mathew7e8686d2018-05-09 13:59:29 +01001724- ``fvp-base-gicv3-psci-aarch32.dts``
Douglas Raillard6f625742017-06-28 15:23:03 +01001725
David Cunado855ac022018-03-12 18:47:05 +00001726 For use with models such as the Cortex-A32 Base FVPs without shifted
1727 affinities and running Linux in AArch32 state with Base memory map
1728 configuration and Linux GICv3 support.
Douglas Raillard6f625742017-06-28 15:23:03 +01001729
Soby Mathew7e8686d2018-05-09 13:59:29 +01001730- ``fvp-foundation-gicv2-psci.dts``
Douglas Raillard6f625742017-06-28 15:23:03 +01001731
1732 For use with Foundation FVP with Base memory map configuration.
1733
Soby Mathew7e8686d2018-05-09 13:59:29 +01001734- ``fvp-foundation-gicv3-psci.dts``
Douglas Raillard6f625742017-06-28 15:23:03 +01001735
1736 (Default) For use with Foundation FVP with Base memory map configuration
1737 and Linux GICv3 support.
1738
1739Running on the Foundation FVP with reset to BL1 entrypoint
1740~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1741
1742The following ``Foundation_Platform`` parameters should be used to boot Linux with
Dan Handley4def07d2018-03-01 18:44:00 +000017434 CPUs using the AArch64 build of TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01001744
1745::
1746
1747 <path-to>/Foundation_Platform \
1748 --cores=4 \
Antonio Nino Diaz38d96de2018-02-23 11:01:31 +00001749 --arm-v8.0 \
Douglas Raillard6f625742017-06-28 15:23:03 +01001750 --secure-memory \
1751 --visualization \
1752 --gicv3 \
1753 --data="<path-to>/<bl1-binary>"@0x0 \
1754 --data="<path-to>/<FIP-binary>"@0x08000000 \
Douglas Raillard6f625742017-06-28 15:23:03 +01001755 --data="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01001756 --data="<path-to>/<ramdisk-binary>"@0x84000000
Douglas Raillard6f625742017-06-28 15:23:03 +01001757
1758Notes:
1759
1760- BL1 is loaded at the start of the Trusted ROM.
1761- The Firmware Image Package is loaded at the start of NOR FLASH0.
Soby Mathew7e8686d2018-05-09 13:59:29 +01001762- The firmware loads the FDT packaged in FIP to the DRAM. The FDT load address
1763 is specified via the ``hw_config_addr`` property in `TB_FW_CONFIG for FVP`_.
Douglas Raillard6f625742017-06-28 15:23:03 +01001764- The default use-case for the Foundation FVP is to use the ``--gicv3`` option
1765 and enable the GICv3 device in the model. Note that without this option,
1766 the Foundation FVP defaults to legacy (Versatile Express) memory map which
Dan Handley4def07d2018-03-01 18:44:00 +00001767 is not supported by TF-A.
1768- In order for TF-A to run correctly on the Foundation FVP, the architecture
1769 versions must match. The Foundation FVP defaults to the highest v8.x
1770 version it supports but the default build for TF-A is for v8.0. To avoid
1771 issues either start the Foundation FVP to use v8.0 architecture using the
1772 ``--arm-v8.0`` option, or build TF-A with an appropriate value for
1773 ``ARM_ARCH_MINOR``.
Douglas Raillard6f625742017-06-28 15:23:03 +01001774
1775Running on the AEMv8 Base FVP with reset to BL1 entrypoint
1776~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1777
David Cunado855ac022018-03-12 18:47:05 +00001778The following ``FVP_Base_RevC-2xAEMv8A`` parameters should be used to boot Linux
Dan Handley4def07d2018-03-01 18:44:00 +00001779with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01001780
1781::
1782
David Cunado855ac022018-03-12 18:47:05 +00001783 <path-to>/FVP_Base_RevC-2xAEMv8A \
Douglas Raillard6f625742017-06-28 15:23:03 +01001784 -C pctl.startup=0.0.0.0 \
1785 -C bp.secure_memory=1 \
1786 -C bp.tzc_400.diagnostics=1 \
1787 -C cluster0.NUM_CORES=4 \
1788 -C cluster1.NUM_CORES=4 \
1789 -C cache_state_modelled=1 \
1790 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1791 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillard6f625742017-06-28 15:23:03 +01001792 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01001793 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillard6f625742017-06-28 15:23:03 +01001794
1795Running on the AEMv8 Base FVP (AArch32) with reset to BL1 entrypoint
1796~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1797
1798The following ``FVP_Base_AEMv8A-AEMv8A`` parameters should be used to boot Linux
Dan Handley4def07d2018-03-01 18:44:00 +00001799with 8 CPUs using the AArch32 build of TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01001800
1801::
1802
1803 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1804 -C pctl.startup=0.0.0.0 \
1805 -C bp.secure_memory=1 \
1806 -C bp.tzc_400.diagnostics=1 \
1807 -C cluster0.NUM_CORES=4 \
1808 -C cluster1.NUM_CORES=4 \
1809 -C cache_state_modelled=1 \
1810 -C cluster0.cpu0.CONFIG64=0 \
1811 -C cluster0.cpu1.CONFIG64=0 \
1812 -C cluster0.cpu2.CONFIG64=0 \
1813 -C cluster0.cpu3.CONFIG64=0 \
1814 -C cluster1.cpu0.CONFIG64=0 \
1815 -C cluster1.cpu1.CONFIG64=0 \
1816 -C cluster1.cpu2.CONFIG64=0 \
1817 -C cluster1.cpu3.CONFIG64=0 \
1818 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1819 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillard6f625742017-06-28 15:23:03 +01001820 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01001821 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillard6f625742017-06-28 15:23:03 +01001822
1823Running on the Cortex-A57-A53 Base FVP with reset to BL1 entrypoint
1824~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1825
1826The following ``FVP_Base_Cortex-A57x4-A53x4`` model parameters should be used to
Dan Handley4def07d2018-03-01 18:44:00 +00001827boot Linux with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01001828
1829::
1830
1831 <path-to>/FVP_Base_Cortex-A57x4-A53x4 \
1832 -C pctl.startup=0.0.0.0 \
1833 -C bp.secure_memory=1 \
1834 -C bp.tzc_400.diagnostics=1 \
1835 -C cache_state_modelled=1 \
1836 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1837 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillard6f625742017-06-28 15:23:03 +01001838 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01001839 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillard6f625742017-06-28 15:23:03 +01001840
1841Running on the Cortex-A32 Base FVP (AArch32) with reset to BL1 entrypoint
1842~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1843
1844The following ``FVP_Base_Cortex-A32x4`` model parameters should be used to
Dan Handley4def07d2018-03-01 18:44:00 +00001845boot Linux with 4 CPUs using the AArch32 build of TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01001846
1847::
1848
1849 <path-to>/FVP_Base_Cortex-A32x4 \
1850 -C pctl.startup=0.0.0.0 \
1851 -C bp.secure_memory=1 \
1852 -C bp.tzc_400.diagnostics=1 \
1853 -C cache_state_modelled=1 \
1854 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1855 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillard6f625742017-06-28 15:23:03 +01001856 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01001857 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillard6f625742017-06-28 15:23:03 +01001858
1859Running on the AEMv8 Base FVP with reset to BL31 entrypoint
1860~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1861
David Cunado855ac022018-03-12 18:47:05 +00001862The following ``FVP_Base_RevC-2xAEMv8A`` parameters should be used to boot Linux
Dan Handley4def07d2018-03-01 18:44:00 +00001863with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01001864
1865::
1866
David Cunado855ac022018-03-12 18:47:05 +00001867 <path-to>/FVP_Base_RevC-2xAEMv8A \
Douglas Raillard6f625742017-06-28 15:23:03 +01001868 -C pctl.startup=0.0.0.0 \
1869 -C bp.secure_memory=1 \
1870 -C bp.tzc_400.diagnostics=1 \
1871 -C cluster0.NUM_CORES=4 \
1872 -C cluster1.NUM_CORES=4 \
1873 -C cache_state_modelled=1 \
Qixiang Xufd5763e2017-08-31 11:45:32 +08001874 -C cluster0.cpu0.RVBAR=0x04020000 \
1875 -C cluster0.cpu1.RVBAR=0x04020000 \
1876 -C cluster0.cpu2.RVBAR=0x04020000 \
1877 -C cluster0.cpu3.RVBAR=0x04020000 \
1878 -C cluster1.cpu0.RVBAR=0x04020000 \
1879 -C cluster1.cpu1.RVBAR=0x04020000 \
1880 -C cluster1.cpu2.RVBAR=0x04020000 \
1881 -C cluster1.cpu3.RVBAR=0x04020000 \
1882 --data cluster0.cpu0="<path-to>/<bl31-binary>"@0x04020000 \
Douglas Raillard6f625742017-06-28 15:23:03 +01001883 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04001000 \
1884 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01001885 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillard6f625742017-06-28 15:23:03 +01001886 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01001887 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillard6f625742017-06-28 15:23:03 +01001888
1889Notes:
1890
1891- Since a FIP is not loaded when using BL31 as reset entrypoint, the
1892 ``--data="<path-to><bl31|bl32|bl33-binary>"@<base-address-of-binary>``
1893 parameter is needed to load the individual bootloader images in memory.
1894 BL32 image is only needed if BL31 has been built to expect a Secure-EL1
Soby Mathew7e8686d2018-05-09 13:59:29 +01001895 Payload. For the same reason, the FDT needs to be compiled from the DT source
1896 and loaded via the ``--data cluster0.cpu0="<path-to>/<fdt>"@0x82000000``
1897 parameter.
Douglas Raillard6f625742017-06-28 15:23:03 +01001898
1899- The ``-C cluster<X>.cpu<Y>.RVBAR=@<base-address-of-bl31>`` parameter, where
1900 X and Y are the cluster and CPU numbers respectively, is used to set the
1901 reset vector for each core.
1902
1903- Changing the default value of ``ARM_TSP_RAM_LOCATION`` will also require
1904 changing the value of
1905 ``--data="<path-to><bl32-binary>"@<base-address-of-bl32>`` to the new value of
1906 ``BL32_BASE``.
1907
1908Running on the AEMv8 Base FVP (AArch32) with reset to SP\_MIN entrypoint
1909~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1910
1911The following ``FVP_Base_AEMv8A-AEMv8A`` parameters should be used to boot Linux
Dan Handley4def07d2018-03-01 18:44:00 +00001912with 8 CPUs using the AArch32 build of TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01001913
1914::
1915
1916 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1917 -C pctl.startup=0.0.0.0 \
1918 -C bp.secure_memory=1 \
1919 -C bp.tzc_400.diagnostics=1 \
1920 -C cluster0.NUM_CORES=4 \
1921 -C cluster1.NUM_CORES=4 \
1922 -C cache_state_modelled=1 \
1923 -C cluster0.cpu0.CONFIG64=0 \
1924 -C cluster0.cpu1.CONFIG64=0 \
1925 -C cluster0.cpu2.CONFIG64=0 \
1926 -C cluster0.cpu3.CONFIG64=0 \
1927 -C cluster1.cpu0.CONFIG64=0 \
1928 -C cluster1.cpu1.CONFIG64=0 \
1929 -C cluster1.cpu2.CONFIG64=0 \
1930 -C cluster1.cpu3.CONFIG64=0 \
1931 -C cluster0.cpu0.RVBAR=0x04001000 \
1932 -C cluster0.cpu1.RVBAR=0x04001000 \
1933 -C cluster0.cpu2.RVBAR=0x04001000 \
1934 -C cluster0.cpu3.RVBAR=0x04001000 \
1935 -C cluster1.cpu0.RVBAR=0x04001000 \
1936 -C cluster1.cpu1.RVBAR=0x04001000 \
1937 -C cluster1.cpu2.RVBAR=0x04001000 \
1938 -C cluster1.cpu3.RVBAR=0x04001000 \
Soby Mathewc099cd32018-06-01 16:53:38 +01001939 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04002000 \
Douglas Raillard6f625742017-06-28 15:23:03 +01001940 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01001941 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillard6f625742017-06-28 15:23:03 +01001942 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01001943 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillard6f625742017-06-28 15:23:03 +01001944
1945Note: The load address of ``<bl32-binary>`` depends on the value ``BL32_BASE``.
1946It should match the address programmed into the RVBAR register as well.
1947
1948Running on the Cortex-A57-A53 Base FVP with reset to BL31 entrypoint
1949~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1950
1951The following ``FVP_Base_Cortex-A57x4-A53x4`` model parameters should be used to
Dan Handley4def07d2018-03-01 18:44:00 +00001952boot Linux with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01001953
1954::
1955
1956 <path-to>/FVP_Base_Cortex-A57x4-A53x4 \
1957 -C pctl.startup=0.0.0.0 \
1958 -C bp.secure_memory=1 \
1959 -C bp.tzc_400.diagnostics=1 \
1960 -C cache_state_modelled=1 \
Qixiang Xufd5763e2017-08-31 11:45:32 +08001961 -C cluster0.cpu0.RVBARADDR=0x04020000 \
1962 -C cluster0.cpu1.RVBARADDR=0x04020000 \
1963 -C cluster0.cpu2.RVBARADDR=0x04020000 \
1964 -C cluster0.cpu3.RVBARADDR=0x04020000 \
1965 -C cluster1.cpu0.RVBARADDR=0x04020000 \
1966 -C cluster1.cpu1.RVBARADDR=0x04020000 \
1967 -C cluster1.cpu2.RVBARADDR=0x04020000 \
1968 -C cluster1.cpu3.RVBARADDR=0x04020000 \
1969 --data cluster0.cpu0="<path-to>/<bl31-binary>"@0x04020000 \
Soby Mathewc099cd32018-06-01 16:53:38 +01001970 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04002000 \
Douglas Raillard6f625742017-06-28 15:23:03 +01001971 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01001972 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillard6f625742017-06-28 15:23:03 +01001973 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01001974 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillard6f625742017-06-28 15:23:03 +01001975
1976Running on the Cortex-A32 Base FVP (AArch32) with reset to SP\_MIN entrypoint
1977~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1978
1979The following ``FVP_Base_Cortex-A32x4`` model parameters should be used to
Dan Handley4def07d2018-03-01 18:44:00 +00001980boot Linux with 4 CPUs using the AArch32 build of TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01001981
1982::
1983
1984 <path-to>/FVP_Base_Cortex-A32x4 \
1985 -C pctl.startup=0.0.0.0 \
1986 -C bp.secure_memory=1 \
1987 -C bp.tzc_400.diagnostics=1 \
1988 -C cache_state_modelled=1 \
1989 -C cluster0.cpu0.RVBARADDR=0x04001000 \
1990 -C cluster0.cpu1.RVBARADDR=0x04001000 \
1991 -C cluster0.cpu2.RVBARADDR=0x04001000 \
1992 -C cluster0.cpu3.RVBARADDR=0x04001000 \
Soby Mathewc099cd32018-06-01 16:53:38 +01001993 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04002000 \
Douglas Raillard6f625742017-06-28 15:23:03 +01001994 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01001995 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillard6f625742017-06-28 15:23:03 +01001996 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01001997 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillard6f625742017-06-28 15:23:03 +01001998
1999Running the software on Juno
2000----------------------------
2001
Dan Handley4def07d2018-03-01 18:44:00 +00002002This version of TF-A has been tested on variants r0, r1 and r2 of Juno.
Douglas Raillard6f625742017-06-28 15:23:03 +01002003
2004To execute the software stack on Juno, the version of the Juno board recovery
2005image indicated in the `Linaro Release Notes`_ must be installed. If you have an
2006earlier version installed or are unsure which version is installed, please
2007re-install the recovery image by following the
2008`Instructions for using Linaro's deliverables on Juno`_.
2009
Dan Handley4def07d2018-03-01 18:44:00 +00002010Preparing TF-A images
2011~~~~~~~~~~~~~~~~~~~~~
Douglas Raillard6f625742017-06-28 15:23:03 +01002012
Dan Handley4def07d2018-03-01 18:44:00 +00002013After building TF-A, the files ``bl1.bin`` and ``fip.bin`` need copying to the
2014``SOFTWARE/`` directory of the Juno SD card.
Douglas Raillard6f625742017-06-28 15:23:03 +01002015
2016Other Juno software information
2017~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2018
Dan Handley4def07d2018-03-01 18:44:00 +00002019Please visit the `Arm Platforms Portal`_ to get support and obtain any other Juno
Douglas Raillard6f625742017-06-28 15:23:03 +01002020software information. Please also refer to the `Juno Getting Started Guide`_ to
Dan Handley4def07d2018-03-01 18:44:00 +00002021get more detailed information about the Juno Arm development platform and how to
Douglas Raillard6f625742017-06-28 15:23:03 +01002022configure it.
2023
2024Testing SYSTEM SUSPEND on Juno
2025~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2026
2027The SYSTEM SUSPEND is a PSCI API which can be used to implement system suspend
2028to RAM. For more details refer to section 5.16 of `PSCI`_. To test system suspend
2029on Juno, at the linux shell prompt, issue the following command:
2030
2031::
2032
2033 echo +10 > /sys/class/rtc/rtc0/wakealarm
2034 echo -n mem > /sys/power/state
2035
2036The Juno board should suspend to RAM and then wakeup after 10 seconds due to
2037wakeup interrupt from RTC.
2038
2039--------------
2040
Dan Handley4def07d2018-03-01 18:44:00 +00002041*Copyright (c) 2013-2018, Arm Limited and Contributors. All rights reserved.*
Douglas Raillard6f625742017-06-28 15:23:03 +01002042
David Cunado31f2f792017-06-29 12:01:33 +01002043.. _Linaro: `Linaro Release Notes`_
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01002044.. _Linaro Release: `Linaro Release Notes`_
David Cunadofa05efb2017-12-19 16:33:25 +00002045.. _Linaro Release Notes: https://community.arm.com/dev-platforms/w/docs/226/old-linaro-release-notes
2046.. _Linaro Release 17.10: https://community.arm.com/dev-platforms/w/docs/226/old-linaro-release-notes#1710
2047.. _Linaro instructions: https://community.arm.com/dev-platforms/w/docs/304/linaro-software-deliverables
2048.. _Instructions for using Linaro's deliverables on Juno: https://community.arm.com/dev-platforms/w/docs/303/juno
Dan Handley4def07d2018-03-01 18:44:00 +00002049.. _Arm Platforms Portal: https://community.arm.com/dev-platforms/
Douglas Raillard6f625742017-06-28 15:23:03 +01002050.. _Development Studio 5 (DS-5): http://www.arm.com/products/tools/software-tools/ds-5/index.php
Joel Huttonbf7008a2018-03-19 11:59:57 +00002051.. _Linux master tree: <https://github.com/torvalds/linux/tree/master/>
Antonio Nino Diaz6feb9e82017-05-23 11:49:22 +01002052.. _Dia: https://wiki.gnome.org/Apps/Dia/Download
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01002053.. _here: psci-lib-integration-guide.rst
Douglas Raillard6f625742017-06-28 15:23:03 +01002054.. _Trusted Board Boot: trusted-board-boot.rst
Soby Mathew7e8686d2018-05-09 13:59:29 +01002055.. _TB_FW_CONFIG for FVP: ../plat/arm/board/fvp/fdts/fvp_tb_fw_config.dts
Douglas Raillard6f625742017-06-28 15:23:03 +01002056.. _Secure-EL1 Payloads and Dispatchers: firmware-design.rst#user-content-secure-el1-payloads-and-dispatchers
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01002057.. _Firmware Update: firmware-update.rst
2058.. _Firmware Design: firmware-design.rst
Douglas Raillard6f625742017-06-28 15:23:03 +01002059.. _mbed TLS Repository: https://github.com/ARMmbed/mbedtls.git
2060.. _mbed TLS Security Center: https://tls.mbed.org/security
Dan Handley4def07d2018-03-01 18:44:00 +00002061.. _Arm's website: `FVP models`_
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01002062.. _FVP models: https://developer.arm.com/products/system-design/fixed-virtual-platforms
Douglas Raillard6f625742017-06-28 15:23:03 +01002063.. _Juno Getting Started Guide: http://infocenter.arm.com/help/topic/com.arm.doc.dui0928e/DUI0928E_juno_arm_development_platform_gsg.pdf
David Cunado31f2f792017-06-29 12:01:33 +01002064.. _PSCI: http://infocenter.arm.com/help/topic/com.arm.doc.den0022d/Power_State_Coordination_Interface_PDD_v1_1_DEN0022D.pdf