blob: 542cc239e0a8d1696b9252a5acf2cb4ca1428b8b [file] [log] [blame]
Soby Mathewb48349e2015-06-29 16:30:12 +01001/*
Soby Mathew4067dc32015-05-05 16:33:16 +01002 * Copyright (c) 2013-2015, ARM Limited and Contributors. All rights reserved.
Soby Mathewb48349e2015-06-29 16:30:12 +01003 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
31#include <arch.h>
32#include <arch_helpers.h>
33#include <assert.h>
34#include <bl_common.h>
35#include <bl31.h>
36#include <debug.h>
37#include <context_mgmt.h>
38#include <platform.h>
39#include <runtime_svc.h>
40#include <stddef.h>
41#include "psci_private.h"
42
Soby Mathewb48349e2015-06-29 16:30:12 +010043/*******************************************************************************
44 * This function checks whether a cpu which has been requested to be turned on
45 * is OFF to begin with.
46 ******************************************************************************/
Soby Mathew8ee24982015-04-07 12:16:56 +010047static int cpu_on_validate_state(aff_info_state_t aff_state)
Soby Mathewb48349e2015-06-29 16:30:12 +010048{
Soby Mathew8ee24982015-04-07 12:16:56 +010049 if (aff_state == AFF_STATE_ON)
Soby Mathewb48349e2015-06-29 16:30:12 +010050 return PSCI_E_ALREADY_ON;
51
Soby Mathew8ee24982015-04-07 12:16:56 +010052 if (aff_state == AFF_STATE_ON_PENDING)
Soby Mathewb48349e2015-06-29 16:30:12 +010053 return PSCI_E_ON_PENDING;
54
Soby Mathew8ee24982015-04-07 12:16:56 +010055 assert(aff_state == AFF_STATE_OFF);
Soby Mathewb48349e2015-06-29 16:30:12 +010056 return PSCI_E_SUCCESS;
57}
58
59/*******************************************************************************
Soby Mathew8ee24982015-04-07 12:16:56 +010060 * This function sets the aff_info_state in the per-cpu data of the CPU
61 * specified by cpu_idx
62 ******************************************************************************/
63static void psci_set_aff_info_state_by_idx(unsigned int cpu_idx,
64 aff_info_state_t aff_state)
65{
66
67 set_cpu_data_by_index(cpu_idx,
68 psci_svc_cpu_data.aff_info_state,
69 aff_state);
70
71 /*
72 * Flush aff_info_state as it will be accessed with caches turned OFF.
73 */
74 flush_cpu_data_by_index(cpu_idx, psci_svc_cpu_data.aff_info_state);
75}
76
77/*******************************************************************************
Soby Mathewb48349e2015-06-29 16:30:12 +010078 * Generic handler which is called to physically power on a cpu identified by
Soby Mathew6590ce22015-06-30 11:00:24 +010079 * its mpidr. It performs the generic, architectural, platform setup and state
80 * management to power on the target cpu e.g. it will ensure that
81 * enough information is stashed for it to resume execution in the non-secure
82 * security state.
Soby Mathewb48349e2015-06-29 16:30:12 +010083 *
Soby Mathew4067dc32015-05-05 16:33:16 +010084 * The state of all the relevant power domains are changed after calling the
Soby Mathew6590ce22015-06-30 11:00:24 +010085 * platform handler as it can return error.
Soby Mathewb48349e2015-06-29 16:30:12 +010086 ******************************************************************************/
Soby Mathew4067dc32015-05-05 16:33:16 +010087int psci_cpu_on_start(unsigned long target_cpu,
Soby Mathew8ee24982015-04-07 12:16:56 +010088 entry_point_info_t *ep,
89 int end_pwrlvl)
Soby Mathewb48349e2015-06-29 16:30:12 +010090{
91 int rc;
Soby Mathew6590ce22015-06-30 11:00:24 +010092 unsigned long psci_entrypoint;
Soby Mathew82dcc032015-04-08 17:42:06 +010093 unsigned int target_idx = plat_core_pos_by_mpidr(target_cpu);
Soby Mathewb48349e2015-06-29 16:30:12 +010094
95 /*
96 * This function must only be called on platforms where the
97 * CPU_ON platform hooks have been implemented.
98 */
Soby Mathew4067dc32015-05-05 16:33:16 +010099 assert(psci_plat_pm_ops->pwr_domain_on &&
100 psci_plat_pm_ops->pwr_domain_on_finish);
Soby Mathewb48349e2015-06-29 16:30:12 +0100101
Soby Mathew82dcc032015-04-08 17:42:06 +0100102 /* Protect against multiple CPUs trying to turn ON the same target CPU */
103 psci_spin_lock_cpu(target_idx);
Soby Mathewb48349e2015-06-29 16:30:12 +0100104
105 /*
106 * Generic management: Ensure that the cpu is off to be
107 * turned on.
108 */
Soby Mathew8ee24982015-04-07 12:16:56 +0100109 rc = cpu_on_validate_state(psci_get_aff_info_state_by_idx(target_idx));
Soby Mathewb48349e2015-06-29 16:30:12 +0100110 if (rc != PSCI_E_SUCCESS)
111 goto exit;
112
113 /*
114 * Call the cpu on handler registered by the Secure Payload Dispatcher
115 * to let it do any bookeeping. If the handler encounters an error, it's
116 * expected to assert within
117 */
118 if (psci_spd_pm && psci_spd_pm->svc_on)
119 psci_spd_pm->svc_on(target_cpu);
120
121 /*
Soby Mathew8ee24982015-04-07 12:16:56 +0100122 * Set the Affinity info state of the target cpu to ON_PENDING.
Soby Mathewb48349e2015-06-29 16:30:12 +0100123 */
Soby Mathew8ee24982015-04-07 12:16:56 +0100124 psci_set_aff_info_state_by_idx(target_idx, AFF_STATE_ON_PENDING);
Soby Mathewb48349e2015-06-29 16:30:12 +0100125
Soby Mathew6590ce22015-06-30 11:00:24 +0100126 /*
127 * Perform generic, architecture and platform specific handling.
128 */
129 /* Set the secure world (EL3) re-entry point after BL1 */
Soby Mathew4067dc32015-05-05 16:33:16 +0100130 psci_entrypoint = (unsigned long) psci_cpu_on_finish_entry;
Soby Mathew6590ce22015-06-30 11:00:24 +0100131
132 /*
133 * Plat. management: Give the platform the current state
134 * of the target cpu to allow it to perform the necessary
135 * steps to power on.
136 */
Soby Mathew8ee24982015-04-07 12:16:56 +0100137 rc = psci_plat_pm_ops->pwr_domain_on((u_register_t)target_cpu,
138 psci_entrypoint);
Soby Mathewb48349e2015-06-29 16:30:12 +0100139 assert(rc == PSCI_E_SUCCESS || rc == PSCI_E_INTERN_FAIL);
140
141 if (rc == PSCI_E_SUCCESS)
142 /* Store the re-entry information for the non-secure world. */
Soby Mathew12d0d002015-04-09 13:40:55 +0100143 cm_init_context_by_index(target_idx, ep);
Soby Mathewb48349e2015-06-29 16:30:12 +0100144 else
145 /* Restore the state on error. */
Soby Mathew8ee24982015-04-07 12:16:56 +0100146 psci_set_aff_info_state_by_idx(target_idx, AFF_STATE_OFF);
Soby Mathew12d0d002015-04-09 13:40:55 +0100147
Soby Mathewb48349e2015-06-29 16:30:12 +0100148exit:
Soby Mathew82dcc032015-04-08 17:42:06 +0100149 psci_spin_unlock_cpu(target_idx);
Soby Mathewb48349e2015-06-29 16:30:12 +0100150 return rc;
151}
152
153/*******************************************************************************
Soby Mathew4067dc32015-05-05 16:33:16 +0100154 * The following function finish an earlier power on request. They
Soby Mathew8ee24982015-04-07 12:16:56 +0100155 * are called by the common finisher routine in psci_common.c. The `state_info`
156 * is the psci_power_state from which this CPU has woken up from.
Soby Mathewb48349e2015-06-29 16:30:12 +0100157 ******************************************************************************/
Soby Mathew82dcc032015-04-08 17:42:06 +0100158void psci_cpu_on_finish(unsigned int cpu_idx,
Soby Mathew8ee24982015-04-07 12:16:56 +0100159 psci_power_state_t *state_info)
Soby Mathewb48349e2015-06-29 16:30:12 +0100160{
Soby Mathewb48349e2015-06-29 16:30:12 +0100161 /*
162 * Plat. management: Perform the platform specific actions
163 * for this cpu e.g. enabling the gic or zeroing the mailbox
164 * register. The actual state of this cpu has already been
165 * changed.
166 */
Soby Mathew8ee24982015-04-07 12:16:56 +0100167 psci_plat_pm_ops->pwr_domain_on_finish(state_info);
Soby Mathewb48349e2015-06-29 16:30:12 +0100168
169 /*
170 * Arch. management: Enable data cache and manage stack memory
171 */
172 psci_do_pwrup_cache_maintenance();
173
174 /*
175 * All the platform specific actions for turning this cpu
176 * on have completed. Perform enough arch.initialization
177 * to run in the non-secure address space.
178 */
179 bl31_arch_setup();
180
181 /*
Soby Mathew82dcc032015-04-08 17:42:06 +0100182 * Lock the CPU spin lock to make sure that the context initialization
183 * is done. Since the lock is only used in this function to create
184 * a synchronization point with cpu_on_start(), it can be released
185 * immediately.
186 */
187 psci_spin_lock_cpu(cpu_idx);
188 psci_spin_unlock_cpu(cpu_idx);
189
Soby Mathew8ee24982015-04-07 12:16:56 +0100190 /* Ensure we have been explicitly woken up by another cpu */
191 assert(psci_get_aff_info_state() == AFF_STATE_ON_PENDING);
192
Soby Mathew82dcc032015-04-08 17:42:06 +0100193 /*
Soby Mathewb48349e2015-06-29 16:30:12 +0100194 * Call the cpu on finish handler registered by the Secure Payload
195 * Dispatcher to let it do any bookeeping. If the handler encounters an
196 * error, it's expected to assert within
197 */
198 if (psci_spd_pm && psci_spd_pm->svc_on_finish)
199 psci_spd_pm->svc_on_finish(0);
200
Soby Mathew82dcc032015-04-08 17:42:06 +0100201 /* Populate the mpidr field within the cpu node array */
202 /* This needs to be done only once */
203 psci_cpu_pd_nodes[cpu_idx].mpidr = read_mpidr() & MPIDR_AFFINITY_MASK;
204
Soby Mathewb48349e2015-06-29 16:30:12 +0100205 /*
206 * Generic management: Now we just need to retrieve the
207 * information that we had stashed away during the cpu_on
208 * call to set this cpu on its way.
209 */
210 cm_prepare_el3_exit(NON_SECURE);
211
212 /* Clean caches before re-entering normal world */
213 dcsw_op_louis(DCCSW);
214}