blob: 314a7d778feb0591ed0dc7f02f0835c877d7609d [file] [log] [blame]
Hadi Asyrafi2f11d542019-06-27 11:34:03 +08001/*
Jit Loon Lim6197dc92023-05-17 12:26:11 +08002 * Copyright (c) 2019-2023, ARM Limited and Contributors. All rights reserved.
Hadi Asyrafi2f11d542019-06-27 11:34:03 +08003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <assert.h>
8#include <common/debug.h>
9#include <common/runtime_svc.h>
Hadi Asyrafi13d33d52019-10-22 13:28:51 +080010#include <lib/mmio.h>
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080011#include <tools_share/uuid.h>
12
Sieu Mun Tang286b96f2022-03-02 11:04:09 +080013#include "socfpga_fcs.h"
Hadi Asyrafid09adcb2019-10-23 18:34:14 +080014#include "socfpga_mailbox.h"
Jit Loon Lim6197dc92023-05-17 12:26:11 +080015#include "socfpga_plat_def.h"
Hadi Asyrafi9c8f3af2019-12-24 10:42:52 +080016#include "socfpga_reset_manager.h"
Hadi Asyrafid25041b2019-10-22 10:31:45 +080017#include "socfpga_sip_svc.h"
Jit Loon Lim6197dc92023-05-17 12:26:11 +080018#include "socfpga_system_manager.h"
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080019
20/* Total buffer the driver can hold */
21#define FPGA_CONFIG_BUFFER_SIZE 4
22
Sieu Mun Tang673afd62022-05-13 14:55:05 +080023static config_type request_type = NO_REQUEST;
Abdul Halim, Muhammad Hadi Asyrafiaad868b2020-05-18 11:16:48 +080024static int current_block, current_buffer;
Abdul Halim, Muhammad Hadi Asyrafiec4f28e2020-05-29 12:13:17 +080025static int read_block, max_blocks;
Abdul Halim, Muhammad Hadi Asyrafiaad868b2020-05-18 11:16:48 +080026static uint32_t send_id, rcv_id;
27static uint32_t bytes_per_block, blocks_submitted;
Sieu Mun Tang276a4362022-04-28 22:40:58 +080028static bool bridge_disable;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080029
Sieu Mun Tang984e2362022-04-28 22:21:01 +080030/* RSU static variables */
Chee Hong Ang44eb7822020-05-13 11:44:04 +080031static uint32_t rsu_dcmf_ver[4] = {0};
Sieu Mun Tang984e2362022-04-28 22:21:01 +080032static uint16_t rsu_dcmf_stat[4] = {0};
Sieu Mun Tang673afd62022-05-13 14:55:05 +080033static uint32_t rsu_max_retry;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080034
35/* SiP Service UUID */
36DEFINE_SVC_UUID2(intl_svc_uid,
37 0xa85273b0, 0xe85a, 0x4862, 0xa6, 0x2a,
38 0xfa, 0x88, 0x88, 0x17, 0x68, 0x81);
39
Hadi Asyrafie5ebe872019-12-17 15:25:04 +080040static uint64_t socfpga_sip_handler(uint32_t smc_fid,
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080041 uint64_t x1,
42 uint64_t x2,
43 uint64_t x3,
44 uint64_t x4,
45 void *cookie,
46 void *handle,
47 uint64_t flags)
48{
49 ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid);
50 SMC_RET1(handle, SMC_UNK);
51}
52
53struct fpga_config_info fpga_config_buffers[FPGA_CONFIG_BUFFER_SIZE];
54
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +080055static int intel_fpga_sdm_write_buffer(struct fpga_config_info *buffer)
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080056{
Abdul Halim, Muhammad Hadi Asyrafiea9b9622020-02-25 16:28:10 +080057 uint32_t args[3];
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080058
59 while (max_blocks > 0 && buffer->size > buffer->size_written) {
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +080060 args[0] = (1<<8);
61 args[1] = buffer->addr + buffer->size_written;
62 if (buffer->size - buffer->size_written <= bytes_per_block) {
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080063 args[2] = buffer->size - buffer->size_written;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080064 current_buffer++;
65 current_buffer %= FPGA_CONFIG_BUFFER_SIZE;
Sieu Mun Tang581182c2022-05-09 10:48:53 +080066 } else {
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080067 args[2] = bytes_per_block;
Sieu Mun Tang581182c2022-05-09 10:48:53 +080068 }
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +080069
70 buffer->size_written += args[2];
Abdul Halim, Muhammad Hadi Asyrafiaad868b2020-05-18 11:16:48 +080071 mailbox_send_cmd_async(&send_id, MBOX_RECONFIG_DATA, args,
Abdul Halim, Muhammad Hadi Asyrafid57318b2020-10-15 15:27:18 +080072 3U, CMD_INDIRECT);
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +080073
74 buffer->subblocks_sent++;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080075 max_blocks--;
76 }
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +080077
78 return !max_blocks;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080079}
80
81static int intel_fpga_sdm_write_all(void)
82{
Sieu Mun Tang581182c2022-05-09 10:48:53 +080083 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +080084 if (intel_fpga_sdm_write_buffer(
Sieu Mun Tang581182c2022-05-09 10:48:53 +080085 &fpga_config_buffers[current_buffer])) {
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +080086 break;
Sieu Mun Tang581182c2022-05-09 10:48:53 +080087 }
88 }
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080089 return 0;
90}
91
Sieu Mun Tang673afd62022-05-13 14:55:05 +080092static uint32_t intel_mailbox_fpga_config_isdone(void)
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080093{
Hadi Asyrafidfdd38c2019-12-17 23:33:39 +080094 uint32_t ret;
95
Sieu Mun Tang673afd62022-05-13 14:55:05 +080096 switch (request_type) {
97 case RECONFIGURATION:
98 ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS,
99 true);
100 break;
101 case BITSTREAM_AUTH:
102 ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS,
103 false);
104 break;
105 default:
106 ret = intel_mailbox_get_config_status(MBOX_CONFIG_STATUS,
107 false);
108 break;
Kris Chaplin52cf9c22021-06-25 11:31:52 +0100109 }
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800110
Abdul Halim, Muhammad Hadi Asyrafie40910e2020-12-29 16:49:23 +0800111 if (ret != 0U) {
Kris Chaplin52cf9c22021-06-25 11:31:52 +0100112 if (ret == MBOX_CFGSTAT_STATE_CONFIG) {
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800113 return INTEL_SIP_SMC_STATUS_BUSY;
Kris Chaplin52cf9c22021-06-25 11:31:52 +0100114 } else {
Sieu Mun Tang673afd62022-05-13 14:55:05 +0800115 request_type = NO_REQUEST;
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800116 return INTEL_SIP_SMC_STATUS_ERROR;
Kris Chaplin52cf9c22021-06-25 11:31:52 +0100117 }
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800118 }
119
Sieu Mun Tang673afd62022-05-13 14:55:05 +0800120 if (bridge_disable != 0U) {
Sieu Mun Tang11f4f032022-05-05 17:07:21 +0800121 socfpga_bridges_enable(~0); /* Enable bridge */
Sieu Mun Tang276a4362022-04-28 22:40:58 +0800122 bridge_disable = false;
Hadi Asyrafi9c8f3af2019-12-24 10:42:52 +0800123 }
Sieu Mun Tang673afd62022-05-13 14:55:05 +0800124 request_type = NO_REQUEST;
Hadi Asyrafi9c8f3af2019-12-24 10:42:52 +0800125
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800126 return INTEL_SIP_SMC_STATUS_OK;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800127}
128
129static int mark_last_buffer_xfer_completed(uint32_t *buffer_addr_completed)
130{
131 int i;
132
133 for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
134 if (fpga_config_buffers[i].block_number == current_block) {
135 fpga_config_buffers[i].subblocks_sent--;
136 if (fpga_config_buffers[i].subblocks_sent == 0
137 && fpga_config_buffers[i].size <=
138 fpga_config_buffers[i].size_written) {
139 fpga_config_buffers[i].write_requested = 0;
140 current_block++;
141 *buffer_addr_completed =
142 fpga_config_buffers[i].addr;
143 return 0;
144 }
145 }
146 }
147
148 return -1;
149}
150
Hadi Asyrafie5ebe872019-12-17 15:25:04 +0800151static int intel_fpga_config_completed_write(uint32_t *completed_addr,
Abdul Halim, Muhammad Hadi Asyrafiaad868b2020-05-18 11:16:48 +0800152 uint32_t *count, uint32_t *job_id)
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800153{
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800154 uint32_t resp[5];
Sieu Mun Tanga250c042022-02-19 21:49:48 +0800155 unsigned int resp_len = ARRAY_SIZE(resp);
156 int status = INTEL_SIP_SMC_STATUS_OK;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800157 int all_completed = 1;
Sieu Mun Tanga250c042022-02-19 21:49:48 +0800158 *count = 0;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800159
Tien Hock, Lohcefb37e2019-10-30 14:49:40 +0800160 while (*count < 3) {
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800161
Sieu Mun Tanga250c042022-02-19 21:49:48 +0800162 status = mailbox_read_response(job_id,
163 resp, &resp_len);
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800164
Sieu Mun Tang286b96f2022-03-02 11:04:09 +0800165 if (status < 0) {
Tien Hock, Lohcefb37e2019-10-30 14:49:40 +0800166 break;
Sieu Mun Tang286b96f2022-03-02 11:04:09 +0800167 }
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800168
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800169 max_blocks++;
Tien Hock, Lohcefb37e2019-10-30 14:49:40 +0800170
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800171 if (mark_last_buffer_xfer_completed(
Sieu Mun Tang286b96f2022-03-02 11:04:09 +0800172 &completed_addr[*count]) == 0) {
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800173 *count = *count + 1;
Sieu Mun Tang286b96f2022-03-02 11:04:09 +0800174 } else {
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800175 break;
Sieu Mun Tang286b96f2022-03-02 11:04:09 +0800176 }
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800177 }
178
179 if (*count <= 0) {
Sieu Mun Tang286b96f2022-03-02 11:04:09 +0800180 if (status != MBOX_NO_RESPONSE &&
181 status != MBOX_TIMEOUT && resp_len != 0) {
Tien Hock, Lohcefb37e2019-10-30 14:49:40 +0800182 mailbox_clear_response();
Sieu Mun Tang673afd62022-05-13 14:55:05 +0800183 request_type = NO_REQUEST;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800184 return INTEL_SIP_SMC_STATUS_ERROR;
185 }
186
187 *count = 0;
188 }
189
190 intel_fpga_sdm_write_all();
191
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800192 if (*count > 0) {
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800193 status = INTEL_SIP_SMC_STATUS_OK;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800194 } else if (*count == 0) {
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800195 status = INTEL_SIP_SMC_STATUS_BUSY;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800196 }
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800197
198 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
199 if (fpga_config_buffers[i].write_requested != 0) {
200 all_completed = 0;
201 break;
202 }
203 }
204
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800205 if (all_completed == 1) {
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800206 return INTEL_SIP_SMC_STATUS_OK;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800207 }
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800208
209 return status;
210}
211
Sieu Mun Tang276a4362022-04-28 22:40:58 +0800212static int intel_fpga_config_start(uint32_t flag)
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800213{
Sieu Mun Tanga250c042022-02-19 21:49:48 +0800214 uint32_t argument = 0x1;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800215 uint32_t response[3];
216 int status = 0;
Sieu Mun Tanga250c042022-02-19 21:49:48 +0800217 unsigned int size = 0;
218 unsigned int resp_len = ARRAY_SIZE(response);
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800219
Sieu Mun Tang673afd62022-05-13 14:55:05 +0800220 request_type = RECONFIGURATION;
221
Sieu Mun Tang276a4362022-04-28 22:40:58 +0800222 if (!CONFIG_TEST_FLAG(flag, PARTIAL_CONFIG)) {
223 bridge_disable = true;
224 }
225
226 if (CONFIG_TEST_FLAG(flag, AUTHENTICATION)) {
227 size = 1;
228 bridge_disable = false;
Sieu Mun Tang673afd62022-05-13 14:55:05 +0800229 request_type = BITSTREAM_AUTH;
Abdul Halim, Muhammad Hadi Asyrafiec4f28e2020-05-29 12:13:17 +0800230 }
Hadi Asyrafi9c8f3af2019-12-24 10:42:52 +0800231
Tien Hock, Lohcefb37e2019-10-30 14:49:40 +0800232 mailbox_clear_response();
233
Sieu Mun Tanga250c042022-02-19 21:49:48 +0800234 mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_CANCEL, NULL, 0U,
235 CMD_CASUAL, NULL, NULL);
Tien Hock, Lohcefb37e2019-10-30 14:49:40 +0800236
Sieu Mun Tanga250c042022-02-19 21:49:48 +0800237 status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_RECONFIG, &argument, size,
238 CMD_CASUAL, response, &resp_len);
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800239
Abdul Halim, Muhammad Hadi Asyrafie0fc2d12020-11-20 11:06:00 +0800240 if (status < 0) {
Sieu Mun Tang276a4362022-04-28 22:40:58 +0800241 bridge_disable = false;
Sieu Mun Tang673afd62022-05-13 14:55:05 +0800242 request_type = NO_REQUEST;
Abdul Halim, Muhammad Hadi Asyrafie0fc2d12020-11-20 11:06:00 +0800243 return INTEL_SIP_SMC_STATUS_ERROR;
244 }
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800245
246 max_blocks = response[0];
247 bytes_per_block = response[1];
248
249 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
250 fpga_config_buffers[i].size = 0;
251 fpga_config_buffers[i].size_written = 0;
252 fpga_config_buffers[i].addr = 0;
253 fpga_config_buffers[i].write_requested = 0;
254 fpga_config_buffers[i].block_number = 0;
255 fpga_config_buffers[i].subblocks_sent = 0;
256 }
257
258 blocks_submitted = 0;
259 current_block = 0;
Tien Hock, Lohcefb37e2019-10-30 14:49:40 +0800260 read_block = 0;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800261 current_buffer = 0;
262
Sieu Mun Tang276a4362022-04-28 22:40:58 +0800263 /* Disable bridge on full reconfiguration */
264 if (bridge_disable) {
Sieu Mun Tang11f4f032022-05-05 17:07:21 +0800265 socfpga_bridges_disable(~0);
Hadi Asyrafi9c8f3af2019-12-24 10:42:52 +0800266 }
267
Abdul Halim, Muhammad Hadi Asyrafie0fc2d12020-11-20 11:06:00 +0800268 return INTEL_SIP_SMC_STATUS_OK;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800269}
270
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800271static bool is_fpga_config_buffer_full(void)
272{
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800273 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
274 if (!fpga_config_buffers[i].write_requested) {
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800275 return false;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800276 }
277 }
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800278 return true;
279}
280
Abdul Halim, Muhammad Hadi Asyrafiaad868b2020-05-18 11:16:48 +0800281bool is_address_in_ddr_range(uint64_t addr, uint64_t size)
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800282{
Sieu Mun Tangf4aaa9f2023-09-25 22:30:34 +0800283 uint128_t dram_max_sz = (uint128_t)DRAM_BASE + (uint128_t)DRAM_SIZE;
284 uint128_t dram_region_end = (uint128_t)addr + (uint128_t)size;
285
Abdul Halim, Muhammad Hadi Asyrafi12d71ac2020-07-03 13:22:09 +0800286 if (!addr && !size) {
287 return true;
288 }
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800289 if (size > (UINT64_MAX - addr)) {
Abdul Halim, Muhammad Hadi Asyrafi1a87db52020-02-06 19:18:41 +0800290 return false;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800291 }
292 if (addr < BL31_LIMIT) {
Abdul Halim, Muhammad Hadi Asyrafi1a87db52020-02-06 19:18:41 +0800293 return false;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800294 }
Sieu Mun Tangf4aaa9f2023-09-25 22:30:34 +0800295 if (dram_region_end > dram_max_sz) {
Abdul Halim, Muhammad Hadi Asyrafi1a87db52020-02-06 19:18:41 +0800296 return false;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800297 }
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800298
Abdul Halim, Muhammad Hadi Asyrafi1a87db52020-02-06 19:18:41 +0800299 return true;
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800300}
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800301
Hadi Asyrafie5ebe872019-12-17 15:25:04 +0800302static uint32_t intel_fpga_config_write(uint64_t mem, uint64_t size)
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800303{
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800304 int i;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800305
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800306 intel_fpga_sdm_write_all();
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800307
Abdul Halim, Muhammad Hadi Asyrafi1a87db52020-02-06 19:18:41 +0800308 if (!is_address_in_ddr_range(mem, size) ||
Abdul Halim, Muhammad Hadi Asyrafief51b092020-11-05 18:00:03 +0800309 is_fpga_config_buffer_full()) {
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800310 return INTEL_SIP_SMC_STATUS_REJECTED;
Abdul Halim, Muhammad Hadi Asyrafief51b092020-11-05 18:00:03 +0800311 }
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800312
313 for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800314 int j = (i + current_buffer) % FPGA_CONFIG_BUFFER_SIZE;
315
316 if (!fpga_config_buffers[j].write_requested) {
317 fpga_config_buffers[j].addr = mem;
318 fpga_config_buffers[j].size = size;
319 fpga_config_buffers[j].size_written = 0;
320 fpga_config_buffers[j].write_requested = 1;
321 fpga_config_buffers[j].block_number =
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800322 blocks_submitted++;
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800323 fpga_config_buffers[j].subblocks_sent = 0;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800324 break;
325 }
326 }
327
Abdul Halim, Muhammad Hadi Asyrafief51b092020-11-05 18:00:03 +0800328 if (is_fpga_config_buffer_full()) {
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800329 return INTEL_SIP_SMC_STATUS_BUSY;
Abdul Halim, Muhammad Hadi Asyrafief51b092020-11-05 18:00:03 +0800330 }
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800331
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800332 return INTEL_SIP_SMC_STATUS_OK;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800333}
334
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800335static int is_out_of_sec_range(uint64_t reg_addr)
336{
Siew Chin Lim7e954df2021-05-11 21:12:22 +0800337#if DEBUG
338 return 0;
339#endif
340
Jit Loon Lim8e59b9f2023-05-17 12:26:11 +0800341#if PLATFORM_MODEL != PLAT_SOCFPGA_AGILEX5
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800342 switch (reg_addr) {
343 case(0xF8011100): /* ECCCTRL1 */
344 case(0xF8011104): /* ECCCTRL2 */
345 case(0xF8011110): /* ERRINTEN */
346 case(0xF8011114): /* ERRINTENS */
347 case(0xF8011118): /* ERRINTENR */
348 case(0xF801111C): /* INTMODE */
349 case(0xF8011120): /* INTSTAT */
350 case(0xF8011124): /* DIAGINTTEST */
351 case(0xF801112C): /* DERRADDRA */
Sieu Mun Tang46870212022-09-28 15:58:28 +0800352 case(0xFA000000): /* SMMU SCR0 */
353 case(0xFA000004): /* SMMU SCR1 */
354 case(0xFA000400): /* SMMU NSCR0 */
355 case(0xFA004000): /* SMMU SSD0_REG */
356 case(0xFA000820): /* SMMU SMR8 */
357 case(0xFA000c20): /* SMMU SCR8 */
358 case(0xFA028000): /* SMMU CB8_SCTRL */
359 case(0xFA001020): /* SMMU CBAR8 */
360 case(0xFA028030): /* SMMU TCR_LPAE */
361 case(0xFA028020): /* SMMU CB8_TTBR0_LOW */
362 case(0xFA028024): /* SMMU CB8_PRRR_HIGH */
363 case(0xFA028038): /* SMMU CB8_PRRR_MIR0 */
364 case(0xFA02803C): /* SMMU CB8_PRRR_MIR1 */
365 case(0xFA028010): /* SMMU_CB8)TCR2 */
366 case(0xFFD080A4): /* SDM SMMU STREAM ID REG */
367 case(0xFA001820): /* SMMU_CBA2R8 */
368 case(0xFA000074): /* SMMU_STLBGSTATUS */
369 case(0xFA0287F4): /* SMMU_CB8_TLBSTATUS */
370 case(0xFA000060): /* SMMU_STLBIALL */
371 case(0xFA000070): /* SMMU_STLBGSYNC */
372 case(0xFA028618): /* CB8_TLBALL */
373 case(0xFA0287F0): /* CB8_TLBSYNC */
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800374 case(0xFFD12028): /* SDMMCGRP_CTRL */
375 case(0xFFD12044): /* EMAC0 */
376 case(0xFFD12048): /* EMAC1 */
377 case(0xFFD1204C): /* EMAC2 */
378 case(0xFFD12090): /* ECC_INT_MASK_VALUE */
379 case(0xFFD12094): /* ECC_INT_MASK_SET */
380 case(0xFFD12098): /* ECC_INT_MASK_CLEAR */
381 case(0xFFD1209C): /* ECC_INTSTATUS_SERR */
382 case(0xFFD120A0): /* ECC_INTSTATUS_DERR */
383 case(0xFFD120C0): /* NOC_TIMEOUT */
384 case(0xFFD120C4): /* NOC_IDLEREQ_SET */
385 case(0xFFD120C8): /* NOC_IDLEREQ_CLR */
386 case(0xFFD120D0): /* NOC_IDLEACK */
387 case(0xFFD120D4): /* NOC_IDLESTATUS */
388 case(0xFFD12200): /* BOOT_SCRATCH_COLD0 */
389 case(0xFFD12204): /* BOOT_SCRATCH_COLD1 */
390 case(0xFFD12220): /* BOOT_SCRATCH_COLD8 */
391 case(0xFFD12224): /* BOOT_SCRATCH_COLD9 */
392 return 0;
Jit Loon Lim8e59b9f2023-05-17 12:26:11 +0800393#else
394 switch (reg_addr) {
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800395
Jit Loon Lim8e59b9f2023-05-17 12:26:11 +0800396 case(0xF8011104): /* ECCCTRL2 */
397 case(0xFFD12028): /* SDMMCGRP_CTRL */
398 case(0xFFD120C4): /* NOC_IDLEREQ_SET */
399 case(0xFFD120C8): /* NOC_IDLEREQ_CLR */
400 case(0xFFD120D0): /* NOC_IDLEACK */
401
402
403 case(SOCFPGA_MEMCTRL(ECCCTRL1)): /* ECCCTRL1 */
404 case(SOCFPGA_MEMCTRL(ERRINTEN)): /* ERRINTEN */
405 case(SOCFPGA_MEMCTRL(ERRINTENS)): /* ERRINTENS */
406 case(SOCFPGA_MEMCTRL(ERRINTENR)): /* ERRINTENR */
407 case(SOCFPGA_MEMCTRL(INTMODE)): /* INTMODE */
408 case(SOCFPGA_MEMCTRL(INTSTAT)): /* INTSTAT */
409 case(SOCFPGA_MEMCTRL(DIAGINTTEST)): /* DIAGINTTEST */
410 case(SOCFPGA_MEMCTRL(DERRADDRA)): /* DERRADDRA */
411
412 case(SOCFPGA_SYSMGR(EMAC_0)): /* EMAC0 */
413 case(SOCFPGA_SYSMGR(EMAC_1)): /* EMAC1 */
414 case(SOCFPGA_SYSMGR(EMAC_2)): /* EMAC2 */
415 case(SOCFPGA_SYSMGR(ECC_INTMASK_VALUE)): /* ECC_INT_MASK_VALUE */
416 case(SOCFPGA_SYSMGR(ECC_INTMASK_SET)): /* ECC_INT_MASK_SET */
417 case(SOCFPGA_SYSMGR(ECC_INTMASK_CLR)): /* ECC_INT_MASK_CLEAR */
418 case(SOCFPGA_SYSMGR(ECC_INTMASK_SERR)): /* ECC_INTSTATUS_SERR */
419 case(SOCFPGA_SYSMGR(ECC_INTMASK_DERR)): /* ECC_INTSTATUS_DERR */
420 case(SOCFPGA_SYSMGR(NOC_TIMEOUT)): /* NOC_TIMEOUT */
421 case(SOCFPGA_SYSMGR(NOC_IDLESTATUS)): /* NOC_IDLESTATUS */
422 case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_0)): /* BOOT_SCRATCH_COLD0 */
423 case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_1)): /* BOOT_SCRATCH_COLD1 */
424 case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_8)): /* BOOT_SCRATCH_COLD8 */
425 case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_9)): /* BOOT_SCRATCH_COLD9 */
426 return 0;
427#endif
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800428 default:
429 break;
430 }
431
432 return -1;
433}
434
435/* Secure register access */
436uint32_t intel_secure_reg_read(uint64_t reg_addr, uint32_t *retval)
437{
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800438 if (is_out_of_sec_range(reg_addr)) {
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800439 return INTEL_SIP_SMC_STATUS_ERROR;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800440 }
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800441
442 *retval = mmio_read_32(reg_addr);
443
444 return INTEL_SIP_SMC_STATUS_OK;
445}
446
447uint32_t intel_secure_reg_write(uint64_t reg_addr, uint32_t val,
448 uint32_t *retval)
449{
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800450 if (is_out_of_sec_range(reg_addr)) {
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800451 return INTEL_SIP_SMC_STATUS_ERROR;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800452 }
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800453
454 mmio_write_32(reg_addr, val);
455
456 return intel_secure_reg_read(reg_addr, retval);
457}
458
459uint32_t intel_secure_reg_update(uint64_t reg_addr, uint32_t mask,
460 uint32_t val, uint32_t *retval)
461{
462 if (!intel_secure_reg_read(reg_addr, retval)) {
463 *retval &= ~mask;
Siew Chin Limc9c07092021-07-10 00:55:35 +0800464 *retval |= val & mask;
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800465 return intel_secure_reg_write(reg_addr, *retval, retval);
466 }
467
468 return INTEL_SIP_SMC_STATUS_ERROR;
469}
470
Hadi Asyrafie1f97d92019-12-17 19:22:17 +0800471/* Intel Remote System Update (RSU) services */
472uint64_t intel_rsu_update_address;
473
Abdul Halim, Muhammad Hadi Asyrafid57318b2020-10-15 15:27:18 +0800474static uint32_t intel_rsu_status(uint64_t *respbuf, unsigned int respbuf_sz)
Hadi Asyrafie1f97d92019-12-17 19:22:17 +0800475{
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800476 if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) {
Abdul Halim, Muhammad Hadi Asyrafi960896e2020-02-27 10:23:48 +0800477 return INTEL_SIP_SMC_RSU_ERROR;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800478 }
Hadi Asyrafie1f97d92019-12-17 19:22:17 +0800479
480 return INTEL_SIP_SMC_STATUS_OK;
481}
482
Mahesh Raoe3c3a482023-05-23 14:33:45 +0800483uint32_t intel_rsu_update(uint64_t update_address)
Hadi Asyrafie1f97d92019-12-17 19:22:17 +0800484{
Jit Loon Limc4180642023-05-17 12:26:11 +0800485 if (update_address > SIZE_MAX) {
486 return INTEL_SIP_SMC_STATUS_REJECTED;
487 }
488
Hadi Asyrafie1f97d92019-12-17 19:22:17 +0800489 intel_rsu_update_address = update_address;
490 return INTEL_SIP_SMC_STATUS_OK;
491}
492
Abdul Halim, Muhammad Hadi Asyrafiea9b9622020-02-25 16:28:10 +0800493static uint32_t intel_rsu_notify(uint32_t execution_stage)
Hadi Asyrafie1f97d92019-12-17 19:22:17 +0800494{
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800495 if (mailbox_hps_stage_notify(execution_stage) < 0) {
Abdul Halim, Muhammad Hadi Asyrafi960896e2020-02-27 10:23:48 +0800496 return INTEL_SIP_SMC_RSU_ERROR;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800497 }
Hadi Asyrafie1f97d92019-12-17 19:22:17 +0800498
499 return INTEL_SIP_SMC_STATUS_OK;
500}
501
502static uint32_t intel_rsu_retry_counter(uint32_t *respbuf, uint32_t respbuf_sz,
503 uint32_t *ret_stat)
504{
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800505 if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) {
Abdul Halim, Muhammad Hadi Asyrafi960896e2020-02-27 10:23:48 +0800506 return INTEL_SIP_SMC_RSU_ERROR;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800507 }
Hadi Asyrafie1f97d92019-12-17 19:22:17 +0800508
509 *ret_stat = respbuf[8];
510 return INTEL_SIP_SMC_STATUS_OK;
511}
512
Chee Hong Ang44eb7822020-05-13 11:44:04 +0800513static uint32_t intel_rsu_copy_dcmf_version(uint64_t dcmf_ver_1_0,
514 uint64_t dcmf_ver_3_2)
515{
516 rsu_dcmf_ver[0] = dcmf_ver_1_0;
517 rsu_dcmf_ver[1] = dcmf_ver_1_0 >> 32;
518 rsu_dcmf_ver[2] = dcmf_ver_3_2;
519 rsu_dcmf_ver[3] = dcmf_ver_3_2 >> 32;
520
521 return INTEL_SIP_SMC_STATUS_OK;
522}
523
Sieu Mun Tang984e2362022-04-28 22:21:01 +0800524static uint32_t intel_rsu_copy_dcmf_status(uint64_t dcmf_stat)
525{
526 rsu_dcmf_stat[0] = 0xFFFF & (dcmf_stat >> (0 * 16));
527 rsu_dcmf_stat[1] = 0xFFFF & (dcmf_stat >> (1 * 16));
528 rsu_dcmf_stat[2] = 0xFFFF & (dcmf_stat >> (2 * 16));
529 rsu_dcmf_stat[3] = 0xFFFF & (dcmf_stat >> (3 * 16));
530
531 return INTEL_SIP_SMC_STATUS_OK;
532}
533
Kris Chaplin52cf9c22021-06-25 11:31:52 +0100534/* Intel HWMON services */
535static uint32_t intel_hwmon_readtemp(uint32_t chan, uint32_t *retval)
536{
Kris Chaplin52cf9c22021-06-25 11:31:52 +0100537 if (mailbox_hwmon_readtemp(chan, retval) < 0) {
538 return INTEL_SIP_SMC_STATUS_ERROR;
539 }
540
541 return INTEL_SIP_SMC_STATUS_OK;
542}
543
544static uint32_t intel_hwmon_readvolt(uint32_t chan, uint32_t *retval)
545{
Kris Chaplin52cf9c22021-06-25 11:31:52 +0100546 if (mailbox_hwmon_readvolt(chan, retval) < 0) {
547 return INTEL_SIP_SMC_STATUS_ERROR;
548 }
549
550 return INTEL_SIP_SMC_STATUS_OK;
551}
552
Hadi Asyrafi0c5d62a2019-12-17 19:30:41 +0800553/* Mailbox services */
Abdul Halim, Muhammad Hadi Asyrafic34b2a72021-02-05 11:50:58 +0800554static uint32_t intel_smc_fw_version(uint32_t *fw_version)
555{
Sieu Mun Tangc026dfe2022-04-27 18:54:10 +0800556 int status;
557 unsigned int resp_len = CONFIG_STATUS_WORD_SIZE;
558 uint32_t resp_data[CONFIG_STATUS_WORD_SIZE] = {0U};
559
560 status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CONFIG_STATUS, NULL, 0U,
561 CMD_CASUAL, resp_data, &resp_len);
562
563 if (status < 0) {
564 return INTEL_SIP_SMC_STATUS_ERROR;
565 }
566
567 if (resp_len <= CONFIG_STATUS_FW_VER_OFFSET) {
568 return INTEL_SIP_SMC_STATUS_ERROR;
569 }
570
571 *fw_version = resp_data[CONFIG_STATUS_FW_VER_OFFSET] & CONFIG_STATUS_FW_VER_MASK;
Abdul Halim, Muhammad Hadi Asyrafic34b2a72021-02-05 11:50:58 +0800572
573 return INTEL_SIP_SMC_STATUS_OK;
574}
575
Sieu Mun Tanga250c042022-02-19 21:49:48 +0800576static uint32_t intel_mbox_send_cmd(uint32_t cmd, uint32_t *args,
Sieu Mun Tangac097fd2022-05-10 23:17:04 +0800577 unsigned int len, uint32_t urgent, uint64_t response,
Sieu Mun Tanga250c042022-02-19 21:49:48 +0800578 unsigned int resp_len, int *mbox_status,
579 unsigned int *len_in_resp)
Hadi Asyrafi0c5d62a2019-12-17 19:30:41 +0800580{
Abdul Halim, Muhammad Hadi Asyrafi1a87db52020-02-06 19:18:41 +0800581 *len_in_resp = 0;
Sieu Mun Tang651841f2022-04-12 15:00:13 +0800582 *mbox_status = GENERIC_RESPONSE_ERROR;
Abdul Halim, Muhammad Hadi Asyrafi1a87db52020-02-06 19:18:41 +0800583
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800584 if (!is_address_in_ddr_range((uint64_t)args, sizeof(uint32_t) * len)) {
Abdul Halim, Muhammad Hadi Asyrafi1a87db52020-02-06 19:18:41 +0800585 return INTEL_SIP_SMC_STATUS_REJECTED;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800586 }
Abdul Halim, Muhammad Hadi Asyrafi1a87db52020-02-06 19:18:41 +0800587
Hadi Asyrafi0c5d62a2019-12-17 19:30:41 +0800588 int status = mailbox_send_cmd(MBOX_JOB_ID, cmd, args, len, urgent,
Sieu Mun Tangac097fd2022-05-10 23:17:04 +0800589 (uint32_t *) response, &resp_len);
Hadi Asyrafi0c5d62a2019-12-17 19:30:41 +0800590
591 if (status < 0) {
Hadi Asyrafi0c5d62a2019-12-17 19:30:41 +0800592 *mbox_status = -status;
593 return INTEL_SIP_SMC_STATUS_ERROR;
594 }
595
596 *mbox_status = 0;
Sieu Mun Tanga250c042022-02-19 21:49:48 +0800597 *len_in_resp = resp_len;
Sieu Mun Tangac097fd2022-05-10 23:17:04 +0800598
599 flush_dcache_range(response, resp_len * MBOX_WORD_BYTE);
600
Hadi Asyrafi0c5d62a2019-12-17 19:30:41 +0800601 return INTEL_SIP_SMC_STATUS_OK;
602}
603
Sieu Mun Tang93a5b972022-04-27 18:57:29 +0800604static int intel_smc_get_usercode(uint32_t *user_code)
605{
606 int status;
607 unsigned int resp_len = sizeof(user_code) / MBOX_WORD_BYTE;
608
609 status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_GET_USERCODE, NULL,
610 0U, CMD_CASUAL, user_code, &resp_len);
611
612 if (status < 0) {
613 return INTEL_SIP_SMC_STATUS_ERROR;
614 }
615
616 return INTEL_SIP_SMC_STATUS_OK;
617}
618
Sieu Mun Tang4837a642022-05-07 00:50:37 +0800619uint32_t intel_smc_service_completed(uint64_t addr, uint32_t size,
620 uint32_t mode, uint32_t *job_id,
621 uint32_t *ret_size, uint32_t *mbox_error)
622{
623 int status = 0;
624 uint32_t resp_len = size / MBOX_WORD_BYTE;
625
626 if (resp_len > MBOX_DATA_MAX_LEN) {
627 return INTEL_SIP_SMC_STATUS_REJECTED;
628 }
629
630 if (!is_address_in_ddr_range(addr, size)) {
631 return INTEL_SIP_SMC_STATUS_REJECTED;
632 }
633
634 if (mode == SERVICE_COMPLETED_MODE_ASYNC) {
635 status = mailbox_read_response_async(job_id,
636 NULL, (uint32_t *) addr, &resp_len, 0);
637 } else {
638 status = mailbox_read_response(job_id,
639 (uint32_t *) addr, &resp_len);
640
641 if (status == MBOX_NO_RESPONSE) {
642 status = MBOX_BUSY;
643 }
644 }
645
646 if (status == MBOX_NO_RESPONSE) {
647 return INTEL_SIP_SMC_STATUS_NO_RESPONSE;
648 }
649
650 if (status == MBOX_BUSY) {
651 return INTEL_SIP_SMC_STATUS_BUSY;
652 }
653
654 *ret_size = resp_len * MBOX_WORD_BYTE;
655 flush_dcache_range(addr, *ret_size);
656
Sieu Mun Tang76ed3222022-12-04 01:43:35 +0800657 if (status == MBOX_RET_SDOS_DECRYPTION_ERROR_102 ||
658 status == MBOX_RET_SDOS_DECRYPTION_ERROR_103) {
659 *mbox_error = -status;
660 } else if (status != MBOX_RET_OK) {
Sieu Mun Tang4837a642022-05-07 00:50:37 +0800661 *mbox_error = -status;
662 return INTEL_SIP_SMC_STATUS_ERROR;
663 }
664
665 return INTEL_SIP_SMC_STATUS_OK;
666}
667
Sieu Mun Tangb703fac2022-05-11 10:23:13 +0800668/* Miscellaneous HPS services */
669uint32_t intel_hps_set_bridges(uint64_t enable, uint64_t mask)
670{
671 int status = 0;
672
Sieu Mun Tangad47f142022-05-11 10:45:19 +0800673 if ((enable & SOCFPGA_BRIDGE_ENABLE) != 0U) {
674 if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) {
Sieu Mun Tangb703fac2022-05-11 10:23:13 +0800675 status = socfpga_bridges_enable((uint32_t)mask);
676 } else {
677 status = socfpga_bridges_enable(~0);
678 }
679 } else {
Sieu Mun Tangad47f142022-05-11 10:45:19 +0800680 if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) {
Sieu Mun Tangb703fac2022-05-11 10:23:13 +0800681 status = socfpga_bridges_disable((uint32_t)mask);
682 } else {
683 status = socfpga_bridges_disable(~0);
684 }
685 }
686
687 if (status < 0) {
688 return INTEL_SIP_SMC_STATUS_ERROR;
689 }
690
691 return INTEL_SIP_SMC_STATUS_OK;
692}
693
Jit Loon Lim91239f22023-05-17 12:26:11 +0800694/* SDM SEU Error services */
695static uint32_t intel_sdm_seu_err_read(uint64_t *respbuf, unsigned int respbuf_sz)
696{
697 if (mailbox_seu_err_status((uint32_t *)respbuf, respbuf_sz) < 0) {
698 return INTEL_SIP_SMC_SEU_ERR_READ_ERROR;
699 }
700
701 return INTEL_SIP_SMC_STATUS_OK;
702}
703
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800704/*
705 * This function is responsible for handling all SiP calls from the NS world
706 */
707
Sieu Mun Tangad47f142022-05-11 10:45:19 +0800708uintptr_t sip_smc_handler_v1(uint32_t smc_fid,
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800709 u_register_t x1,
710 u_register_t x2,
711 u_register_t x3,
712 u_register_t x4,
713 void *cookie,
714 void *handle,
715 u_register_t flags)
716{
Sieu Mun Tangd1740832022-05-11 09:59:55 +0800717 uint32_t retval = 0, completed_addr[3];
718 uint32_t retval2 = 0;
Sieu Mun Tang77902fc2022-03-17 03:11:55 +0800719 uint32_t mbox_error = 0;
Jit Loon Lim91239f22023-05-17 12:26:11 +0800720 uint64_t retval64, rsu_respbuf[9], seu_respbuf[3];
Sieu Mun Tang286b96f2022-03-02 11:04:09 +0800721 int status = INTEL_SIP_SMC_STATUS_OK;
Sieu Mun Tanga250c042022-02-19 21:49:48 +0800722 int mbox_status;
723 unsigned int len_in_resp;
Sieu Mun Tangc05ea292022-05-10 17:27:12 +0800724 u_register_t x5, x6, x7;
Abdul Halim, Muhammad Hadi Asyrafif8e6a092020-05-14 15:32:43 +0800725
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800726 switch (smc_fid) {
727 case SIP_SVC_UID:
728 /* Return UID to the caller */
729 SMC_UUID_RET(handle, intl_svc_uid);
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800730
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800731 case INTEL_SIP_SMC_FPGA_CONFIG_ISDONE:
Sieu Mun Tang673afd62022-05-13 14:55:05 +0800732 status = intel_mailbox_fpga_config_isdone();
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800733 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800734
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800735 case INTEL_SIP_SMC_FPGA_CONFIG_GET_MEM:
736 SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
737 INTEL_SIP_SMC_FPGA_CONFIG_ADDR,
738 INTEL_SIP_SMC_FPGA_CONFIG_SIZE -
739 INTEL_SIP_SMC_FPGA_CONFIG_ADDR);
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800740
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800741 case INTEL_SIP_SMC_FPGA_CONFIG_START:
742 status = intel_fpga_config_start(x1);
743 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800744
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800745 case INTEL_SIP_SMC_FPGA_CONFIG_WRITE:
746 status = intel_fpga_config_write(x1, x2);
747 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800748
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800749 case INTEL_SIP_SMC_FPGA_CONFIG_COMPLETED_WRITE:
750 status = intel_fpga_config_completed_write(completed_addr,
Abdul Halim, Muhammad Hadi Asyrafiaad868b2020-05-18 11:16:48 +0800751 &retval, &rcv_id);
752 switch (retval) {
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800753 case 1:
754 SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
755 completed_addr[0], 0, 0);
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800756
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800757 case 2:
758 SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
759 completed_addr[0],
760 completed_addr[1], 0);
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800761
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800762 case 3:
763 SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
764 completed_addr[0],
765 completed_addr[1],
766 completed_addr[2]);
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800767
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800768 case 0:
769 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800770
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800771 default:
Tien Hock, Lohcefb37e2019-10-30 14:49:40 +0800772 mailbox_clear_response();
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800773 SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR);
774 }
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800775
776 case INTEL_SIP_SMC_REG_READ:
Abdul Halim, Muhammad Hadi Asyrafiaad868b2020-05-18 11:16:48 +0800777 status = intel_secure_reg_read(x1, &retval);
778 SMC_RET3(handle, status, retval, x1);
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800779
780 case INTEL_SIP_SMC_REG_WRITE:
Abdul Halim, Muhammad Hadi Asyrafiaad868b2020-05-18 11:16:48 +0800781 status = intel_secure_reg_write(x1, (uint32_t)x2, &retval);
782 SMC_RET3(handle, status, retval, x1);
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800783
784 case INTEL_SIP_SMC_REG_UPDATE:
785 status = intel_secure_reg_update(x1, (uint32_t)x2,
Abdul Halim, Muhammad Hadi Asyrafiaad868b2020-05-18 11:16:48 +0800786 (uint32_t)x3, &retval);
787 SMC_RET3(handle, status, retval, x1);
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800788
Hadi Asyrafie1f97d92019-12-17 19:22:17 +0800789 case INTEL_SIP_SMC_RSU_STATUS:
790 status = intel_rsu_status(rsu_respbuf,
791 ARRAY_SIZE(rsu_respbuf));
792 if (status) {
793 SMC_RET1(handle, status);
794 } else {
795 SMC_RET4(handle, rsu_respbuf[0], rsu_respbuf[1],
796 rsu_respbuf[2], rsu_respbuf[3]);
797 }
798
799 case INTEL_SIP_SMC_RSU_UPDATE:
800 status = intel_rsu_update(x1);
801 SMC_RET1(handle, status);
802
803 case INTEL_SIP_SMC_RSU_NOTIFY:
804 status = intel_rsu_notify(x1);
805 SMC_RET1(handle, status);
806
807 case INTEL_SIP_SMC_RSU_RETRY_COUNTER:
808 status = intel_rsu_retry_counter((uint32_t *)rsu_respbuf,
Abdul Halim, Muhammad Hadi Asyrafiaad868b2020-05-18 11:16:48 +0800809 ARRAY_SIZE(rsu_respbuf), &retval);
Hadi Asyrafie1f97d92019-12-17 19:22:17 +0800810 if (status) {
811 SMC_RET1(handle, status);
812 } else {
Abdul Halim, Muhammad Hadi Asyrafiaad868b2020-05-18 11:16:48 +0800813 SMC_RET2(handle, status, retval);
Hadi Asyrafie1f97d92019-12-17 19:22:17 +0800814 }
815
Chee Hong Ang44eb7822020-05-13 11:44:04 +0800816 case INTEL_SIP_SMC_RSU_DCMF_VERSION:
817 SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
818 ((uint64_t)rsu_dcmf_ver[1] << 32) | rsu_dcmf_ver[0],
819 ((uint64_t)rsu_dcmf_ver[3] << 32) | rsu_dcmf_ver[2]);
820
821 case INTEL_SIP_SMC_RSU_COPY_DCMF_VERSION:
822 status = intel_rsu_copy_dcmf_version(x1, x2);
823 SMC_RET1(handle, status);
824
Sieu Mun Tang984e2362022-04-28 22:21:01 +0800825 case INTEL_SIP_SMC_RSU_DCMF_STATUS:
826 SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK,
827 ((uint64_t)rsu_dcmf_stat[3] << 48) |
828 ((uint64_t)rsu_dcmf_stat[2] << 32) |
829 ((uint64_t)rsu_dcmf_stat[1] << 16) |
830 rsu_dcmf_stat[0]);
831
832 case INTEL_SIP_SMC_RSU_COPY_DCMF_STATUS:
833 status = intel_rsu_copy_dcmf_status(x1);
834 SMC_RET1(handle, status);
835
Chee Hong Ang4c269572020-07-01 14:22:25 +0800836 case INTEL_SIP_SMC_RSU_MAX_RETRY:
837 SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK, rsu_max_retry);
838
839 case INTEL_SIP_SMC_RSU_COPY_MAX_RETRY:
840 rsu_max_retry = x1;
841 SMC_RET1(handle, INTEL_SIP_SMC_STATUS_OK);
842
Sieu Mun Tangc703d752022-03-07 12:13:04 +0800843 case INTEL_SIP_SMC_ECC_DBE:
844 status = intel_ecc_dbe_notification(x1);
845 SMC_RET1(handle, status);
846
Sieu Mun Tangb703fac2022-05-11 10:23:13 +0800847 case INTEL_SIP_SMC_SERVICE_COMPLETED:
848 status = intel_smc_service_completed(x1, x2, x3, &rcv_id,
849 &len_in_resp, &mbox_error);
850 SMC_RET4(handle, status, mbox_error, x1, len_in_resp);
851
Abdul Halim, Muhammad Hadi Asyrafic34b2a72021-02-05 11:50:58 +0800852 case INTEL_SIP_SMC_FIRMWARE_VERSION:
853 status = intel_smc_fw_version(&retval);
Sieu Mun Tangc026dfe2022-04-27 18:54:10 +0800854 SMC_RET2(handle, status, retval);
Abdul Halim, Muhammad Hadi Asyrafic34b2a72021-02-05 11:50:58 +0800855
Hadi Asyrafi0c5d62a2019-12-17 19:30:41 +0800856 case INTEL_SIP_SMC_MBOX_SEND_CMD:
857 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
858 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
Sieu Mun Tangac097fd2022-05-10 23:17:04 +0800859 status = intel_mbox_send_cmd(x1, (uint32_t *)x2, x3, x4, x5, x6,
860 &mbox_status, &len_in_resp);
Sieu Mun Tang108514f2022-02-19 20:36:41 +0800861 SMC_RET3(handle, status, mbox_status, len_in_resp);
Hadi Asyrafi0c5d62a2019-12-17 19:30:41 +0800862
Sieu Mun Tang93a5b972022-04-27 18:57:29 +0800863 case INTEL_SIP_SMC_GET_USERCODE:
864 status = intel_smc_get_usercode(&retval);
865 SMC_RET2(handle, status, retval);
866
Sieu Mun Tang02d3ef32022-05-11 09:49:25 +0800867 case INTEL_SIP_SMC_FCS_CRYPTION:
868 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
869
870 if (x1 == FCS_MODE_DECRYPT) {
871 status = intel_fcs_decryption(x2, x3, x4, x5, &send_id);
872 } else if (x1 == FCS_MODE_ENCRYPT) {
873 status = intel_fcs_encryption(x2, x3, x4, x5, &send_id);
874 } else {
875 status = INTEL_SIP_SMC_STATUS_REJECTED;
876 }
877
878 SMC_RET3(handle, status, x4, x5);
879
Sieu Mun Tang537ff052022-05-09 16:05:58 +0800880 case INTEL_SIP_SMC_FCS_CRYPTION_EXT:
881 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
882 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
883 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
884
885 if (x3 == FCS_MODE_DECRYPT) {
886 status = intel_fcs_decryption_ext(x1, x2, x4, x5, x6,
887 (uint32_t *) &x7, &mbox_error);
888 } else if (x3 == FCS_MODE_ENCRYPT) {
889 status = intel_fcs_encryption_ext(x1, x2, x4, x5, x6,
890 (uint32_t *) &x7, &mbox_error);
891 } else {
892 status = INTEL_SIP_SMC_STATUS_REJECTED;
893 }
894
895 SMC_RET4(handle, status, mbox_error, x6, x7);
896
Sieu Mun Tang4837a642022-05-07 00:50:37 +0800897 case INTEL_SIP_SMC_FCS_RANDOM_NUMBER:
898 status = intel_fcs_random_number_gen(x1, &retval64,
899 &mbox_error);
900 SMC_RET4(handle, status, mbox_error, x1, retval64);
901
Sieu Mun Tang24f9dc82022-05-10 17:18:19 +0800902 case INTEL_SIP_SMC_FCS_RANDOM_NUMBER_EXT:
903 status = intel_fcs_random_number_gen_ext(x1, x2, x3,
904 &send_id);
905 SMC_RET1(handle, status);
906
Sieu Mun Tang4837a642022-05-07 00:50:37 +0800907 case INTEL_SIP_SMC_FCS_SEND_CERTIFICATE:
908 status = intel_fcs_send_cert(x1, x2, &send_id);
909 SMC_RET1(handle, status);
910
911 case INTEL_SIP_SMC_FCS_GET_PROVISION_DATA:
912 status = intel_fcs_get_provision_data(&send_id);
913 SMC_RET1(handle, status);
914
Sieu Mun Tang7facace2022-05-11 10:01:54 +0800915 case INTEL_SIP_SMC_FCS_CNTR_SET_PREAUTH:
916 status = intel_fcs_cntr_set_preauth(x1, x2, x3,
917 &mbox_error);
918 SMC_RET2(handle, status, mbox_error);
919
Sieu Mun Tang11f4f032022-05-05 17:07:21 +0800920 case INTEL_SIP_SMC_HPS_SET_BRIDGES:
921 status = intel_hps_set_bridges(x1, x2);
922 SMC_RET1(handle, status);
923
Sieu Mun Tangad47f142022-05-11 10:45:19 +0800924 case INTEL_SIP_SMC_HWMON_READTEMP:
925 status = intel_hwmon_readtemp(x1, &retval);
926 SMC_RET2(handle, status, retval);
927
928 case INTEL_SIP_SMC_HWMON_READVOLT:
929 status = intel_hwmon_readvolt(x1, &retval);
930 SMC_RET2(handle, status, retval);
931
Sieu Mun Tangd1740832022-05-11 09:59:55 +0800932 case INTEL_SIP_SMC_FCS_PSGSIGMA_TEARDOWN:
933 status = intel_fcs_sigma_teardown(x1, &mbox_error);
934 SMC_RET2(handle, status, mbox_error);
935
936 case INTEL_SIP_SMC_FCS_CHIP_ID:
937 status = intel_fcs_chip_id(&retval, &retval2, &mbox_error);
938 SMC_RET4(handle, status, mbox_error, retval, retval2);
939
940 case INTEL_SIP_SMC_FCS_ATTESTATION_SUBKEY:
941 status = intel_fcs_attestation_subkey(x1, x2, x3,
942 (uint32_t *) &x4, &mbox_error);
943 SMC_RET4(handle, status, mbox_error, x3, x4);
944
945 case INTEL_SIP_SMC_FCS_ATTESTATION_MEASUREMENTS:
946 status = intel_fcs_get_measurement(x1, x2, x3,
947 (uint32_t *) &x4, &mbox_error);
948 SMC_RET4(handle, status, mbox_error, x3, x4);
949
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800950 case INTEL_SIP_SMC_FCS_GET_ATTESTATION_CERT:
951 status = intel_fcs_get_attestation_cert(x1, x2,
952 (uint32_t *) &x3, &mbox_error);
953 SMC_RET4(handle, status, mbox_error, x2, x3);
954
955 case INTEL_SIP_SMC_FCS_CREATE_CERT_ON_RELOAD:
956 status = intel_fcs_create_cert_on_reload(x1, &mbox_error);
957 SMC_RET2(handle, status, mbox_error);
958
Sieu Mun Tang6dc00c22022-05-09 12:08:42 +0800959 case INTEL_SIP_SMC_FCS_OPEN_CS_SESSION:
960 status = intel_fcs_open_crypto_service_session(&retval, &mbox_error);
961 SMC_RET3(handle, status, mbox_error, retval);
962
963 case INTEL_SIP_SMC_FCS_CLOSE_CS_SESSION:
964 status = intel_fcs_close_crypto_service_session(x1, &mbox_error);
965 SMC_RET2(handle, status, mbox_error);
966
Sieu Mun Tang342a0612022-05-09 14:16:14 +0800967 case INTEL_SIP_SMC_FCS_IMPORT_CS_KEY:
968 status = intel_fcs_import_crypto_service_key(x1, x2, &send_id);
969 SMC_RET1(handle, status);
970
971 case INTEL_SIP_SMC_FCS_EXPORT_CS_KEY:
972 status = intel_fcs_export_crypto_service_key(x1, x2, x3,
973 (uint32_t *) &x4, &mbox_error);
974 SMC_RET4(handle, status, mbox_error, x3, x4);
975
976 case INTEL_SIP_SMC_FCS_REMOVE_CS_KEY:
977 status = intel_fcs_remove_crypto_service_key(x1, x2,
978 &mbox_error);
979 SMC_RET2(handle, status, mbox_error);
980
981 case INTEL_SIP_SMC_FCS_GET_CS_KEY_INFO:
982 status = intel_fcs_get_crypto_service_key_info(x1, x2, x3,
983 (uint32_t *) &x4, &mbox_error);
984 SMC_RET4(handle, status, mbox_error, x3, x4);
985
Sieu Mun Tang7e8249a2022-05-10 17:24:05 +0800986 case INTEL_SIP_SMC_FCS_GET_DIGEST_INIT:
987 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
988 status = intel_fcs_get_digest_init(x1, x2, x3,
989 x4, x5, &mbox_error);
990 SMC_RET2(handle, status, mbox_error);
991
Sieu Mun Tang70a7e6a2022-04-28 16:28:48 +0800992 case INTEL_SIP_SMC_FCS_GET_DIGEST_UPDATE:
993 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
994 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
995 status = intel_fcs_get_digest_update_finalize(x1, x2, x3,
996 x4, x5, (uint32_t *) &x6, false,
997 &mbox_error);
998 SMC_RET4(handle, status, mbox_error, x5, x6);
999
Sieu Mun Tang7e8249a2022-05-10 17:24:05 +08001000 case INTEL_SIP_SMC_FCS_GET_DIGEST_FINALIZE:
1001 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1002 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
Sieu Mun Tang70a7e6a2022-04-28 16:28:48 +08001003 status = intel_fcs_get_digest_update_finalize(x1, x2, x3,
1004 x4, x5, (uint32_t *) &x6, true,
1005 &mbox_error);
Sieu Mun Tang7e8249a2022-05-10 17:24:05 +08001006 SMC_RET4(handle, status, mbox_error, x5, x6);
1007
Sieu Mun Tang46870212022-09-28 15:58:28 +08001008 case INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_UPDATE:
1009 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1010 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1011 status = intel_fcs_get_digest_smmu_update_finalize(x1, x2, x3,
1012 x4, x5, (uint32_t *) &x6, false,
1013 &mbox_error, &send_id);
1014 SMC_RET4(handle, status, mbox_error, x5, x6);
1015
1016 case INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_FINALIZE:
1017 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1018 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1019 status = intel_fcs_get_digest_smmu_update_finalize(x1, x2, x3,
1020 x4, x5, (uint32_t *) &x6, true,
1021 &mbox_error, &send_id);
1022 SMC_RET4(handle, status, mbox_error, x5, x6);
1023
Sieu Mun Tangc05ea292022-05-10 17:27:12 +08001024 case INTEL_SIP_SMC_FCS_MAC_VERIFY_INIT:
1025 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1026 status = intel_fcs_mac_verify_init(x1, x2, x3,
1027 x4, x5, &mbox_error);
1028 SMC_RET2(handle, status, mbox_error);
1029
Sieu Mun Tang70a7e6a2022-04-28 16:28:48 +08001030 case INTEL_SIP_SMC_FCS_MAC_VERIFY_UPDATE:
1031 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1032 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1033 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1034 status = intel_fcs_mac_verify_update_finalize(x1, x2, x3,
1035 x4, x5, (uint32_t *) &x6, x7,
1036 false, &mbox_error);
1037 SMC_RET4(handle, status, mbox_error, x5, x6);
1038
Sieu Mun Tangc05ea292022-05-10 17:27:12 +08001039 case INTEL_SIP_SMC_FCS_MAC_VERIFY_FINALIZE:
1040 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1041 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1042 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
Sieu Mun Tang70a7e6a2022-04-28 16:28:48 +08001043 status = intel_fcs_mac_verify_update_finalize(x1, x2, x3,
1044 x4, x5, (uint32_t *) &x6, x7,
1045 true, &mbox_error);
Sieu Mun Tangc05ea292022-05-10 17:27:12 +08001046 SMC_RET4(handle, status, mbox_error, x5, x6);
1047
Sieu Mun Tang46870212022-09-28 15:58:28 +08001048 case INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_UPDATE:
1049 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1050 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1051 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1052 status = intel_fcs_mac_verify_smmu_update_finalize(x1, x2, x3,
1053 x4, x5, (uint32_t *) &x6, x7,
1054 false, &mbox_error, &send_id);
1055 SMC_RET4(handle, status, mbox_error, x5, x6);
1056
1057 case INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_FINALIZE:
1058 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1059 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1060 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1061 status = intel_fcs_mac_verify_smmu_update_finalize(x1, x2, x3,
1062 x4, x5, (uint32_t *) &x6, x7,
1063 true, &mbox_error, &send_id);
1064 SMC_RET4(handle, status, mbox_error, x5, x6);
1065
Sieu Mun Tang07912da2022-05-10 17:39:26 +08001066 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_INIT:
1067 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1068 status = intel_fcs_ecdsa_sha2_data_sign_init(x1, x2, x3,
1069 x4, x5, &mbox_error);
1070 SMC_RET2(handle, status, mbox_error);
1071
Sieu Mun Tang1d97dd72022-04-28 16:23:20 +08001072 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_UPDATE:
1073 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1074 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1075 status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(x1, x2,
1076 x3, x4, x5, (uint32_t *) &x6, false,
1077 &mbox_error);
1078 SMC_RET4(handle, status, mbox_error, x5, x6);
1079
Sieu Mun Tang07912da2022-05-10 17:39:26 +08001080 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_FINALIZE:
1081 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1082 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
Sieu Mun Tang1d97dd72022-04-28 16:23:20 +08001083 status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(x1, x2,
1084 x3, x4, x5, (uint32_t *) &x6, true,
1085 &mbox_error);
Sieu Mun Tang07912da2022-05-10 17:39:26 +08001086 SMC_RET4(handle, status, mbox_error, x5, x6);
1087
Sieu Mun Tang46870212022-09-28 15:58:28 +08001088 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_UPDATE:
1089 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1090 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1091 status = intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(x1,
1092 x2, x3, x4, x5, (uint32_t *) &x6, false,
1093 &mbox_error, &send_id);
1094 SMC_RET4(handle, status, mbox_error, x5, x6);
1095
1096 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_FINALIZE:
1097 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1098 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1099 status = intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(x1,
1100 x2, x3, x4, x5, (uint32_t *) &x6, true,
1101 &mbox_error, &send_id);
1102 SMC_RET4(handle, status, mbox_error, x5, x6);
1103
Sieu Mun Tang69254102022-05-10 17:50:30 +08001104 case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_INIT:
1105 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1106 status = intel_fcs_ecdsa_hash_sign_init(x1, x2, x3,
1107 x4, x5, &mbox_error);
1108 SMC_RET2(handle, status, mbox_error);
1109
1110 case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_FINALIZE:
1111 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1112 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1113 status = intel_fcs_ecdsa_hash_sign_finalize(x1, x2, x3,
1114 x4, x5, (uint32_t *) &x6, &mbox_error);
1115 SMC_RET4(handle, status, mbox_error, x5, x6);
1116
Sieu Mun Tang7e25eb82022-05-10 17:53:32 +08001117 case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_INIT:
1118 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1119 status = intel_fcs_ecdsa_hash_sig_verify_init(x1, x2, x3,
1120 x4, x5, &mbox_error);
1121 SMC_RET2(handle, status, mbox_error);
1122
1123 case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_FINALIZE:
1124 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1125 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1126 status = intel_fcs_ecdsa_hash_sig_verify_finalize(x1, x2, x3,
1127 x4, x5, (uint32_t *) &x6, &mbox_error);
1128 SMC_RET4(handle, status, mbox_error, x5, x6);
1129
Sieu Mun Tang58305062022-05-11 10:16:40 +08001130 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_INIT:
1131 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1132 status = intel_fcs_ecdsa_sha2_data_sig_verify_init(x1, x2, x3,
1133 x4, x5, &mbox_error);
1134 SMC_RET2(handle, status, mbox_error);
1135
Sieu Mun Tang1d97dd72022-04-28 16:23:20 +08001136 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_UPDATE:
1137 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1138 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1139 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1140 status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize(
1141 x1, x2, x3, x4, x5, (uint32_t *) &x6,
1142 x7, false, &mbox_error);
1143 SMC_RET4(handle, status, mbox_error, x5, x6);
1144
Sieu Mun Tang46870212022-09-28 15:58:28 +08001145 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_UPDATE:
1146 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1147 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1148 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1149 status = intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize(
1150 x1, x2, x3, x4, x5, (uint32_t *) &x6,
1151 x7, false, &mbox_error, &send_id);
1152 SMC_RET4(handle, status, mbox_error, x5, x6);
1153
1154 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_FINALIZE:
1155 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1156 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1157 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1158 status = intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize(
1159 x1, x2, x3, x4, x5, (uint32_t *) &x6,
1160 x7, true, &mbox_error, &send_id);
1161 SMC_RET4(handle, status, mbox_error, x5, x6);
1162
Sieu Mun Tang58305062022-05-11 10:16:40 +08001163 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_FINALIZE:
1164 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1165 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1166 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
Sieu Mun Tang1d97dd72022-04-28 16:23:20 +08001167 status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize(
1168 x1, x2, x3, x4, x5, (uint32_t *) &x6,
1169 x7, true, &mbox_error);
Sieu Mun Tang58305062022-05-11 10:16:40 +08001170 SMC_RET4(handle, status, mbox_error, x5, x6);
Sieu Mun Tang07912da2022-05-10 17:39:26 +08001171
Sieu Mun Tangd2fee942022-05-10 17:36:32 +08001172 case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_INIT:
1173 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1174 status = intel_fcs_ecdsa_get_pubkey_init(x1, x2, x3,
1175 x4, x5, &mbox_error);
1176 SMC_RET2(handle, status, mbox_error);
1177
1178 case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_FINALIZE:
1179 status = intel_fcs_ecdsa_get_pubkey_finalize(x1, x2, x3,
1180 (uint32_t *) &x4, &mbox_error);
1181 SMC_RET4(handle, status, mbox_error, x3, x4);
1182
Sieu Mun Tang49446862022-05-10 17:48:11 +08001183 case INTEL_SIP_SMC_FCS_ECDH_REQUEST_INIT:
1184 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1185 status = intel_fcs_ecdh_request_init(x1, x2, x3,
1186 x4, x5, &mbox_error);
1187 SMC_RET2(handle, status, mbox_error);
1188
1189 case INTEL_SIP_SMC_FCS_ECDH_REQUEST_FINALIZE:
1190 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1191 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1192 status = intel_fcs_ecdh_request_finalize(x1, x2, x3,
1193 x4, x5, (uint32_t *) &x6, &mbox_error);
1194 SMC_RET4(handle, status, mbox_error, x5, x6);
1195
Sieu Mun Tang67263902022-05-10 17:30:00 +08001196 case INTEL_SIP_SMC_FCS_AES_CRYPT_INIT:
1197 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1198 status = intel_fcs_aes_crypt_init(x1, x2, x3, x4, x5,
1199 &mbox_error);
1200 SMC_RET2(handle, status, mbox_error);
1201
Sieu Mun Tangdcb144f2022-04-28 16:15:54 +08001202 case INTEL_SIP_SMC_FCS_AES_CRYPT_UPDATE:
1203 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1204 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1205 status = intel_fcs_aes_crypt_update_finalize(x1, x2, x3, x4,
1206 x5, x6, false, &send_id);
1207 SMC_RET1(handle, status);
1208
Sieu Mun Tang67263902022-05-10 17:30:00 +08001209 case INTEL_SIP_SMC_FCS_AES_CRYPT_FINALIZE:
1210 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1211 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
Sieu Mun Tangdcb144f2022-04-28 16:15:54 +08001212 status = intel_fcs_aes_crypt_update_finalize(x1, x2, x3, x4,
1213 x5, x6, true, &send_id);
Sieu Mun Tang67263902022-05-10 17:30:00 +08001214 SMC_RET1(handle, status);
1215
Sieu Mun Tang77902fc2022-03-17 03:11:55 +08001216 case INTEL_SIP_SMC_GET_ROM_PATCH_SHA384:
1217 status = intel_fcs_get_rom_patch_sha384(x1, &retval64,
1218 &mbox_error);
1219 SMC_RET4(handle, status, mbox_error, x1, retval64);
1220
Sieu Mun Tangf0c40b82022-04-27 18:24:06 +08001221 case INTEL_SIP_SMC_SVC_VERSION:
1222 SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
1223 SIP_SVC_VERSION_MAJOR,
1224 SIP_SVC_VERSION_MINOR);
1225
Jit Loon Lim91239f22023-05-17 12:26:11 +08001226 case INTEL_SIP_SMC_SEU_ERR_STATUS:
1227 status = intel_sdm_seu_err_read(seu_respbuf,
1228 ARRAY_SIZE(seu_respbuf));
1229 if (status) {
1230 SMC_RET1(handle, status);
1231 } else {
1232 SMC_RET3(handle, seu_respbuf[0], seu_respbuf[1], seu_respbuf[2]);
1233 }
1234
Hadi Asyrafi2f11d542019-06-27 11:34:03 +08001235 default:
1236 return socfpga_sip_handler(smc_fid, x1, x2, x3, x4,
1237 cookie, handle, flags);
1238 }
1239}
1240
Sieu Mun Tangad47f142022-05-11 10:45:19 +08001241uintptr_t sip_smc_handler(uint32_t smc_fid,
1242 u_register_t x1,
1243 u_register_t x2,
1244 u_register_t x3,
1245 u_register_t x4,
1246 void *cookie,
1247 void *handle,
1248 u_register_t flags)
1249{
1250 uint32_t cmd = smc_fid & INTEL_SIP_SMC_CMD_MASK;
1251
1252 if (cmd >= INTEL_SIP_SMC_CMD_V2_RANGE_BEGIN &&
1253 cmd <= INTEL_SIP_SMC_CMD_V2_RANGE_END) {
1254 return sip_smc_handler_v2(smc_fid, x1, x2, x3, x4,
1255 cookie, handle, flags);
1256 } else {
1257 return sip_smc_handler_v1(smc_fid, x1, x2, x3, x4,
1258 cookie, handle, flags);
1259 }
1260}
1261
Hadi Asyrafi2f11d542019-06-27 11:34:03 +08001262DECLARE_RT_SVC(
Hadi Asyrafic76d4232019-10-23 17:35:32 +08001263 socfpga_sip_svc,
Hadi Asyrafi2f11d542019-06-27 11:34:03 +08001264 OEN_SIP_START,
1265 OEN_SIP_END,
1266 SMC_TYPE_FAST,
1267 NULL,
1268 sip_smc_handler
1269);
1270
1271DECLARE_RT_SVC(
Hadi Asyrafic76d4232019-10-23 17:35:32 +08001272 socfpga_sip_svc_std,
Hadi Asyrafi2f11d542019-06-27 11:34:03 +08001273 OEN_SIP_START,
1274 OEN_SIP_END,
1275 SMC_TYPE_YIELD,
1276 NULL,
1277 sip_smc_handler
1278);