blob: 239d07a6df789e3b60833ebaace14c5fe6001c48 [file] [log] [blame]
Martin Günther89be6522016-05-13 07:57:31 +02001<?xml version="1.0" encoding="UTF-8"?>
2
3<package schemaVersion="1.3" xmlns:xs="http://www.w3.org/2001/XMLSchema-instance" xs:noNamespaceSchemaLocation="PACK.xsd">
4 <name>CMSIS</name>
5 <description>CMSIS (Cortex Microcontroller Software Interface Standard)</description>
6 <vendor>ARM</vendor>
7 <!-- <license>CMSIS/CMSIS_END_USER_LICENCE_AGREEMENT.rtf</license> -->
8 <url>http://www.keil.com/pack/</url>
9
Martin Günther89be6522016-05-13 07:57:31 +020010 <releases>
Robert Rostoharc9453672016-10-24 11:06:40 +020011 <release version="5.0.0-Beta14">
12 CMSIS-RTOS RTX 4.82 (see revision history for details)
13 </release>
ReinhardKeil0d399052016-10-21 13:40:52 +020014 <release version="5.0.0-Beta13" date="2016-10-21">
15 Interim Beta Release:
16 CMSIS-RTOS2 and RTX implementation:
17 - reworked API based on customer feedback
18 CMSIS-SVD:
19 - reworked SVD format documentation
20 </release>
Joachim Krech655f7242016-09-29 15:49:24 +020021 <release version="5.0.0-Beta12" date="2016-09-29">
22 Interim Beta Release:
23 CMSIS-RTOS2 and RTX implementation:
24 - added context management API for ARMv8-M TrustZone
25 - added ARMv8-M support (ARMClang, GCC)
26 CMSIS-Core:
27 - Updated documentation
Martin Günther0ffe8f92016-08-24 11:43:05 +020028 - Added new file cmsis_compiler.h.
29 - Deleted deprecated files core_cmfunc.h, core_cminstr.h, core_cmsimd.h.
Robert Rostoharef8c22c2016-09-23 16:12:18 +020030 - Reworked compiler specific include files.
31 - Reworked core dependent include files.
Martin Günther0ffe8f92016-08-24 11:43:05 +020032 - Added __PACKED macro.
Joachim Krech655f7242016-09-29 15:49:24 +020033 CMSIS-DSP:
34 - updated library projects
35 CMSIS-SVD:
36 - removed SVD file database documentation as SVD files are distributed in packs
37 - updated SVDConv for Win32 and Linux
Martin Günther0ffe8f92016-08-24 11:43:05 +020038 </release>
Martin Günther517e2202016-07-12 15:06:22 +020039 <release version="5.0.0-Beta11">
40 CMSIS_Core:
41 - Added CMSE support to cmsis_gcc.h.
42 </release>
Robert Rostohar1e9866f2016-07-06 22:19:58 +020043 <release version="5.0.0-Beta10">
44 CMSIS-RTOS2:
45 - Added RTX5 component.
46 </release>
Martin Günther004ec722016-07-04 13:36:29 +020047 <release version="5.0.0-Beta9">
48 CMSIS_Core:
49 - Replaced macro __SAU_PRESENT with __SAU_REGION_PRESENT.
50 - Reworked SAU register and functions.
51 </release>
Robert Rostohar4868c882016-07-01 23:10:03 +020052 <release version="5.0.0-Beta8">
53 CMSIS-RTOS:
54 - API 2.0
55 - RTX 5.0.0-Alpha
56 </release>
Martin Günther4b3045d2016-06-30 11:27:07 +020057 <release version="5.0.0-Beta7">
58 CMSIS_Core:
59 - Added macro __ALIGNED.
Martin Günther004ec722016-07-04 13:36:29 +020060 - Updated function SCB_EnableICache.
Martin Günther4b3045d2016-06-30 11:27:07 +020061 </release>
Martin Günther29502d72016-06-16 14:48:33 +020062 <release version="5.0.0-Beta6">
63 CMSIS_Core:
64 - Added SCB_CFSR register bit definitions in core_*.h.
65 - Added NVIC_GetEnableIRQ function in core_*.h.
66 - Updated core instruction macros in cmsis_gcc.h.
67 </release>
Martin Günther10babd82016-06-14 14:10:36 +020068 <release version="5.0.0-Beta5">
Martin Günther29502d72016-06-16 14:48:33 +020069 CMSIS_DSP:
70 - Moved DSP libraries from CMSIS/DSP/Lib to CMSIS/Lib.
71 - Added DSP libraries build projects to CMSIS pack.
Martin Günther10babd82016-06-14 14:10:36 +020072 </release>
Martin Günther89be6522016-05-13 07:57:31 +020073 <release version="5.0.0-Beta4">
74 Updated ARMv8MML device files.
75 - changes ARMv8MML_FP to ARMv8MML_SP, ARMv8MML_DP.
76 Updated CMSIS core files.
77 - changes according "CMSIS-Core v8M CMSIS 5.0 feedback".
78 </release>
79 <release version="5.0.0-Beta3">
80 Updated CMSIS ARMv8M core / device files
81 - increased SAU regions to 8.
82 - moved TZ_SAU_Setup() to partition_#device#.h.
83 </release>
84 <release version="5.0.0-Beta2">
85 - renamed core_*.h to lower case.
86 - renamed ARM_v8M?L.svd to ARMv8M?L.svd.
87 - updated ARMv8M?L.svd.
88 </release>
89 <release version="5.0.0-Beta1">
90 - added function SCB_GetFPUType() to all CMSIS cores.
91 - renamed cmsis_armcc_v6.h to cmsis_armclang.h.
92 - updated CMSIS core files to V5.0
93 - updated CMSIS Core change log.
94 - updated CMSIS DSP_Lib change log.
95 - updated CMSIS DSP_Lib libraries.
96 </release>
97 <release version="5.0.0-Beta" date="2015-12-15">
98 Added ARMv8M support to CMSIS-Core.
99 - CMSIS-Core 5.0.0 Beta (see revision history for details)
100 - CMSIS-RTOS
101 -- API 1.02 (unchanged)
102 -- RTX 4.81.0 (see revision history for details)
103 - CMSIS-SVD 1.3.2 (see revision history for details)
104 </release>
105 <release version="4.5.0" date="2015-10-28">
106 - CMSIS-Core 4.30.0 (see revision history for details)
107 - CMSIS-DAP 1.1.0 (unchanged)
108 - CMSIS-Driver 2.04.0 (see revision history for details)
109 - CMSIS-DSP 1.4.7 (no source code change [still labeled 1.4.5], see revision history for details)
110 - CMSIS-PACK 1.4.1 (see revision history for details)
111 - CMSIS-RTOS 4.80.0 Restored time delay parameter 'millisec' old behavior (prior V4.79) for software compatibility. (see revision history for details)
112 - CMSIS-SVD 1.3.1 (see revision history for details)
113 </release>
114 <release version="4.4.0" date="2015-09-11">
115 - CMSIS-Core 4.20 (see revision history for details)
116 - CMSIS-DSP 1.4.6 (no source code change [still labeled 1.4.5], see revision history for details)
117 - CMSIS-PACK 1.4.0 (adding memory attributes, algorithm style)
118 - CMSIS-Driver 2.03.0 (adding CAN [Controller Area Network] API)
119 - CMSIS-RTOS
120 -- API 1.02 (unchanged)
121 -- RTX 4.79 (see revision history for details)
122 - CMSIS-SVD 1.3.0 (see revision history for details)
123 - CMSIS-DAP 1.1.0 (extended with SWO support)
124 </release>
125 <release version="4.3.0" date="2015-03-20">
126 - CMSIS-Core 4.10 (Cortex-M7 extended Cache Maintenance functions)
127 - CMSIS-DSP 1.4.5 (see revision history for details)
128 - CMSIS-Driver 2.02 (adding SAI (Serial Audio Interface) API)
129 - CMSIS-PACK 1.3.3 (Semantic Versioning, Generator extensions)
130 - CMSIS-RTOS
131 -- API 1.02 (unchanged)
132 -- RTX 4.78 (see revision history for details)
133 - CMSIS-SVD 1.2 (unchanged)
134 </release>
135 <release version="4.2.0" date="2014-09-24">
136 Adding Cortex-M7 support
137 - CMSIS-Core 4.00 (Cortex-M7 support, corrected C++ include guards in core header files)
138 - CMSIS-DSP 1.4.4 (Cortex-M7 support and corrected out of bound issues)
139 - CMSIS-PACK 1.3.1 (Cortex-M7 updates, clarification, corrected batch files in Tutorial)
140 - CMSIS-SVD 1.2 (Cortex-M7 extensions)
141 - CMSIS-RTOS RTX 4.75 (see revision history for details)
142 </release>
143 <release version="4.1.1" date="2014-06-30">
144 - fixed conditions preventing the inclusion of the DSP library in projects for Infineon XMC4000 series devices
145 </release>
146 <release version="4.1.0" date="2014-06-12">
147 - CMSIS-Driver 2.02 (incompatible update)
148 - CMSIS-Pack 1.3 (see revision history for details)
149 - CMSIS-DSP 1.4.2 (unchanged)
150 - CMSIS-Core 3.30 (unchanged)
151 - CMSIS-RTOS RTX 4.74 (unchanged)
152 - CMSIS-RTOS API 1.02 (unchanged)
153 - CMSIS-SVD 1.10 (unchanged)
154 PACK:
155 - removed G++ specific files from PACK
156 - added Component Startup variant "C Startup"
157 - added Pack Checking Utility
158 - updated conditions to reflect tool-chain dependency
159 - added Taxonomy for Graphics
160 - updated Taxonomy for unified drivers from "Drivers" to "CMSIS Drivers"
161 </release>
162 <release version="4.0.0">
163 - CMSIS-Driver 2.00 Preliminary (incompatible update)
164 - CMSIS-Pack 1.1 Preliminary
165 - CMSIS-DSP 1.4.2 (see revision history for details)
166 - CMSIS-Core 3.30 (see revision history for details)
167 - CMSIS-RTOS RTX 4.74 (see revision history for details)
168 - CMSIS-RTOS API 1.02 (unchanged)
169 - CMSIS-SVD 1.10 (unchanged)
170 </release>
171 <release version="3.20.4">
172 - CMSIS-RTOS 4.74 (see revision history for details)
173 - PACK Extensions (Boards, Device Features, Flash Programming, Generators, Configuration Wizard). Schema version 1.1.
174 </release>
175 <release version="3.20.3">
176 - CMSIS-Driver API Version 1.10 ARM prefix added (incompatible change)
177 - CMSIS-RTOS 4.73 (see revision history for details)
178 </release>
179 <release version="3.20.2">
180 - CMSIS-Pack documentation has been added
181 - CMSIS-Drivers header and documentation have been added to PACK
182 - CMSIS-CORE, CMSIS-DSP, CMSIS-RTOS API and CMSIS-SVD remain unchanged
183 </release>
184 <release version="3.20.1">
185 - CMSIS-RTOS Keil RTX V4.72 has been added to PACK
186 - CMSIS-CORE, CMSIS-DSP, CMSIS-RTOS API and CMSIS-SVD remain unchanged
187 </release>
188 <release version="3.20.0">
189 The software portions that are deployed in the application program are now under a BSD license which allows usage
190 of CMSIS components in any commercial or open source projects. The Pack Description file Arm.CMSIS.pdsc describes the use cases
191 The individual components have been update as listed below:
192 - CMSIS-CORE adds functions for setting breakpoints, supports the latest GCC Compiler, and contains several corrections.
193 - CMSIS-DSP library is optimized for more performance and contains several bug fixes.
194 - CMSIS-RTOS API is extended with capabilities for short timeouts, Kernel initialization, and prepared for a C++ interface.
195 - CMSIS-SVD is unchanged.
196 </release>
197 </releases>
198
Martin Günther2d0f0e82016-05-17 09:06:12 +0200199 <taxonomy>
200 <description Cclass="Board Support">Generic Interfaces for Evaluation and Development Boards</description>
201 <description Cclass="CMSIS" doc="CMSIS/Documentation/General/html/index.html">Cortex Microcontroller Software Interface Components</description>
202 <description Cclass="Device" doc="CMSIS/Documentation/Core/html/index.html">Startup, System Setup</description>
203 <description Cclass="CMSIS Driver" doc="CMSIS/Documentation/Driver/html/index.html">Unified Device Drivers compliant to CMSIS-Driver Specifications</description>
204 <description Cclass="File System">File Drive Support and File System</description>
205 <description Cclass="Graphics">Graphical User Interface</description>
206 <description Cclass="Network">Network Stack using Internet Protocols</description>
207 <description Cclass="USB">Universal Serial Bus Stack</description>
208 <description Cclass="Compiler">ARM Compiler Software Extensions</description>
209 </taxonomy>
210
Martin Günther89be6522016-05-13 07:57:31 +0200211 <devices>
212 <!-- ****************************** Cortex-M0 ****************************** -->
213 <family Dfamily="ARM Cortex M0" Dvendor="ARM:82">
Martin Günther2d0f0e82016-05-17 09:06:12 +0200214 <book name="http://infocenter.arm.com/help/topic/com.arm.doc.dui0497a/index.html" title="Cortex-M0 Device Generic Users Guide"/>
Martin Günther89be6522016-05-13 07:57:31 +0200215 <description>
216The Cortex-M0 processor is an entry-level 32-bit ARM Cortex processor designed for a broad range of embedded applications. It offers significant benefits to developers, including:
217- simple, easy-to-use programmers model
218- highly efficient ultra-low power operation
219- excellent code density
220- deterministic, high-performance interrupt handling
221- upward compatibility with the rest of the Cortex-M processor family.
222 </description>
223 <debug svd="Device/ARM/SVD/ARMCM0.svd"/>
224 <memory id="IROM1" start="0x00000000" size="0x00040000" startup="1" default="1"/>
225 <memory id="IRAM1" start="0x20000000" size="0x00020000" init ="0" default="1"/>
226 <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000" default="1"/-->
227
228 <device Dname="ARMCM0">
229 <processor Dcore="Cortex-M0" DcoreVersion="r0p0" Dfpu="0" Dmpu="0" Dendian="Configurable" Dclock="10000000"/>
230 <compile header="Device/ARM/ARMCM0/Include/ARMCM0.h" define="ARMCM0"/>
231 </device>
232 </family>
233
234 <!-- ****************************** Cortex-M0P ****************************** -->
235 <family Dfamily="ARM Cortex M0 plus" Dvendor="ARM:82">
Martin Günther2d0f0e82016-05-17 09:06:12 +0200236 <book name="http://infocenter.arm.com/help/topic/com.arm.doc.dui0662b/index.html" title="Cortex-M0+ Device Generic Users Guide"/>
Martin Günther89be6522016-05-13 07:57:31 +0200237 <description>
238The Cortex-M0+ processor is an entry-level 32-bit ARM Cortex processor designed for a broad range of embedded applications. It offers significant benefits to developers, including:
239- simple, easy-to-use programmers model
240- highly efficient ultra-low power operation
241- excellent code density
242- deterministic, high-performance interrupt handling
243- upward compatibility with the rest of the Cortex-M processor family.
244 </description>
245 <debug svd="Device/ARM/SVD/ARMCM0P.svd"/>
246 <memory id="IROM1" start="0x00000000" size="0x00040000" startup="1" default="1"/>
247 <memory id="IRAM1" start="0x20000000" size="0x00020000" init ="0" default="1"/>
248 <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000" default="1"/-->
249
250 <device Dname="ARMCM0P">
251 <processor Dcore="Cortex-M0+" DcoreVersion="r0p1" Dfpu="0" Dmpu="0" Dendian="Configurable" Dclock="10000000"/>
252 <compile header="Device/ARM/ARMCM0plus/Include/ARMCM0plus.h" define="ARMCM0P"/>
253 </device>
254 </family>
255
256 <!-- ****************************** Cortex-M3 ****************************** -->
257 <family Dfamily="ARM Cortex M3" Dvendor="ARM:82">
Martin Günther2d0f0e82016-05-17 09:06:12 +0200258 <book name="http://infocenter.arm.com/help/topic/com.arm.doc.dui0552a/index.html" title="Cortex-M3 Device Generic Users Guide"/>
Martin Günther89be6522016-05-13 07:57:31 +0200259 <description>
260The Cortex-M3 processor is an entry-level 32-bit ARM Cortex processor designed for a broad range of embedded applications. It offers significant benefits to developers, including:
261- simple, easy-to-use programmers model
262- highly efficient ultra-low power operation
263- excellent code density
264- deterministic, high-performance interrupt handling
265- upward compatibility with the rest of the Cortex-M processor family.
266 </description>
267 <debug svd="Device/ARM/SVD/ARMCM3.svd"/>
268 <memory id="IROM1" start="0x00000000" size="0x00040000" startup="1" default="1"/>
269 <memory id="IRAM1" start="0x20000000" size="0x00020000" init ="0" default="1"/>
270 <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000" default="1"/-->
271
272 <device Dname="ARMCM3">
273 <processor Dcore="Cortex-M3" DcoreVersion="r2p1" Dfpu="0" Dmpu="1" Dendian="Configurable" Dclock="10000000"/>
274 <compile header="Device/ARM/ARMCM3/Include/ARMCM3.h" define="ARMCM3"/>
275 </device>
276 </family>
277
278 <!-- ****************************** Cortex-M4 ****************************** -->
279 <family Dfamily="ARM Cortex M4" Dvendor="ARM:82">
Martin Günther2d0f0e82016-05-17 09:06:12 +0200280 <book name="http://infocenter.arm.com/help/topic/com.arm.doc.dui0553a/index.html" title="Cortex-M4 Device Generic Users Guide"/>
Martin Günther89be6522016-05-13 07:57:31 +0200281 <description>
282The Cortex-M4 processor is an entry-level 32-bit ARM Cortex processor designed for a broad range of embedded applications. It offers significant benefits to developers, including:
283- simple, easy-to-use programmers model
284- highly efficient ultra-low power operation
285- excellent code density
286- deterministic, high-performance interrupt handling
287- upward compatibility with the rest of the Cortex-M processor family.
288 </description>
289 <debug svd="Device/ARM/SVD/ARMCM4.svd"/>
290 <memory id="IROM1" start="0x00000000" size="0x00040000" startup="1" default="1"/>
291 <memory id="IRAM1" start="0x20000000" size="0x00020000" init ="0" default="1"/>
292 <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000" default="1"/-->
293
294 <device Dname="ARMCM4">
295 <processor Dcore="Cortex-M4" DcoreVersion="r0p1" Dfpu="0" Dmpu="1" Dendian="Configurable" Dclock="10000000"/>
296 <compile header="Device/ARM/ARMCM4/Include/ARMCM4.h" define="ARMCM4"/>
297 </device>
298
299 <device Dname="ARMCM4_FP">
300 <processor Dcore="Cortex-M4" DcoreVersion="r0p1" Dfpu="1" Dmpu="1" Dendian="Configurable" Dclock="10000000"/>
301 <compile header="Device/ARM/ARMCM4/Include/ARMCM4_FP.h" define="ARMCM4_FP"/>
302 </device>
303 </family>
304
305 <!-- ****************************** Cortex-M7 ****************************** -->
306 <family Dfamily="ARM Cortex M7" Dvendor="ARM:82">
Martin Günther2d0f0e82016-05-17 09:06:12 +0200307 <book name="http://infocenter.arm.com/help/topic/com.arm.doc.dui0646b/index.html" title="Cortex-M7 Device Generic Users Guide"/>
Martin Günther89be6522016-05-13 07:57:31 +0200308 <description>
309The Cortex-M4 processor is an entry-level 32-bit ARM Cortex processor designed for a broad range of embedded applications. It offers significant benefits to developers, including:
310- simple, easy-to-use programmers model
311- highly efficient ultra-low power operation
312- excellent code density
313- deterministic, high-performance interrupt handling
314- upward compatibility with the rest of the Cortex-M processor family.
315 </description>
316 <debug svd="Device/ARM/SVD/ARMCM7.svd"/>
317 <memory id="IROM1" start="0x00000000" size="0x00040000" startup="1" default="1"/>
318 <memory id="IRAM1" start="0x20000000" size="0x00020000" init ="0" default="1"/>
319 <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000" default="1"/-->
320
321 <device Dname="ARMCM7">
322 <processor Dcore="Cortex-M7" DcoreVersion="r0p0" Dfpu="0" Dmpu="1" Dendian="Configurable" Dclock="10000000"/>
323 <compile header="Device/ARM/ARMCM7/Include/ARMCM7.h" define="ARMCM7"/>
324 </device>
325
326 <device Dname="ARMCM7_SP">
327 <processor Dcore="Cortex-M7" DcoreVersion="r0p0" Dfpu="SP_FPU" Dmpu="1" Dendian="Configurable" Dclock="10000000"/>
328 <compile header="Device/ARM/ARMCM7/Include/ARMCM7_SP.h" define="ARMCM7_SP"/>
329 </device>
330
331 <device Dname="ARMCM7_DP">
332 <processor Dcore="Cortex-M7" DcoreVersion="r0p0" Dfpu="DP_FPU" Dmpu="1" Dendian="Configurable" Dclock="10000000"/>
333 <compile header="Device/ARM/ARMCM7/Include/ARMCM7_DP.h" define="ARMCM7_DP"/>
334 </device>
335 </family>
336
337 <!-- ****************************** ARMSC000 ****************************** -->
338 <family Dfamily="ARM SC000" Dvendor="ARM:82">
339 <description>
340The ARM SC000 processor is an entry-level 32-bit ARM Cortex processor designed for a broad range of secure embedded applications. It offers significant benefits to developers, including:
341- simple, easy-to-use programmers model
342- highly efficient ultra-low power operation
343- excellent code density
344- deterministic, high-performance interrupt handling
345 </description>
346 <debug svd="Device/ARM/SVD/ARMSC000.svd"/>
347 <memory id="IROM1" start="0x00000000" size="0x00040000" startup="1" default="1"/>
348 <memory id="IRAM1" start="0x20000000" size="0x00020000" init ="0" default="1"/>
349 <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000" default="1"/-->
350
351 <device Dname="ARMSC000">
352 <processor Dcore="SC000" DcoreVersion="r0p1" Dfpu="0" Dmpu="0" Dendian="Configurable" Dclock="10000000"/>
353 <compile header="Device/ARM/ARMSC000/Include/ARMSC000.h" define="ARMSC000"/>
354 </device>
355 </family>
356
357 <!-- ****************************** ARMSC300 ****************************** -->
358 <family Dfamily="ARM SC300" Dvendor="ARM:82">
359 <description>
360The ARM SC300 processor is an entry-level 32-bit ARM Cortex processor designed for a broad range of secure embedded applications. It offers significant benefits to developers, including:
361- simple, easy-to-use programmers model
362- highly efficient ultra-low power operation
363- excellent code density
364- deterministic, high-performance interrupt handling
365 </description>
366 <debug svd="Device/ARM/SVD/ARMSC300.svd"/>
367 <memory id="IROM1" start="0x00000000" size="0x00040000" startup="1" default="1"/>
368 <memory id="IRAM1" start="0x20000000" size="0x00020000" init ="0" default="1"/>
369 <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000" default="1"/-->
370
371 <device Dname="ARMSC300">
372 <processor Dcore="SC300" DcoreVersion="r0p1" Dfpu="0" Dmpu="0" Dendian="Configurable" Dclock="10000000"/>
373 <compile header="Device/ARM/ARMSC300/Include/ARMSC300.h" define="ARMSC300"/>
374 </device>
375 </family>
376
377 <!-- ****************************** ARMv8-M Baseline ********************** -->
378 <family Dfamily="ARMv8-M Baseline" Dvendor="ARM:82">
379 <!--book name="Device/ARM/Documents/ARMv8MBL_dgug.pdf" title="ARMv8MBL Device Generic Users Guide"/-->
380 <description>
381The ARMv8MBL processor is brand new.
382 </description>
383 <debug svd="Device/ARM/SVD/ARMv8MBL.svd"/>
384 <memory id="IROM1" start="0x00000000" size="0x00040000" startup="1" default="1"/>
385 <memory id="IRAM1" start="0x20000000" size="0x00020000" init ="0" default="1"/>
386 <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000" default="1"/-->
387
388 <device Dname="ARMv8MBL">
389 <processor Dcore="ARMV8MBL" DcoreVersion="r0p0" Dfpu="0" Dmpu="0" Dendian="Little-endian" Dclock="10000000"/>
390 <compile header="Device/ARM/ARMv8MBL/Include/ARMv8MBL.h" define="ARMv8MBL"/>
391 </device>
392 </family>
393
394 <!-- ****************************** ARMv8-M Mainline ****************************** -->
395 <family Dfamily="ARMv8-M Mainline" Dvendor="ARM:82">
396 <!--book name="Device/ARM/Documents/ARMv8MML_dgug.pdf" title="ARMv8MML Device Generic Users Guide"/-->
397 <description>
398The ARMv8MML processor is brand new.
399 </description>
400 <debug svd="Device/ARM/SVD/ARMv8MML.svd"/>
401 <memory id="IROM1" start="0x00000000" size="0x00040000" startup="1" default="1"/>
402 <memory id="IRAM1" start="0x20000000" size="0x00020000" init ="0" default="1"/>
403 <!--algorithm name="Device/ARM/Flash/NEW_DEVICE.FLM" start="0x00000000" size="0x00040000" default="1"/-->
404
405 <device Dname="ARMv8MML">
406 <processor Dcore="ARMV8MML" DcoreVersion="r0p0" Dfpu="0" Dmpu="0" Dendian="Little-endian" Dclock="10000000"/>
407 <compile header="Device/ARM/ARMv8MML/Include/ARMv8MML.h" define="ARMv8MML"/>
408 </device>
409
410 <device Dname="ARMv8MML_SP">
411 <processor Dcore="ARMV8MML" DcoreVersion="r0p1" Dfpu="SP_FPU" Dmpu="1" Dendian="Configurable" Dclock="10000000"/>
412 <compile header="Device/ARM/ARMv8MML/Include/ARMv8MML_SP.h" define="ARMv8MML_SP"/>
413 </device>
414
415 <device Dname="ARMv8MML_DP">
416 <processor Dcore="ARMV8MML" DcoreVersion="r0p1" Dfpu="DP_FPU" Dmpu="1" Dendian="Configurable" Dclock="10000000"/>
417 <compile header="Device/ARM/ARMv8MML/Include/ARMv8MML_DP.h" define="ARMv8MML_DP"/>
418 </device>
419 </family>
420
421 </devices>
422
423
424 <apis>
425 <!-- CMSIS-RTOS API -->
426 <api Cclass="CMSIS" Cgroup="RTOS" Capiversion="1.0" exclusive="1">
427 <description>CMSIS-RTOS API for Cortex-M, SC000, and SC300</description>
428 <files>
429 <file category="doc" name="CMSIS/Documentation/RTOS/html/index.html"/>
430 </files>
431 </api>
Robert Rostohar1e9866f2016-07-06 22:19:58 +0200432 <api Cclass="CMSIS" Cgroup="RTOS2" Capiversion="2.0" exclusive="1">
Robert Rostohar4868c882016-07-01 23:10:03 +0200433 <description>CMSIS-RTOS API for Cortex-M, SC000, and SC300</description>
434 <files>
435 <file category="doc" name="CMSIS/Documentation/RTOS2/html/index.html"/>
436 </files>
437 </api>
Martin Günther89be6522016-05-13 07:57:31 +0200438 <api Cclass="CMSIS Driver" Cgroup="USART" Capiversion="2.02" exclusive="0">
439 <description>USART Driver API for Cortex-M</description>
440 <files>
441 <file category="doc" name="CMSIS/Documentation/Driver/html/group__usart__interface__gr.html" />
442 <file category="header" name="CMSIS/Driver/Include/Driver_USART.h" />
443 </files>
444 </api>
445 <api Cclass="CMSIS Driver" Cgroup="SPI" Capiversion="2.01" exclusive="0">
446 <description>SPI Driver API for Cortex-M</description>
447 <files>
448 <file category="doc" name="CMSIS/Documentation/Driver/html/group__spi__interface__gr.html" />
449 <file category="header" name="CMSIS/Driver/Include/Driver_SPI.h" />
450 </files>
451 </api>
452 <api Cclass="CMSIS Driver" Cgroup="SAI" Capiversion="1.00" exclusive="0">
453 <description>SAI Driver API for Cortex-M</description>
454 <files>
455 <file category="doc" name="CMSIS/Documentation/Driver/html/group__sai__interface__gr.html"/>
456 <file category="header" name="CMSIS/Driver/Include/Driver_SAI.h" />
457 </files>
458 </api>
459 <api Cclass="CMSIS Driver" Cgroup="I2C" Capiversion="2.02" exclusive="0">
460 <description>I2C Driver API for Cortex-M</description>
461 <files>
462 <file category="doc" name="CMSIS/Documentation/Driver/html/group__i2c__interface__gr.html"/>
463 <file category="header" name="CMSIS/Driver/Include/Driver_I2C.h" />
464 </files>
465 </api>
466 <api Cclass="CMSIS Driver" Cgroup="CAN" Capiversion="1.00" exclusive="0">
467 <description>CAN Driver API for Cortex-M</description>
468 <files>
469 <file category="doc" name="CMSIS/Documentation/Driver/html/group__can__interface__gr.html"/>
470 <file category="header" name="CMSIS/Driver/Include/Driver_CAN.h" />
471 </files>
472 </api>
473 <api Cclass="CMSIS Driver" Cgroup="Flash" Capiversion="2.00" exclusive="0">
474 <description>Flash Driver API for Cortex-M</description>
475 <files>
476 <file category="doc" name="CMSIS/Documentation/Driver/html/group__flash__interface__gr.html" />
477 <file category="header" name="CMSIS/Driver/Include/Driver_Flash.h" />
478 </files>
479 </api>
480 <api Cclass="CMSIS Driver" Cgroup="MCI" Capiversion="2.02" exclusive="0">
481 <description>MCI Driver API for Cortex-M</description>
482 <files>
483 <file category="doc" name="CMSIS/Documentation/Driver/html/group__mci__interface__gr.html" />
484 <file category="header" name="CMSIS/Driver/Include/Driver_MCI.h" />
485 </files>
486 </api>
487 <api Cclass="CMSIS Driver" Cgroup="NAND" Capiversion="2.01" exclusive="0">
488 <description>NAND Flash Driver API for Cortex-M</description>
489 <files>
490 <file category="doc" name="CMSIS/Documentation/Driver/html/group__nand__interface__gr.html" />
491 <file category="header" name="CMSIS/Driver/Include/Driver_NAND.h" />
492 </files>
493 </api>
494 <api Cclass="CMSIS Driver" Cgroup="Ethernet" Capiversion="2.01" exclusive="0">
495 <description>Ethernet MAC and PHY Driver API for Cortex-M</description>
496 <files>
497 <file category="doc" name="CMSIS/Documentation/Driver/html/group__eth__interface__gr.html" />
498 <file category="header" name="CMSIS/Driver/Include/Driver_ETH_MAC.h" />
499 <file category="header" name="CMSIS/Driver/Include/Driver_ETH_PHY.h" />
500 </files>
501 </api>
502 <api Cclass="CMSIS Driver" Cgroup="Ethernet MAC" Capiversion="2.01" exclusive="0">
503 <description>Ethernet MAC Driver API for Cortex-M</description>
504 <files>
505 <file category="doc" name="CMSIS/Documentation/Driver/html/group__eth__mac__interface__gr.html" />
506 <file category="header" name="CMSIS/Driver/Include/Driver_ETH_MAC.h" />
507 </files>
508 </api>
509 <api Cclass="CMSIS Driver" Cgroup="Ethernet PHY" Capiversion="2.00" exclusive="0">
510 <description>Ethernet PHY Driver API for Cortex-M</description>
511 <files>
512 <file category="doc" name="CMSIS/Documentation/Driver/html/group__eth__phy__interface__gr.html" />
513 <file category="header" name="CMSIS/Driver/Include/Driver_ETH_PHY.h" />
514 </files>
515 </api>
516 <api Cclass="CMSIS Driver" Cgroup="USB Device" Capiversion="2.01" exclusive="0">
517 <description>USB Device Driver API for Cortex-M</description>
518 <files>
519 <file category="doc" name="CMSIS/Documentation/Driver/html/group__usbd__interface__gr.html" />
520 <file category="header" name="CMSIS/Driver/Include/Driver_USBD.h" />
521 </files>
522 </api>
523 <api Cclass="CMSIS Driver" Cgroup="USB Host" Capiversion="2.01" exclusive="0">
524 <description>USB Host Driver API for Cortex-M</description>
525 <files>
526 <file category="doc" name="CMSIS/Documentation/Driver/html/group__usbh__interface__gr.html" />
527 <file category="header" name="CMSIS/Driver/Include/Driver_USBH.h" />
528 </files>
529 </api>
530 </apis>
531
532 <!-- conditions are dependency rules that can apply to a component or an individual file -->
533 <conditions>
534 <condition id="ARMCC">
535 <require Tcompiler="ARMCC"/>
536 </condition>
537
538 <condition id="GCC">
539 <require Tcompiler="GCC"/>
540 </condition>
541
542 <condition id="IAR">
543 <require Tcompiler="IAR"/>
544 </condition>
545
546 <condition id="ARMCC GCC">
547 <accept Tcompiler="ARMCC"/>
548 <accept Tcompiler="GCC"/>
549 </condition>
550
551 <condition id="Cortex-M Device">
552 <description>Cortex-M processor based device: one of CM0, CM0+, CM3, CM4, CM7, SC000, SC3000</description>
553 <accept Dcore="Cortex-M0"/>
554 <accept Dcore="Cortex-M0+"/>
555 <accept Dcore="Cortex-M3"/>
556 <accept Dcore="Cortex-M4"/>
557 <accept Dcore="Cortex-M7"/>
558 <accept Dcore="SC000"/>
559 <accept Dcore="SC300"/>
560 </condition>
561
562 <condition id="Cortex-M ARMv8-M Device">
563 <description>Cortex-M processor based device: one of CM0, CM0+, CM3, CM4, CM7, SC000, SC3000, ARMv8MBL, ARMv8MML</description>
564 <accept Dcore="Cortex-M0"/>
565 <accept Dcore="Cortex-M0+"/>
566 <accept Dcore="Cortex-M3"/>
567 <accept Dcore="Cortex-M4"/>
568 <accept Dcore="Cortex-M7"/>
569 <accept Dcore="SC000"/>
570 <accept Dcore="SC300"/>
571 <accept Dcore="ARMV8MBL"/>
572 <accept Dcore="ARMV8MML"/>
573 </condition>
574
575 <condition id="Cortex-M Device CMSIS Core">
576 <description>ARM Cortex-M device that depends on CMSIS Core component</description>
577 <require condition="Cortex-M Device"/>
578 <require Cclass="CMSIS" Cgroup="CORE"/>
579 </condition>
580
Martin Günther89be6522016-05-13 07:57:31 +0200581 <condition id="CMSIS Core">
582 <description>CMSIS CORE processor and device specific Startup files</description>
583 <require Cclass="CMSIS" Cgroup="CORE"/>
584 </condition>
585
586 <condition id="ARMCM0 CMSIS">
587 <!-- conditions selecting Devices -->
588 <description>Generic ARM Cortex-M0 device startup and depends on CMSIS Core</description>
589 <require Dvendor="ARM:82" Dname="ARMCM0"/>
590 <require Cclass="CMSIS" Cgroup="CORE"/>
591 </condition>
592
593 <condition id="ARMCM0 CMSIS GCC">
594 <!-- conditions selecting Devices -->
595 <description>Generic ARM Cortex-M0 device startup and depends on CMSIS Core requiring GCC</description>
596 <require condition="ARMCM0 CMSIS"/>
597 <require condition="GCC"/>
598 </condition>
599
600 <condition id="ARMCM0+ CMSIS">
601 <description>Generic ARM Cortex-M0+ device startup and depends on CMSIS Core</description>
602 <require Dvendor="ARM:82" Dname="ARMCM0P"/>
603 <require Cclass="CMSIS" Cgroup="CORE"/>
604 </condition>
605
606 <condition id="ARMCM0+ CMSIS GCC">
607 <description>Generic ARM Cortex-M0+ device startup and depends CMSIS Core requiring GCC</description>
608 <require condition="ARMCM0+ CMSIS"/>
609 <require condition="GCC"/>
610 </condition>
611
612 <condition id="ARMCM3 CMSIS">
613 <description>Generic ARM Cortex-M3 device startup and depends on CMSIS Core</description>
614 <require Dvendor="ARM:82" Dname="ARMCM3"/>
615 <require Cclass="CMSIS" Cgroup="CORE"/>
616 </condition>
617
618 <condition id="ARMCM3 CMSIS GCC">
619 <description>Generic ARM Cortex-M3 device startup and depends on CMSIS Core requiring GCC</description>
620 <require condition="ARMCM3 CMSIS"/>
621 <require condition="GCC"/>
622 </condition>
623
624 <condition id="ARMCM4 CMSIS">
625 <description>Generic ARM Cortex-M4 device startup and depends on CMSIS Core</description>
626 <require Dvendor="ARM:82" Dname="ARMCM4*"/>
627 <require Cclass="CMSIS" Cgroup="CORE"/>
628 </condition>
629
630 <condition id="ARMCM4 CMSIS GCC">
631 <description>Generic ARM Cortex-M4 device startup and depends on CMSIS Core requiring GCC</description>
632 <require condition="ARMCM4 CMSIS"/>
633 <require condition="GCC"/>
634 </condition>
635
636 <condition id="ARMCM7 CMSIS">
637 <description>Generic ARM Cortex-M7 device startup and depends on CMSIS Core</description>
638 <require Dvendor="ARM:82" Dname="ARMCM7*"/>
639 <require Cclass="CMSIS" Cgroup="CORE"/>
640 </condition>
641
642 <condition id="ARMCM7 CMSIS GCC">
643 <description>Generic ARM Cortex-M7 device startup and depends on CMSIS Core requiring GCC</description>
644 <require condition="ARMCM7 CMSIS"/>
645 <require condition="GCC"/>
646 </condition>
647
648 <condition id="ARMSC000 CMSIS">
649 <description>Generic ARM SC000 device startup and depends on CMSIS Core</description>
650 <require Dvendor="ARM:82" Dname="ARMSC000"/>
651 <require Cclass="CMSIS" Cgroup="CORE"/>
652 </condition>
653
654 <condition id="ARMSC000 CMSIS GCC">
655 <description>Generic ARM SC000 device startup and depends on CMSIS Core requiring GCC</description>
656 <require condition="ARMSC000 CMSIS"/>
657 <require condition="GCC"/>
658 </condition>
659
660 <condition id="ARMSC300 CMSIS">
661 <description>Generic ARM SC300 device startup and depends on CMSIS Core</description>
662 <require Dvendor="ARM:82" Dname="ARMSC300"/>
663 <require Cclass="CMSIS" Cgroup="CORE"/>
664 </condition>
665
666 <condition id="ARMSC300 CMSIS GCC">
667 <description>Generic ARM SC300 device startup and dependson CMSIS Core requiring GCC</description>
668 <require condition="ARMSC300 CMSIS"/>
669 <require condition="GCC"/>
670 </condition>
671
672 <condition id="ARMv8MBL CMSIS">
673 <description>Generic ARM ARMv8MBL device startup and depends on CMSIS Core</description>
674 <require Dvendor="ARM:82" Dname="ARMv8MBL"/>
675 <require Cclass="CMSIS" Cgroup="CORE"/>
676 </condition>
677
678 <condition id="ARMv8MBL CMSIS GCC">
679 <description>Generic ARM ARMv8MBL device startup and depends on CMSIS Core requiring GCC</description>
680 <require condition="ARMv8MBL CMSIS"/>
681 <require condition="GCC"/>
682 </condition>
683
684 <condition id="ARMv8MML CMSIS">
685 <description>Generic ARM ARMv8MML device startup and depends on CMSIS Core</description>
686 <require Dvendor="ARM:82" Dname="ARMv8MML*"/>
687 <require Cclass="CMSIS" Cgroup="CORE"/>
688 </condition>
689
690 <condition id="ARMv8MML CMSIS GCC">
691 <description>Generic ARM ARMv8MML device startup and depends on CMSIS Core requiring GCC</description>
692 <require condition="ARMv8MML CMSIS"/>
693 <require condition="GCC"/>
694 </condition>
695
696 <condition id="CMSIS DSP">
697 <description>CMSIS DSP Library is for ARM Cortex-M Devices only and is prebuild for one of the compilers ARMCC, GCC or IAR</description>
698 <require condition="Cortex-M Device CMSIS Core"/>
699 <accept Tcompiler="GCC"/>
700 <accept Tcompiler="ARMCC"/>
701 <accept Tcompiler="IAR"/>
702 </condition>
703
704 <!-- ARMCC compiler -->
705 <condition id="CM0_LE_ARMCC">
706 <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device in little endian mode for the ARM Compiler</description>
707 <accept Dcore="Cortex-M0"/>
708 <accept Dcore="Cortex-M0+"/>
709 <accept Dcore="SC000"/>
710 <require Dendian="Little-endian"/>
711 <require Tcompiler="ARMCC"/>
712 </condition>
713
714 <condition id="CM0_BE_ARMCC">
715 <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device in big endian mode for the ARM Compiler</description>
716 <accept Dcore="Cortex-M0"/>
717 <accept Dcore="Cortex-M0+"/>
718 <accept Dcore="SC000"/>
719 <require Dendian="Big-endian"/>
720 <require Tcompiler="ARMCC"/>
721 </condition>
722
723 <condition id="CM3_LE_ARMCC">
724 <description>Cortex-M3 or SC300 processor based device in little endian mode for the ARM Compiler</description>
725 <accept Dcore="Cortex-M3"/>
726 <accept Dcore="SC300"/>
727 <require Dendian="Little-endian"/>
728 <require Tcompiler="ARMCC"/>
729 </condition>
730
731 <condition id="CM3_BE_ARMCC">
732 <description>Cortex-M3 or SC300 processor based device in big endian mode for the ARM Compiler</description>
733 <accept Dcore="Cortex-M3"/>
734 <accept Dcore="SC300"/>
735 <require Dendian="Big-endian"/>
736 <require Tcompiler="ARMCC"/>
737 </condition>
738
739 <condition id="CM4_LE_ARMCC">
740 <description>Cortex-M4 processor based device in little endian mode for the ARM Compiler</description>
741 <require Dcore="Cortex-M4" Dfpu="NO_FPU" Dendian="Little-endian"/>
742 <require Tcompiler="ARMCC"/>
743 </condition>
744
745 <condition id="CM4_BE_ARMCC">
746 <description>Cortex-M4 processor based device in big endian mode for the ARM Compiler</description>
747 <require Dcore="Cortex-M4" Dfpu="NO_FPU" Dendian="Big-endian"/>
748 <require Tcompiler="ARMCC"/>
749 </condition>
750
751 <condition id="CM4F_LE_ARMCC">
752 <description>Cortex-M4 processor based device using Floating Point Unit in little endian mode for the ARM Compiler</description>
753 <require Dcore="Cortex-M4" Dfpu="FPU" Dendian="Little-endian"/>
754 <require Tcompiler="ARMCC"/>
755 </condition>
756
757 <condition id="CM4F_BE_ARMCC">
758 <description>Cortex-M4 processor based device using Floating Point Unit in big endian mode for the ARM Compiler</description>
759 <require Dcore="Cortex-M4" Dfpu="FPU" Dendian="Big-endian"/>
760 <require Tcompiler="ARMCC"/>
761 </condition>
762
763 <!-- XMC 4000 Series devices from Infineon require a special library -->
764 <condition id="CM4_LE_ARMCC_STD">
765 <description>Cortex-M4 processor based device in little endian mode for the ARM Compiler without Infineon devices</description>
766 <require Dcore="Cortex-M4" Dfpu="NO_FPU" Dendian="Little-endian"/>
767 <deny Dvendor="Infineon:7" Dname="XMC4*"/>
768 <require Tcompiler="ARMCC"/>
769 </condition>
770 <condition id="CM4_LE_ARMCC_IFX">
771 <description>Cortex-M4 processor based device in little endian mode for the ARM Compiler and Infineon devices</description>
772 <require Dcore="Cortex-M4" Dfpu="NO_FPU" Dendian="Little-endian" Dvendor="Infineon:7" Dname="XMC4*"/>
773 <require Tcompiler="ARMCC"/>
774 </condition>
775 <condition id="CM4F_LE_ARMCC_STD">
776 <description>Cortex-M4 processor based device using Floating Point Unit in little endian mode for the ARM Compiler without Infineon devices</description>
777 <require Dcore="Cortex-M4" Dfpu="FPU" Dendian="Little-endian"/>
778 <deny Dvendor="Infineon:7" Dname="XMC4*"/>
779 <require Tcompiler="ARMCC"/>
780 </condition>
781 <condition id="CM4F_LE_ARMCC_IFX">
782 <description>Cortex-M4 processor based device using Floating Point Unit in little endian mode for the ARM Compiler and Infineon devices</description>
783 <require Dcore="Cortex-M4" Dfpu="FPU" Dendian="Little-endian" Dvendor="Infineon:7" Dname="XMC4*"/>
784 <require Tcompiler="ARMCC"/>
785 </condition>
786
787 <condition id="CM7_LE_ARMCC">
788 <description>Cortex-M7 processor based device in little endian mode for the ARM Compiler</description>
789 <require Dcore="Cortex-M7" Dfpu="NO_FPU" Dendian="Little-endian"/>
790 <require Tcompiler="ARMCC"/>
791 </condition>
792
793 <condition id="CM7_BE_ARMCC">
794 <description>Cortex-M7 processor based device in big endian mode for the ARM Compiler</description>
795 <require Dcore="Cortex-M7" Dfpu="NO_FPU" Dendian="Big-endian"/>
796 <require Tcompiler="ARMCC"/>
797 </condition>
798
799 <condition id="CM7F_LE_ARMCC">
800 <description>Cortex-M7 processor based device using Floating Point Unit in little endian mode for the ARM Compiler</description>
801 <accept Dcore="Cortex-M7" Dfpu="SP_FPU" Dendian="Little-endian"/>
802 <accept Dcore="Cortex-M7" Dfpu="DP_FPU" Dendian="Little-endian"/>
803 <require Tcompiler="ARMCC"/>
804 </condition>
805
806 <condition id="CM7F_BE_ARMCC">
807 <description>Cortex-M7 processor based device using Floating Point Unit in big endian mode for the ARM Compiler</description>
808 <accept Dcore="Cortex-M7" Dfpu="SP_FPU" Dendian="Big-endian"/>
809 <accept Dcore="Cortex-M7" Dfpu="DP_FPU" Dendian="Big-endian"/>
810 <require Tcompiler="ARMCC"/>
811 </condition>
812
813 <condition id="CM7FSP_LE_ARMCC">
814 <description>Cortex-M7 processor based device using Floating Point Unit in little endian mode for the ARM Compiler</description>
815 <accept Dcore="Cortex-M7" Dfpu="SP_FPU" Dendian="Little-endian"/>
816 <require Tcompiler="ARMCC"/>
817 </condition>
818
819 <condition id="CM7FSP_BE_ARMCC">
820 <description>Cortex-M7 processor based device using Floating Point Unit in big endian mode for the ARM Compiler</description>
821 <accept Dcore="Cortex-M7" Dfpu="SP_FPU" Dendian="Big-endian"/>
822 <require Tcompiler="ARMCC"/>
823 </condition>
824
825 <condition id="CM7FDP_LE_ARMCC">
826 <description>Cortex-M7 processor based device using Floating Point Unit in little endian mode for the ARM Compiler</description>
827 <accept Dcore="Cortex-M7" Dfpu="DP_FPU" Dendian="Little-endian"/>
828 <require Tcompiler="ARMCC"/>
829 </condition>
830
831 <condition id="CM7FDP_BE_ARMCC">
832 <description>Cortex-M7 processor based device using Floating Point Unit in big endian mode for the ARM Compiler</description>
833 <accept Dcore="Cortex-M7" Dfpu="DP_FPU" Dendian="Big-endian"/>
834 <require Tcompiler="ARMCC"/>
835 </condition>
836
Robert Rostoharef8c22c2016-09-23 16:12:18 +0200837 <condition id="ARMv8MBL_LE_ARMCC">
838 <description>ARMv8-M Baseline processor based device in little endian mode for the ARM Compiler</description>
839 <require Dcore="ARMV8MBL" Dendian="Little-endian"/>
840 <require Tcompiler="ARMCC"/>
841 </condition>
842
843 <condition id="ARMv8MML_LE_ARMCC">
844 <description>ARMv8-M Mainline processor based device in little endian mode for the ARM Compiler</description>
845 <require Dcore="ARMV8MML" Dfpu="0" Dendian="Little-endian"/>
846 <require Tcompiler="ARMCC"/>
847 </condition>
848
849 <condition id="ARMv8MML_FP_LE_ARMCC">
850 <description>ARMv8-M Mainline processor based device using Floating Point Unit in little endian mode for the ARM Compiler</description>
851 <accept Dcore="ARMV8MML" Dfpu="SP_FPU" Dendian="Little-endian"/>
852 <accept Dcore="ARMV8MML" Dfpu="DP_FPU" Dendian="Little-endian"/>
853 <require Tcompiler="ARMCC"/>
854 </condition>
855
Martin Günther89be6522016-05-13 07:57:31 +0200856 <!-- GCC compiler -->
857 <condition id="CM0_LE_GCC">
858 <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device in little endian mode for the GCC Compiler</description>
859 <accept Dcore="Cortex-M0"/>
860 <accept Dcore="Cortex-M0+"/>
861 <accept Dcore="SC000"/>
862 <require Dendian="Little-endian"/>
863 <require Tcompiler="GCC"/>
864 </condition>
865
866 <condition id="CM0_BE_GCC">
867 <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device in big endian mode for the GCC Compiler</description>
868 <accept Dcore="Cortex-M0"/>
869 <accept Dcore="Cortex-M0+"/>
870 <accept Dcore="SC000"/>
871 <require Dendian="Big-endian"/>
872 <require Tcompiler="GCC"/>
873 </condition>
874
875 <condition id="CM3_LE_GCC">
876 <description>Cortex-M3 or SC300 processor based device in little endian mode for the GCC Compiler</description>
877 <accept Dcore="Cortex-M3"/>
878 <accept Dcore="SC300"/>
879 <require Dendian="Little-endian"/>
880 <require Tcompiler="GCC"/>
881 </condition>
882
883 <condition id="CM3_BE_GCC">
884 <description>Cortex-M3 or SC300 processor based device in big endian mode for the GCC Compiler</description>
885 <accept Dcore="Cortex-M3"/>
886 <accept Dcore="SC300"/>
887 <require Dendian="Big-endian"/>
888 <require Tcompiler="GCC"/>
889 </condition>
890
891 <condition id="CM4_LE_GCC">
892 <description>Cortex-M4 processor based device in little endian mode for the GCC Compiler</description>
893 <require Dcore="Cortex-M4" Dfpu="NO_FPU" Dendian="Little-endian"/>
894 <require Tcompiler="GCC"/>
895 </condition>
896
897 <condition id="CM4_BE_GCC">
898 <description>Cortex-M4 processor based device in big endian mode for the GCC Compiler</description>
899 <require Dcore="Cortex-M4" Dfpu="NO_FPU" Dendian="Big-endian"/>
900 <require Tcompiler="GCC"/>
901 </condition>
902
903 <condition id="CM4F_LE_GCC">
904 <description>Cortex-M4 processor based device using Floating Point Unit in little endian mode for the GCC Compiler</description>
905 <require Dcore="Cortex-M4" Dfpu="FPU" Dendian="Little-endian"/>
906 <require Tcompiler="GCC"/>
907 </condition>
908
909 <condition id="CM4F_BE_GCC">
910 <description>Cortex-M4 processor based device using Floating Point Unit in big endian mode for the GCC Compiler</description>
911 <require Dcore="Cortex-M4" Dfpu="FPU" Dendian="Big-endian"/>
912 <require Tcompiler="GCC"/>
913 </condition>
914
915 <!-- XMC 4000 Series devices from Infineon require a special library -->
916 <condition id="CM4_LE_GCC_STD">
917 <description>Cortex-M4 processor based device in little endian mode for the GCC Compiler without Infineon devices</description>
918 <require Dcore="Cortex-M4" Dfpu="NO_FPU" Dendian="Little-endian"/>
919 <deny Dvendor="Infineon:7" Dname="XMC4*"/>
920 <require Tcompiler="GCC"/>
921 </condition>
922 <condition id="CM4_LE_GCC_IFX">
923 <description>Cortex-M4 processor based device in little endian mode for the GCC Compiler and Infineon devices</description>
924 <require Dcore="Cortex-M4" Dfpu="NO_FPU" Dendian="Little-endian" Dvendor="Infineon:7" Dname="XMC4*"/>
925 <require Tcompiler="GCC"/>
926 </condition>
927 <condition id="CM4F_LE_GCC_STD">
928 <description>Cortex-M4 processor based device using Floating Point Unit in little endian mode for the GCC Compiler without Infineon devices</description>
929 <require Dcore="Cortex-M4" Dfpu="FPU" Dendian="Little-endian"/>
930 <deny Dvendor="Infineon:7" Dname="XMC4*"/>
931 <require Tcompiler="GCC"/>
932 </condition>
933 <condition id="CM4F_LE_GCC_IFX">
934 <description>Cortex-M4 processor based device using Floating Point Unit in little endian mode for the GCC Compiler and Infineon devices</description>
935 <require Dcore="Cortex-M4" Dfpu="FPU" Dendian="Little-endian" Dvendor="Infineon:7" Dname="XMC4*"/>
936 <require Tcompiler="GCC"/>
937 </condition>
938
939 <condition id="CM7_LE_GCC">
940 <description>Cortex-M7 processor based device in little endian mode for the GCC Compiler</description>
941 <require Dcore="Cortex-M7" Dfpu="NO_FPU" Dendian="Little-endian"/>
942 <require Tcompiler="GCC"/>
943 </condition>
944
945 <condition id="CM7_BE_GCC">
946 <description>Cortex-M7 processor based device in big endian mode for the GCC Compiler</description>
947 <require Dcore="Cortex-M7" Dfpu="NO_FPU" Dendian="Big-endian"/>
948 <require Tcompiler="GCC"/>
949 </condition>
950
951 <condition id="CM7F_LE_GCC">
952 <description>Cortex-M7 processor based device using Floating Point Unit in little endian mode for the GCC Compiler</description>
953 <accept Dcore="Cortex-M7" Dfpu="SP_FPU" Dendian="Little-endian"/>
954 <accept Dcore="Cortex-M7" Dfpu="DP_FPU" Dendian="Little-endian"/>
955 <require Tcompiler="GCC"/>
956 </condition>
957
958 <condition id="CM7F_BE_GCC">
959 <description>Cortex-M7 processor based device using Floating Point Unit in big endian mode for the GCC Compiler</description>
960 <accept Dcore="Cortex-M7" Dfpu="SP_FPU" Dendian="Big-endian"/>
961 <accept Dcore="Cortex-M7" Dfpu="DP_FPU" Dendian="Big-endian"/>
962 <require Tcompiler="GCC"/>
963 </condition>
964
965 <condition id="CM7FSP_LE_GCC">
966 <description>Cortex-M7 processor based device using Floating Point Unit in little endian mode for the GCC Compiler</description>
967 <accept Dcore="Cortex-M7" Dfpu="SP_FPU" Dendian="Little-endian"/>
968 <require Tcompiler="GCC"/>
969 </condition>
970
971 <condition id="CM7FSP_BE_GCC">
972 <description>Cortex-M7 processor based device using Floating Point Unit in big endian mode for the GCC Compiler</description>
973 <accept Dcore="Cortex-M7" Dfpu="SP_FPU" Dendian="Big-endian"/>
974 <require Tcompiler="GCC"/>
975 </condition>
976
977 <condition id="CM7FDP_LE_GCC">
978 <description>Cortex-M7 processor based device using Floating Point Unit in little endian mode for the GCC Compiler</description>
979 <accept Dcore="Cortex-M7" Dfpu="DP_FPU" Dendian="Little-endian"/>
980 <require Tcompiler="GCC"/>
981 </condition>
982
983 <condition id="CM7FDP_BE_GCC">
984 <description>Cortex-M7 processor based device using Floating Point Unit in big endian mode for the GCC Compiler</description>
985 <accept Dcore="Cortex-M7" Dfpu="DP_FPU" Dendian="Big-endian"/>
986 <require Tcompiler="GCC"/>
987 </condition>
988
Robert Rostohar2a0fd6d2016-09-28 13:53:18 +0200989 <condition id="ARMv8MBL_LE_GCC">
990 <description>ARMv8-M Baseline processor based device in little endian mode for the GCC Compiler</description>
991 <require Dcore="ARMV8MBL" Dendian="Little-endian"/>
992 <require Tcompiler="GCC"/>
993 </condition>
994
995 <condition id="ARMv8MML_LE_GCC">
996 <description>ARMv8-M Mainline processor based device in little endian mode for the GCC Compiler</description>
997 <require Dcore="ARMV8MML" Dfpu="0" Dendian="Little-endian"/>
998 <require Tcompiler="GCC"/>
999 </condition>
1000
1001 <condition id="ARMv8MML_FP_LE_GCC">
1002 <description>ARMv8-M Mainline processor based device using Floating Point Unit in little endian mode for the GCC Compiler</description>
1003 <accept Dcore="ARMV8MML" Dfpu="SP_FPU" Dendian="Little-endian"/>
1004 <accept Dcore="ARMV8MML" Dfpu="DP_FPU" Dendian="Little-endian"/>
1005 <require Tcompiler="GCC"/>
1006 </condition>
1007
Martin Günther89be6522016-05-13 07:57:31 +02001008 <!-- IAR compiler -->
1009 <condition id="CM0_LE_IAR">
1010 <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device in little endian mode for the IAR Compiler</description>
1011 <accept Dcore="Cortex-M0"/>
1012 <accept Dcore="Cortex-M0+"/>
1013 <accept Dcore="SC000"/>
1014 <require Dendian="Little-endian"/>
1015 <require Tcompiler="IAR"/>
1016 </condition>
1017
1018 <condition id="CM0_BE_IAR">
1019 <description>Cortex-M0 or Cortex-M0+ or SC000 processor based device in big endian mode for the IAR Compiler</description>
1020 <accept Dcore="Cortex-M0"/>
1021 <accept Dcore="Cortex-M0+"/>
1022 <accept Dcore="SC000"/>
1023 <require Dendian="Big-endian"/>
1024 <require Tcompiler="IAR"/>
1025 </condition>
1026
1027 <condition id="CM3_LE_IAR">
1028 <description>Cortex-M3 or SC300 processor based device in little endian mode for the IAR Compiler</description>
1029 <accept Dcore="Cortex-M3"/>
1030 <accept Dcore="SC300"/>
1031 <require Dendian="Little-endian"/>
1032 <require Tcompiler="IAR"/>
1033 </condition>
1034
1035 <condition id="CM3_BE_IAR">
1036 <description>Cortex-M3 or SC300 processor based device in big endian mode for the IAR Compiler</description>
1037 <accept Dcore="Cortex-M3"/>
1038 <accept Dcore="SC300"/>
1039 <require Dendian="Big-endian"/>
1040 <require Tcompiler="IAR"/>
1041 </condition>
1042
1043 <condition id="CM4_LE_IAR">
1044 <description>Cortex-M4 processor based device in little endian mode for the IAR Compiler</description>
1045 <require Dcore="Cortex-M4" Dfpu="NO_FPU" Dendian="Little-endian"/>
1046 <require Tcompiler="IAR"/>
1047 </condition>
1048
1049 <condition id="CM4_BE_IAR">
1050 <description>Cortex-M4 processor based device in big endian mode for the IAR Compiler</description>
1051 <require Dcore="Cortex-M4" Dfpu="NO_FPU" Dendian="Big-endian"/>
1052 <require Tcompiler="IAR"/>
1053 </condition>
1054
1055 <condition id="CM4F_LE_IAR">
1056 <description>Cortex-M4 processor based device using Floating Point Unit in little endian mode for the IAR Compiler</description>
1057 <require Dcore="Cortex-M4" Dfpu="FPU" Dendian="Little-endian"/>
1058 <require Tcompiler="IAR"/>
1059 </condition>
1060
1061 <condition id="CM4F_BE_IAR">
1062 <description>Cortex-M4 processor based device using Floating Point Unit in big endian mode for the IAR Compiler</description>
1063 <require Dcore="Cortex-M4" Dfpu="FPU" Dendian="Big-endian"/>
1064 <require Tcompiler="IAR"/>
1065 </condition>
1066
1067 <condition id="CM7_LE_IAR">
1068 <description>Cortex-M7 processor based device in little endian mode for the IAR Compiler</description>
1069 <require Dcore="Cortex-M7" Dfpu="NO_FPU" Dendian="Little-endian"/>
1070 <require Tcompiler="IAR"/>
1071 </condition>
1072
1073 <condition id="CM7_BE_IAR">
1074 <description>Cortex-M7 processor based device in big endian mode for the IAR Compiler</description>
1075 <require Dcore="Cortex-M7" Dfpu="NO_FPU" Dendian="Big-endian"/>
1076 <require Tcompiler="IAR"/>
1077 </condition>
1078
1079 <condition id="CM7F_LE_IAR">
1080 <description>Cortex-M7 processor based device using Floating Point Unit in little endian mode for the IAR Compiler</description>
1081 <accept Dcore="Cortex-M7" Dfpu="SP_FPU" Dendian="Little-endian"/>
1082 <accept Dcore="Cortex-M7" Dfpu="DP_FPU" Dendian="Little-endian"/>
1083 <require Tcompiler="IAR"/>
1084 </condition>
1085
1086 <condition id="CM7F_BE_IAR">
1087 <description>Cortex-M7 processor based device using Floating Point Unit in big endian mode for the IAR Compiler</description>
1088 <accept Dcore="Cortex-M7" Dfpu="SP_FPU" Dendian="Big-endian"/>
1089 <accept Dcore="Cortex-M7" Dfpu="DP_FPU" Dendian="Big-endian"/>
1090 <require Tcompiler="IAR"/>
1091 </condition>
1092
1093 <condition id="CM7FSP_LE_IAR">
1094 <description>Cortex-M7 processor based device using Floating Point Unit in little endian mode for the IAR Compiler</description>
1095 <accept Dcore="Cortex-M7" Dfpu="SP_FPU" Dendian="Little-endian"/>
1096 <require Tcompiler="IAR"/>
1097 </condition>
1098
1099 <condition id="CM7FSP_BE_IAR">
1100 <description>Cortex-M7 processor based device using Floating Point Unit in big endian mode for the IAR Compiler</description>
1101 <accept Dcore="Cortex-M7" Dfpu="SP_FPU" Dendian="Big-endian"/>
1102 <require Tcompiler="IAR"/>
1103 </condition>
1104
1105 <condition id="CM7FDP_LE_IAR">
1106 <description>Cortex-M7 processor based device using Floating Point Unit in little endian mode for the IAR Compiler</description>
1107 <accept Dcore="Cortex-M7" Dfpu="DP_FPU" Dendian="Little-endian"/>
1108 <require Tcompiler="IAR"/>
1109 </condition>
1110
1111 <condition id="CM7FDP_BE_IAR">
1112 <description>Cortex-M7 processor based device using Floating Point Unit in big endian mode for the IAR Compiler</description>
1113 <accept Dcore="Cortex-M7" Dfpu="DP_FPU" Dendian="Big-endian"/>
1114 <require Tcompiler="IAR"/>
1115 </condition>
Robert Rostohar4868c882016-07-01 23:10:03 +02001116
Robert Rostoharef8c22c2016-09-23 16:12:18 +02001117 <condition id="RTOS RTX">
Robert Rostohar1e9866f2016-07-06 22:19:58 +02001118 <description>Components required for RTOS RTX</description>
Robert Rostohar4868c882016-07-01 23:10:03 +02001119 <require condition="Cortex-M Device"/>
1120 <require Cclass="Device" Cgroup="Startup"/>
Robert Rostoharef8c22c2016-09-23 16:12:18 +02001121 <deny Cclass="CMSIS" Cgroup="RTOS2" Csub="Keil RTX5"/>
Robert Rostohar4868c882016-07-01 23:10:03 +02001122 </condition>
Robert Rostoharef8c22c2016-09-23 16:12:18 +02001123 <condition id="RTOS RTX5">
Robert Rostohar1e9866f2016-07-06 22:19:58 +02001124 <description>Components required for RTOS RTX5</description>
Robert Rostoharef8c22c2016-09-23 16:12:18 +02001125 <require condition="Cortex-M Device"/>
1126 <require Cclass="CMSIS" Cgroup="RTOS2" Csub="Keil RTX5"/>
Robert Rostohar1e9866f2016-07-06 22:19:58 +02001127 </condition>
Robert Rostoharef8c22c2016-09-23 16:12:18 +02001128 <condition id="RTOS2 RTX5">
Robert Rostohar1e9866f2016-07-06 22:19:58 +02001129 <description>Components required for RTOS2 RTX5</description>
Robert Rostohar4868c882016-07-01 23:10:03 +02001130 <require condition="Cortex-M Device"/>
Robert Rostohar1e9866f2016-07-06 22:19:58 +02001131 <require Cclass="CMSIS" Cgroup="CORE"/>
Robert Rostohar4868c882016-07-01 23:10:03 +02001132 <require Cclass="Device" Cgroup="Startup"/>
Robert Rostohar1e9866f2016-07-06 22:19:58 +02001133 <deny Cclass="CMSIS" Cgroup="RTOS" Csub="Keil RTX"/>
Robert Rostohar4868c882016-07-01 23:10:03 +02001134 </condition>
Robert Rostoharef8c22c2016-09-23 16:12:18 +02001135 <condition id="RTOS2 RTX5 ARMv8M">
1136 <description>Components required for RTOS2 RTX5 on ARMv8M</description>
1137 <accept Dcore="ARMV8MBL"/>
1138 <accept Dcore="ARMV8MML"/>
1139 <require Cclass="CMSIS" Cgroup="CORE"/>
1140 <require Cclass="Device" Cgroup="Startup"/>
1141 </condition>
1142
Martin Günther89be6522016-05-13 07:57:31 +02001143 </conditions>
1144
1145 <components>
1146 <!-- CMSIS-Core component -->
1147 <component Cclass="CMSIS" Cgroup="CORE" Cversion="5.0.0" condition="Cortex-M ARMv8-M Device" >
1148 <description>CMSIS-CORE for Cortex-M, SC000, SC300, ARMv8-M</description>
1149 <files>
1150 <!-- CPU independent -->
1151 <file category="doc" name="CMSIS/Documentation/Core/html/index.html"/>
1152 <file category="include" name="CMSIS/Include/"/>
1153 </files>
1154 </component>
1155
1156 <!-- CMSIS-Startup components -->
1157 <!-- Cortex-M0 -->
1158 <component Cclass="Device" Cgroup="Startup" Cversion="1.0.1" condition="ARMCM0 CMSIS">
1159 <description>System and Startup for Generic ARM Cortex-M0 device</description>
1160 <files>
1161 <!-- include folder / device header file -->
1162 <file category="header" name="Device/ARM/ARMCM0/Include/ARMCM0.h"/>
1163 <!-- startup / system file -->
1164 <file category="sourceAsm" name="Device/ARM/ARMCM0/Source/ARM/startup_ARMCM0.s" version="1.0.0" attr="config" condition="ARMCC"/>
1165 <file category="sourceAsm" name="Device/ARM/ARMCM0/Source/GCC/startup_ARMCM0.S" version="1.0.0" attr="config" condition="GCC"/>
1166 <file category="linkerScript" name="Device/ARM/ARMCM0/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
1167 <file category="sourceAsm" name="Device/ARM/ARMCM0/Source/IAR/startup_ARMCM0.s" version="1.0.0" attr="config" condition="IAR"/>
1168 <file category="sourceC" name="Device/ARM/ARMCM0/Source/system_ARMCM0.c" version="1.0.0" attr="config"/>
1169 </files>
1170 </component>
1171 <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.1" condition="ARMCM0 CMSIS GCC">
1172 <description>System and Startup for Generic ARM Cortex-M0 device</description>
1173 <files>
1174 <!-- include folder / device header file -->
1175 <file category="header" name="Device/ARM/ARMCM0/Include/ARMCM0.h"/>
1176 <!-- startup / system file -->
1177 <file category="sourceC" name="Device/ARM/ARMCM0/Source/GCC/startup_ARMCM0.c" version="1.0.0" attr="config" condition="GCC"/>
1178 <file category="linkerScript" name="Device/ARM/ARMCM0/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
1179 <file category="sourceC" name="Device/ARM/ARMCM0/Source/system_ARMCM0.c" version="1.0.0" attr="config"/>
1180 </files>
1181 </component>
1182
1183 <!-- Cortex-M0+ -->
1184 <component Cclass="Device" Cgroup="Startup" Cversion="1.0.1" condition="ARMCM0+ CMSIS">
1185 <description>System and Startup for Generic ARM Cortex-M0+ device</description>
1186 <files>
1187 <!-- include folder / device header file -->
1188 <file category="header" name="Device/ARM/ARMCM0plus/Include/ARMCM0plus.h"/>
1189 <!-- startup / system file -->
1190 <file category="sourceAsm" name="Device/ARM/ARMCM0plus/Source/ARM/startup_ARMCM0plus.s" version="1.0.0" attr="config" condition="ARMCC"/>
1191 <file category="sourceAsm" name="Device/ARM/ARMCM0plus/Source/GCC/startup_ARMCM0plus.S" version="1.0.0" attr="config" condition="GCC"/>
1192 <file category="linkerScript" name="Device/ARM/ARMCM0plus/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
1193 <file category="sourceAsm" name="Device/ARM/ARMCM0plus/Source/IAR/startup_ARMCM0plus.s" version="1.0.0" attr="config" condition="IAR"/>
1194 <file category="sourceC" name="Device/ARM/ARMCM0plus/Source/system_ARMCM0plus.c" version="1.0.0" attr="config"/>
1195 </files>
1196 </component>
1197 <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.1" condition="ARMCM0+ CMSIS GCC">
1198 <description>System and Startup for Generic ARM Cortex-M0+ device</description>
1199 <files>
1200 <!-- include folder / device header file -->
1201 <file category="header" name="Device/ARM/ARMCM0plus/Include/ARMCM0plus.h"/>
1202 <!-- startup / system file -->
1203 <file category="sourceC" name="Device/ARM/ARMCM0plus/Source/GCC/startup_ARMCM0plus.c" version="1.0.0" attr="config" condition="GCC"/>
1204 <file category="linkerScript" name="Device/ARM/ARMCM0plus/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
1205 <file category="sourceC" name="Device/ARM/ARMCM0plus/Source/system_ARMCM0plus.c" version="1.0.0" attr="config"/>
1206 </files>
1207 </component>
1208
1209 <!-- Cortex-M3 -->
1210 <component Cclass="Device" Cgroup="Startup" Cversion="1.0.1" condition="ARMCM3 CMSIS">
1211 <description>System and Startup for Generic ARM Cortex-M3 device</description>
1212 <files>
1213 <!-- include folder / device header file -->
1214 <file category="header" name="Device/ARM/ARMCM3/Include/ARMCM3.h"/>
1215 <!-- startup / system file -->
1216 <file category="sourceAsm" name="Device/ARM/ARMCM3/Source/ARM/startup_ARMCM3.s" version="1.0.0" attr="config" condition="ARMCC"/>
1217 <file category="sourceAsm" name="Device/ARM/ARMCM3/Source/GCC/startup_ARMCM3.S" version="1.0.0" attr="config" condition="GCC"/>
1218 <file category="linkerScript" name="Device/ARM/ARMCM3/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
1219 <file category="sourceAsm" name="Device/ARM/ARMCM3/Source/IAR/startup_ARMCM3.s" version="1.0.0" attr="config" condition="IAR"/>
1220 <file category="sourceC" name="Device/ARM/ARMCM3/Source/system_ARMCM3.c" version="1.0.0" attr="config"/>
1221 </files>
1222 </component>
1223 <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.1" condition="ARMCM3 CMSIS GCC">
1224 <description>System and Startup for Generic ARM Cortex-M3 device</description>
1225 <files>
1226 <!-- include folder / device header file -->
1227 <file category="header" name="Device/ARM/ARMCM3/Include/ARMCM3.h"/>
1228 <!-- startup / system file -->
1229 <file category="sourceC" name="Device/ARM/ARMCM3/Source/GCC/startup_ARMCM3.c" version="1.0.0" attr="config" condition="GCC"/>
1230 <file category="linkerScript" name="Device/ARM/ARMCM3/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
1231 <file category="sourceC" name="Device/ARM/ARMCM3/Source/system_ARMCM3.c" version="1.0.0" attr="config"/>
1232 </files>
1233 </component>
1234
1235 <!-- Cortex-M4 -->
1236 <component Cclass="Device" Cgroup="Startup" Cversion="1.0.1" condition="ARMCM4 CMSIS">
1237 <description>System and Startup for Generic ARM Cortex-M4 device</description>
1238 <files>
1239 <!-- include folder / device header file -->
1240 <file category="include" name="Device/ARM/ARMCM4/Include/"/>
1241 <!-- startup / system file -->
1242 <file category="sourceAsm" name="Device/ARM/ARMCM4/Source/ARM/startup_ARMCM4.s" version="1.0.0" attr="config" condition="ARMCC"/>
1243 <file category="sourceAsm" name="Device/ARM/ARMCM4/Source/GCC/startup_ARMCM4.S" version="1.0.0" attr="config" condition="GCC"/>
1244 <file category="linkerScript" name="Device/ARM/ARMCM4/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
1245 <file category="sourceAsm" name="Device/ARM/ARMCM4/Source/IAR/startup_ARMCM4.s" version="1.0.0" attr="config" condition="IAR"/>
1246 <file category="sourceC" name="Device/ARM/ARMCM4/Source/system_ARMCM4.c" version="1.0.0" attr="config"/>
1247 </files>
1248 </component>
1249 <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.1" condition="ARMCM4 CMSIS GCC">
1250 <description>System and Startup for Generic ARM Cortex-M4 device</description>
1251 <files>
1252 <!-- include folder / device header file -->
1253 <file category="include" name="Device/ARM/ARMCM4/Include/"/>
1254 <!-- startup / system file -->
1255 <file category="sourceC" name="Device/ARM/ARMCM4/Source/GCC/startup_ARMCM4.c" version="1.0.0" attr="config" condition="GCC"/>
1256 <file category="linkerScript" name="Device/ARM/ARMCM4/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
1257 <file category="sourceC" name="Device/ARM/ARMCM4/Source/system_ARMCM4.c" version="1.0.0" attr="config"/>
1258 </files>
1259 </component>
1260
1261 <!-- Cortex-M7 -->
1262 <component Cclass="Device" Cgroup="Startup" Cversion="1.0.1" condition="ARMCM7 CMSIS">
1263 <description>System and Startup for Generic ARM Cortex-M7 device</description>
1264 <files>
1265 <!-- include folder / device header file -->
1266 <file category="include" name="Device/ARM/ARMCM7/Include/"/>
1267 <!-- startup / system file -->
1268 <file category="sourceAsm" name="Device/ARM/ARMCM7/Source/ARM/startup_ARMCM7.s" version="1.0.0" attr="config" condition="ARMCC"/>
1269 <file category="sourceAsm" name="Device/ARM/ARMCM7/Source/GCC/startup_ARMCM7.S" version="1.0.0" attr="config" condition="GCC"/>
1270 <file category="linkerScript" name="Device/ARM/ARMCM7/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
1271 <file category="sourceAsm" name="Device/ARM/ARMCM7/Source/IAR/startup_ARMCM7.s" version="1.0.0" attr="config" condition="IAR"/>
1272 <file category="sourceC" name="Device/ARM/ARMCM7/Source/system_ARMCM7.c" version="1.0.0" attr="config"/>
1273 </files>
1274 </component>
1275 <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.1" condition="ARMCM7 CMSIS GCC">
1276 <description>System and Startup for Generic ARM Cortex-M7 device</description>
1277 <files>
1278 <!-- include folder / device header file -->
1279 <file category="include" name="Device/ARM/ARMCM7/Include/"/>
1280 <!-- startup / system file -->
1281 <file category="sourceC" name="Device/ARM/ARMCM7/Source/GCC/startup_ARMCM7.c" version="1.0.0" attr="config" condition="GCC"/>
1282 <file category="linkerScript" name="Device/ARM/ARMCM7/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
1283 <file category="sourceC" name="Device/ARM/ARMCM7/Source/system_ARMCM7.c" version="1.0.0" attr="config"/>
1284 </files>
1285 </component>
1286
1287 <!-- Cortex-SC000 -->
1288 <component Cclass="Device" Cgroup="Startup" Cversion="1.0.1" condition="ARMSC000 CMSIS">
1289 <description>System and Startup for Generic ARM SC000 device</description>
1290 <files>
1291 <!-- include folder / device header file -->
1292 <file category="header" name="Device/ARM/ARMSC000/Include/ARMSC000.h"/>
1293 <!-- startup / system file -->
1294 <file category="sourceAsm" name="Device/ARM/ARMSC000/Source/ARM/startup_ARMSC000.s" version="1.0.0" attr="config" condition="ARMCC"/>
1295 <file category="sourceAsm" name="Device/ARM/ARMSC000/Source/GCC/startup_ARMSC000.S" version="1.0.0" attr="config" condition="GCC"/>
1296 <file category="linkerScript" name="Device/ARM/ARMSC000/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
1297 <file category="sourceAsm" name="Device/ARM/ARMSC000/Source/IAR/startup_ARMSC000.s" version="1.0.0" attr="config" condition="IAR"/>
1298 <file category="sourceC" name="Device/ARM/ARMSC000/Source/system_ARMSC000.c" version="1.0.0" attr="config"/>
1299 </files>
1300 </component>
1301 <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.1" condition="ARMSC000 CMSIS GCC">
1302 <description>System and Startup for Generic ARM SC000 device</description>
1303 <files>
1304 <!-- include folder / device header file -->
1305 <file category="header" name="Device/ARM/ARMSC000/Include/ARMSC000.h"/>
1306 <!-- startup / system file -->
1307 <file category="sourceC" name="Device/ARM/ARMSC000/Source/GCC/startup_ARMSC000.c" version="1.0.0" attr="config" condition="GCC"/>
1308 <file category="linkerScript" name="Device/ARM/ARMSC000/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
1309 <file category="sourceC" name="Device/ARM/ARMSC000/Source/system_ARMSC000.c" version="1.0.0" attr="config"/>
1310 </files>
1311 </component>
1312
1313 <!-- Cortex-SC300 -->
1314 <component Cclass="Device" Cgroup="Startup" Cversion="1.0.1" condition="ARMSC300 CMSIS">
1315 <description>System and Startup for Generic ARM SC300 device</description>
1316 <files>
1317 <!-- include folder / device header file -->
1318 <file category="header" name="Device/ARM/ARMSC300/Include/ARMSC300.h"/>
1319 <!-- startup / system file -->
1320 <file category="sourceAsm" name="Device/ARM/ARMSC300/Source/ARM/startup_ARMSC300.s" version="1.0.0" attr="config" condition="ARMCC"/>
1321 <file category="sourceAsm" name="Device/ARM/ARMSC300/Source/GCC/startup_ARMSC300.S" version="1.0.0" attr="config" condition="GCC"/>
1322 <file category="linkerScript" name="Device/ARM/ARMSC300/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
1323 <file category="sourceAsm" name="Device/ARM/ARMSC300/Source/IAR/startup_ARMSC300.s" version="1.0.0" attr="config" condition="IAR"/>
1324 <file category="sourceC" name="Device/ARM/ARMSC300/Source/system_ARMSC300.c" version="1.0.0" attr="config"/>
1325 </files>
1326 </component>
1327 <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.1" condition="ARMSC300 CMSIS GCC">
1328 <description>System and Startup for Generic ARM SC300 device</description>
1329 <files>
1330 <!-- include folder / device header file -->
1331 <file category="header" name="Device/ARM/ARMSC300/Include/ARMSC300.h"/>
1332 <!-- startup / system file -->
1333 <file category="sourceC" name="Device/ARM/ARMSC300/Source/GCC/startup_ARMSC300.c" version="1.0.0" attr="config" condition="GCC"/>
1334 <file category="linkerScript" name="Device/ARM/ARMSC300/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
1335 <file category="sourceC" name="Device/ARM/ARMSC300/Source/system_ARMSC300.c" version="1.0.0" attr="config"/>
1336 </files>
1337 </component>
1338
1339 <!-- ARMv8MBL -->
1340 <component Cclass="Device" Cgroup="Startup" Cversion="1.0.0" condition="ARMv8MBL CMSIS">
1341 <description>System and Startup for Generic ARM ARMv8MBL device</description>
1342 <files>
1343 <!-- include folder / device header file -->
1344 <file category="include" name="Device/ARM/ARMv8MBL/Include/"/>
1345 <!-- startup / system file -->
1346 <file category="sourceAsm" name="Device/ARM/ARMv8MBL/Source/ARM/startup_ARMv8MBL.s" version="1.0.0" attr="config" condition="ARMCC"/>
1347 <file category="sourceAsm" name="Device/ARM/ARMv8MBL/Source/GCC/startup_ARMv8MBL.S" version="1.0.0" attr="config" condition="GCC"/>
1348 <file category="linkerScript" name="Device/ARM/ARMv8MBL/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
1349 <file category="sourceC" name="Device/ARM/ARMv8MBL/Source/system_ARMv8MBL.c" version="1.0.0" attr="config" condition="ARMCC GCC"/>
1350 <!-- SAU configuration -->
1351 <file category="header" name="Device/ARM/ARMv8MBL/Include/Template/partition_ARMv8MBL.h" version="1.0.0" attr="config"/>
1352 </files>
1353 </component>
1354 <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.0" condition="ARMv8MBL CMSIS GCC">
1355 <description>System and Startup for Generic ARM ARMv8MBL device</description>
1356 <files>
1357 <!-- include folder / device header file -->
1358 <file category="include" name="Device/ARM/ARMv8MBL/Include/"/>
1359 <!-- startup / system file -->
1360 <file category="sourceC" name="Device/ARM/ARMv8MBL/Source/GCC/startup_ARMv8MBL.c" version="1.0.0" attr="config" condition="GCC"/>
1361 <file category="linkerScript" name="Device/ARM/ARMv8MBL/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
1362 <file category="sourceC" name="Device/ARM/ARMv8MBL/Source/system_ARMv8MBL.c" version="1.0.0" attr="config"/>
1363 </files>
1364 </component>
1365
1366 <!-- ARMv8MML -->
1367 <component Cclass="Device" Cgroup="Startup" Cversion="1.0.0" condition="ARMv8MML CMSIS">
1368 <description>System and Startup for Generic ARM ARMv8MML device</description>
1369 <files>
1370 <!-- include folder / device header file -->
1371 <file category="include" name="Device/ARM/ARMv8MML/Include/"/>
1372 <!-- startup / system file -->
1373 <file category="sourceAsm" name="Device/ARM/ARMv8MML/Source/ARM/startup_ARMv8MML.s" version="1.0.0" attr="config" condition="ARMCC"/>
1374 <file category="sourceAsm" name="Device/ARM/ARMv8MML/Source/GCC/startup_ARMv8MML.S" version="1.0.0" attr="config" condition="GCC"/>
1375 <file category="linkerScript" name="Device/ARM/ARMv8MML/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
1376 <file category="sourceC" name="Device/ARM/ARMv8MML/Source/system_ARMv8MML.c" version="1.0.0" attr="config" condition="ARMCC GCC"/>
1377 <!-- SAU configuration -->
1378 <file category="header" name="Device/ARM/ARMv8MML/Include/Template/partition_ARMv8MML.h" version="1.0.0" attr="config"/>
1379 </files>
1380 </component>
1381 <component Cclass="Device" Cgroup="Startup" Cvariant="C Startup" Cversion="1.0.0" condition="ARMv8MML CMSIS GCC">
1382 <description>System and Startup for Generic ARM ARMv8MML device</description>
1383 <files>
1384 <!-- include folder / device header file -->
1385 <file category="include" name="Device/ARM/ARMv8MML/Include/"/>
1386 <!-- startup / system file -->
1387 <file category="sourceC" name="Device/ARM/ARMv8MML/Source/GCC/startup_ARMv8MML.c" version="1.0.0" attr="config" condition="GCC"/>
1388 <file category="linkerScript" name="Device/ARM/ARMv8MML/Source/GCC/gcc_arm.ld" version="1.0.0" attr="config" condition="GCC"/>
1389 <file category="sourceC" name="Device/ARM/ARMv8MML/Source/system_ARMv8MML.c" version="1.0.0" attr="config"/>
1390 </files>
1391 </component>
1392
1393
1394 <!-- CMSIS-DSP component -->
1395 <component Cclass="CMSIS" Cgroup="DSP" Cversion="1.4.6" condition="CMSIS DSP">
1396 <description>CMSIS-DSP Library for Cortex-M, SC000, and SC300</description>
1397 <files>
1398 <!-- CPU independent -->
1399 <file category="doc" name="CMSIS/Documentation/DSP/html/index.html"/>
1400 <!-- <file category="header" name="CMSIS/Include/arm_common_tables.h"/> -->
1401 <file category="header" name="CMSIS/Include/arm_math.h"/>
1402 <!-- CPU and Compiler dependent -->
1403 <!-- ARMCC -->
1404 <file category="library" condition="CM0_LE_ARMCC" name="CMSIS/Lib/ARM/arm_cortexM0l_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
1405 <file category="library" condition="CM0_BE_ARMCC" name="CMSIS/Lib/ARM/arm_cortexM0b_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
1406 <file category="library" condition="CM3_LE_ARMCC" name="CMSIS/Lib/ARM/arm_cortexM3l_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
1407 <file category="library" condition="CM3_BE_ARMCC" name="CMSIS/Lib/ARM/arm_cortexM3b_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
1408 <file category="library" condition="CM4_LE_ARMCC" name="CMSIS/Lib/ARM/arm_cortexM4l_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
1409 <file category="library" condition="CM4_BE_ARMCC" name="CMSIS/Lib/ARM/arm_cortexM4b_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
1410 <file category="library" condition="CM4F_LE_ARMCC" name="CMSIS/Lib/ARM/arm_cortexM4lf_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
1411 <file category="library" condition="CM4F_BE_ARMCC" name="CMSIS/Lib/ARM/arm_cortexM4bf_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
1412 <file category="library" condition="CM7_LE_ARMCC" name="CMSIS/Lib/ARM/arm_cortexM7l_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
1413 <file category="library" condition="CM7_BE_ARMCC" name="CMSIS/Lib/ARM/arm_cortexM7b_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
1414 <file category="library" condition="CM7FSP_LE_ARMCC" name="CMSIS/Lib/ARM/arm_cortexM7lfsp_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
1415 <file category="library" condition="CM7FSP_BE_ARMCC" name="CMSIS/Lib/ARM/arm_cortexM7bfsp_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
1416 <file category="library" condition="CM7FDP_LE_ARMCC" name="CMSIS/Lib/ARM/arm_cortexM7lfdp_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
1417 <file category="library" condition="CM7FDP_BE_ARMCC" name="CMSIS/Lib/ARM/arm_cortexM7bfdp_math.lib" src="CMSIS/DSP_Lib/Source/ARM"/>
1418 <!-- GCC -->
1419 <file category="library" condition="CM0_LE_GCC" name="CMSIS/Lib/GCC/libarm_cortexM0l_math.a" src="CMSIS/DSP_Lib/Source/GCC"/>
1420 <file category="library" condition="CM3_LE_GCC" name="CMSIS/Lib/GCC/libarm_cortexM3l_math.a" src="CMSIS/DSP_Lib/Source/GCC"/>
1421 <file category="library" condition="CM4_LE_GCC" name="CMSIS/Lib/GCC/libarm_cortexM4l_math.a" src="CMSIS/DSP_Lib/Source/GCC"/>
1422 <file category="library" condition="CM4F_LE_GCC" name="CMSIS/Lib/GCC/libarm_cortexM4lf_math.a" src="CMSIS/DSP_Lib/Source/GCC"/>
1423 <file category="library" condition="CM7_LE_GCC" name="CMSIS/Lib/GCC/libarm_cortexM7l_math.a" src="CMSIS/DSP_Lib/Source/GCC"/>
1424 <file category="library" condition="CM7FSP_LE_GCC" name="CMSIS/Lib/GCC/libarm_cortexM7lfsp_math.a" src="CMSIS/DSP_Lib/Source/GCC"/>
1425 <file category="library" condition="CM7FDP_LE_GCC" name="CMSIS/Lib/GCC/libarm_cortexM7lfdp_math.a" src="CMSIS/DSP_Lib/Source/GCC"/>
1426 </files>
1427 </component>
1428
1429 <!-- CMSIS-RTOS Keil RTX component -->
Robert Rostoharef8c22c2016-09-23 16:12:18 +02001430 <component Cclass="CMSIS" Cgroup="RTOS" Csub="Keil RTX" Cversion="4.81.0" Capiversion="1.0" condition="RTOS RTX">
Martin Günther89be6522016-05-13 07:57:31 +02001431 <description>CMSIS-RTOS RTX implementation for Cortex-M, SC000, and SC300</description>
1432 <RTE_Components_h>
1433 <!-- the following content goes into file 'RTE_Components.h' -->
1434 #define RTE_CMSIS_RTOS /* CMSIS-RTOS */
1435 #define RTE_CMSIS_RTOS_RTX /* CMSIS-RTOS Keil RTX */
1436 </RTE_Components_h>
1437 <files>
1438 <!-- CPU independent -->
bruneu01f9c01952016-09-13 16:28:46 +02001439 <file category="doc" name="CMSIS/Documentation/RTOS/html/rtxImplementation.html"/>
Martin Günther89be6522016-05-13 07:57:31 +02001440 <file category="header" name="CMSIS/RTOS/RTX/INC/cmsis_os.h"/>
1441 <file category="source" attr="config" name="CMSIS/RTOS/RTX/Templates/RTX_Conf_CM.c" version="4.70.1"/>
1442
1443 <!-- RTX templates -->
1444 <file category="header" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/osObjects.h" select="CMSIS-RTOS 'main' function"/>
1445 <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/main.c" select="CMSIS-RTOS 'main' function"/>
1446 <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/MailQueue.c" select="CMSIS-RTOS Mail Queue"/>
1447 <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/MemPool.c" select="CMSIS-RTOS Memory Pool"/>
1448 <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/MsgQueue.c" select="CMSIS-RTOS Message Queue"/>
1449 <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/Mutex.c" select="CMSIS-RTOS Mutex"/>
1450 <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/Semaphore.c" select="CMSIS-RTOS Semaphore"/>
1451 <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/Thread.c" select="CMSIS-RTOS Thread"/>
1452 <file category="source" attr="template" name="CMSIS/RTOS/RTX/UserCodeTemplates/Timer.c" select="CMSIS-RTOS Timer"/>
1453 <!-- tool-chain specific template file -->
1454 <file category="source" attr="template" condition="ARMCC" name="CMSIS/RTOS/RTX/SRC/ARM/SVC_Table.s" select="CMSIS-RTOS User SVC"/>
1455 <file category="source" attr="template" condition="GCC" name="CMSIS/RTOS/RTX/SRC/GCC/SVC_Table.S" select="CMSIS-RTOS User SVC"/>
1456 <file category="source" attr="template" condition="IAR" name="CMSIS/RTOS/RTX/SRC/IAR/SVC_Table.s" select="CMSIS-RTOS User SVC"/>
1457
1458 <!-- CPU and Compiler dependent -->
1459 <!-- ARMCC -->
1460 <file category="library" condition="CM0_LE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM0.lib" src="CMSIS/RTOS/RTX/SRC/ARM"/>
1461 <file category="library" condition="CM0_BE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM0_B.lib" src="CMSIS/RTOS/RTX/SRC/ARM"/>
1462 <file category="library" condition="CM3_LE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3.lib" src="CMSIS/RTOS/RTX/SRC/ARM"/>
1463 <file category="library" condition="CM3_BE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3_B.lib" src="CMSIS/RTOS/RTX/SRC/ARM"/>
1464 <file category="library" condition="CM4_LE_ARMCC_STD" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3.lib" src="CMSIS/RTOS/RTX/SRC/ARM"/>
1465 <file category="library" condition="CM4_LE_ARMCC_IFX" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3_IFX.lib" src="CMSIS/RTOS/RTX/SRC/ARM"/>
1466 <file category="library" condition="CM4_BE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3_B.lib" src="CMSIS/RTOS/RTX/SRC/ARM"/>
1467 <file category="library" condition="CM4F_LE_ARMCC_STD" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM4.lib" src="CMSIS/RTOS/RTX/SRC/ARM"/>
1468 <file category="library" condition="CM4F_LE_ARMCC_IFX" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM4_IFX.lib" src="CMSIS/RTOS/RTX/SRC/ARM"/>
1469 <file category="library" condition="CM4F_BE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM4_B.lib" src="CMSIS/RTOS/RTX/SRC/ARM"/>
1470 <file category="library" condition="CM7_LE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3.lib" src="CMSIS/RTOS/RTX/SRC/ARM"/>
1471 <file category="library" condition="CM7_BE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM3_B.lib" src="CMSIS/RTOS/RTX/SRC/ARM"/>
1472 <file category="library" condition="CM7F_LE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM4.lib" src="CMSIS/RTOS/RTX/SRC/ARM"/>
1473 <file category="library" condition="CM7F_BE_ARMCC" name="CMSIS/RTOS/RTX/LIB/ARM/RTX_CM4_B.lib" src="CMSIS/RTOS/RTX/SRC/ARM"/>
1474 <!-- GCC -->
1475 <file category="library" condition="CM0_LE_GCC" name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM0.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
1476 <file category="library" condition="CM0_BE_GCC" name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM0_B.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
1477 <file category="library" condition="CM3_LE_GCC" name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
1478 <file category="library" condition="CM3_BE_GCC" name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3_B.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
1479 <file category="library" condition="CM4_LE_GCC_STD" name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
1480 <file category="library" condition="CM4_LE_GCC_IFX" name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3_IFX.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
1481 <file category="library" condition="CM4_BE_GCC" name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3_B.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
1482 <file category="library" condition="CM4F_LE_GCC_STD" name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM4.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
1483 <file category="library" condition="CM4F_LE_GCC_IFX" name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM4_IFX.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
1484 <file category="library" condition="CM4F_BE_GCC" name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM4_B.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
1485 <file category="library" condition="CM7_LE_GCC" name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
1486 <file category="library" condition="CM7_BE_GCC" name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM3_B.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
1487 <file category="library" condition="CM7F_LE_GCC" name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM4.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
1488 <file category="library" condition="CM7F_BE_GCC" name="CMSIS/RTOS/RTX/LIB/GCC/libRTX_CM4_B.a" src="CMSIS/RTOS/RTX/SRC/GCC"/>
1489 <!-- IAR -->
1490 <file category="library" condition="CM0_LE_IAR" name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM0.a" src="CMSIS/RTOS/RTX/SRC/IAR"/>
1491 <file category="library" condition="CM0_BE_IAR" name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM0_B.a" src="CMSIS/RTOS/RTX/SRC/IAR"/>
1492 <file category="library" condition="CM3_LE_IAR" name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM3.a" src="CMSIS/RTOS/RTX/SRC/IAR"/>
1493 <file category="library" condition="CM3_BE_IAR" name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM3_B.a" src="CMSIS/RTOS/RTX/SRC/IAR"/>
1494 <file category="library" condition="CM4_LE_IAR" name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM3.a" src="CMSIS/RTOS/RTX/SRC/IAR"/>
1495 <file category="library" condition="CM4_BE_IAR" name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM3_B.a" src="CMSIS/RTOS/RTX/SRC/IAR"/>
1496 <file category="library" condition="CM4F_LE_IAR" name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM4.a" src="CMSIS/RTOS/RTX/SRC/IAR"/>
1497 <file category="library" condition="CM4F_BE_IAR" name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM4_B.a" src="CMSIS/RTOS/RTX/SRC/IAR"/>
1498 <file category="library" condition="CM7_LE_IAR" name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM3.a" src="CMSIS/RTOS/RTX/SRC/IAR"/>
1499 <file category="library" condition="CM7_BE_IAR" name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM3_B.a" src="CMSIS/RTOS/RTX/SRC/IAR"/>
1500 <file category="library" condition="CM7F_LE_IAR" name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM4.a" src="CMSIS/RTOS/RTX/SRC/IAR"/>
1501 <file category="library" condition="CM7F_BE_IAR" name="CMSIS/RTOS/RTX/LIB/IAR/RTX_CM4_B.a" src="CMSIS/RTOS/RTX/SRC/IAR"/>
1502 </files>
1503 </component>
Robert Rostohar4868c882016-07-01 23:10:03 +02001504
1505 <!-- CMSIS-RTOS Keil RTX5 component -->
Robert Rostoharef8c22c2016-09-23 16:12:18 +02001506 <component Cclass="CMSIS" Cgroup="RTOS" Csub="Keil RTX5" Cversion="5.0.0-Alpha" Capiversion="1.0" condition="RTOS RTX5">
Robert Rostohar1e9866f2016-07-06 22:19:58 +02001507 <description>CMSIS-RTOS RTX5 implementation for Cortex-M, SC000, and SC300</description>
Robert Rostohar4868c882016-07-01 23:10:03 +02001508 <RTE_Components_h>
1509 <!-- the following content goes into file 'RTE_Components.h' -->
1510 #define RTE_CMSIS_RTOS /* CMSIS-RTOS */
Robert Rostohar1e9866f2016-07-06 22:19:58 +02001511 #define RTE_CMSIS_RTOS_RTX5 /* CMSIS-RTOS Keil RTX5 */
1512 </RTE_Components_h>
1513 <files>
1514 <!-- RTX header file -->
1515 <file category="header" name="CMSIS/RTOS2/RTX/Include1/cmsis_os.h"/>
1516 <!-- RTX compatibility module for API V1 -->
1517 <file category="source" name="CMSIS/RTOS2/RTX/Library/cmsis_os1.c"/>
1518 </files>
1519 </component>
1520
1521 <!-- CMSIS-RTOS2 Keil RTX5 component -->
Robert Rostoharef8c22c2016-09-23 16:12:18 +02001522 <component Cclass="CMSIS" Cgroup="RTOS2" Csub="Keil RTX5" Cvariant="Release" Cversion="5.0.0-Alpha" Capiversion="2.0" condition="RTOS2 RTX5">
Robert Rostohar1e9866f2016-07-06 22:19:58 +02001523 <description>CMSIS-RTOS2 RTX5 implementation for Cortex-M, SC000, and SC300</description>
1524 <RTE_Components_h>
1525 <!-- the following content goes into file 'RTE_Components.h' -->
1526 #define RTE_CMSIS_RTOS2 /* CMSIS-RTOS2 */
1527 #define RTE_CMSIS_RTOS2_RTX5 /* CMSIS-RTOS2 Keil RTX5 */
Robert Rostohar4868c882016-07-01 23:10:03 +02001528 </RTE_Components_h>
1529 <files>
1530 <!-- RTX documentation -->
Martin Günther0ffe8f92016-08-24 11:43:05 +02001531 <file category="doc" name="CMSIS/Documentation/RTOS2/html/rtx5_impl.html"/>
Robert Rostohar4868c882016-07-01 23:10:03 +02001532
1533 <!-- RTX header files -->
Robert Rostohareefdc5a2016-07-05 07:25:38 +02001534 <file category="header" name="CMSIS/RTOS2/Include/cmsis_os2.h"/>
Robert Rostohar4868c882016-07-01 23:10:03 +02001535 <file category="header" name="CMSIS/RTOS2/RTX/Include/rtx_os.h"/>
1536
1537 <!-- RTX configuration -->
1538 <file category="source" attr="config" name="CMSIS/RTOS2/RTX/Config/RTX_Config.c" version="5.0.0"/>
1539
1540 <!-- RTX templates -->
1541 <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/main.c" select="CMSIS-RTOS 'main' function"/>
1542 <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Source/user_svc.c" select="CMSIS-RTOS User SVC"/>
Matthias Hertelb73eaf32016-07-22 15:18:56 +02001543 <file category="other" name="CMSIS/RTOS2/RTX/RTX5.scvd"/>
Martin Günther0ffe8f92016-08-24 11:43:05 +02001544
Robert Rostohar4868c882016-07-01 23:10:03 +02001545 <!-- RTX libraries (CPU and Compiler dependent) -->
1546 <!-- ARMCC -->
1547 <file category="library" condition="CM0_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_CM0.lib" src="CMSIS/RTOS2/RTX/Source"/>
1548 <file category="library" condition="CM3_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_CM3.lib" src="CMSIS/RTOS2/RTX/Source"/>
1549 <file category="library" condition="CM4_LE_ARMCC_STD" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_CM3.lib" src="CMSIS/RTOS2/RTX/Source"/>
1550 <file category="library" condition="CM4F_LE_ARMCC_STD" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_CM4F.lib" src="CMSIS/RTOS2/RTX/Source"/>
1551 <file category="library" condition="CM7_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_CM3.lib" src="CMSIS/RTOS2/RTX/Source"/>
1552 <file category="library" condition="CM7F_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_CM4F.lib" src="CMSIS/RTOS2/RTX/Source"/>
1553 <!-- GCC -->
1554 <file category="library" condition="CM0_LE_GCC" name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_CM0.a" src="CMSIS/RTOS2/RTX/Source"/>
1555 <file category="library" condition="CM3_LE_GCC" name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_CM3.a" src="CMSIS/RTOS2/RTX/Source"/>
1556 <file category="library" condition="CM4_LE_GCC_STD" name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_CM3.a" src="CMSIS/RTOS2/RTX/Source"/>
1557 <file category="library" condition="CM4F_LE_GCC_STD" name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_CM4F.a" src="CMSIS/RTOS2/RTX/Source"/>
1558 <file category="library" condition="CM7_LE_GCC" name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_CM3.a" src="CMSIS/RTOS2/RTX/Source"/>
1559 <file category="library" condition="CM7F_LE_GCC" name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_CM4F.a" src="CMSIS/RTOS2/RTX/Source"/>
1560 </files>
1561 </component>
Robert Rostoharef8c22c2016-09-23 16:12:18 +02001562 <component Cclass="CMSIS" Cgroup="RTOS2" Csub="Keil RTX5" Cvariant="Release" Cversion="5.0.0-Alpha" Capiversion="2.0" condition="RTOS2 RTX5 ARMv8M">
1563 <description>CMSIS-RTOS2 RTX5 implementation for ARMv8-M</description>
1564 <RTE_Components_h>
1565 <!-- the following content goes into file 'RTE_Components.h' -->
1566 #define RTE_CMSIS_RTOS2 /* CMSIS-RTOS2 */
1567 #define RTE_CMSIS_RTOS2_RTX5 /* CMSIS-RTOS2 Keil RTX5 */
1568 </RTE_Components_h>
1569 <files>
1570 <!-- RTX documentation -->
1571 <file category="doc" name="CMSIS/Documentation/RTOS2/html/rtx5_impl.html"/>
1572
1573 <!-- RTX header files -->
1574 <file category="header" name="CMSIS/RTOS2/Include/cmsis_os2.h"/>
1575 <file category="header" name="CMSIS/RTOS2/RTX/Include/rtx_os.h"/>
1576
1577 <!-- RTX configuration -->
1578 <file category="source" attr="config" name="CMSIS/RTOS2/RTX/Config/RTX_Config.c" version="5.0.0"/>
1579
1580 <!-- RTX templates -->
1581 <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/main.c" select="CMSIS-RTOS 'main' function"/>
1582 <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Source/user_svc.c" select="CMSIS-RTOS User SVC"/>
1583 <file category="other" name="CMSIS/RTOS2/RTX/RTX5.scvd"/>
1584
1585 <!-- RTX libraries (CPU and Compiler dependent) -->
1586 <!-- ARMCC -->
Robert Rostohar2a0fd6d2016-09-28 13:53:18 +02001587 <file category="library" condition="ARMv8MBL_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MB.lib" src="CMSIS/RTOS2/RTX/Source"/>
1588 <file category="library" condition="ARMv8MML_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MM.lib" src="CMSIS/RTOS2/RTX/Source"/>
1589 <file category="library" condition="ARMv8MML_FP_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MMF.lib" src="CMSIS/RTOS2/RTX/Source"/>
1590 <!-- GCC -->
1591 <file category="library" condition="ARMv8MBL_LE_GCC" name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MB.a" src="CMSIS/RTOS2/RTX/Source"/>
1592 <file category="library" condition="ARMv8MML_LE_GCC" name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MM.a" src="CMSIS/RTOS2/RTX/Source"/>
1593 <file category="library" condition="ARMv8MML_FP_LE_GCC" name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MMF.a" src="CMSIS/RTOS2/RTX/Source"/>
Robert Rostoharef8c22c2016-09-23 16:12:18 +02001594 </files>
1595 </component>
1596 <component Cclass="CMSIS" Cgroup="RTOS2" Csub="Keil RTX5" Cvariant="Release NS" Cversion="5.0.0-Alpha" Capiversion="2.0" condition="RTOS2 RTX5 ARMv8M">
Robert Rostoharb240dc82016-09-23 16:46:39 +02001597 <description>CMSIS-RTOS2 RTX5 implementation for ARMv8-M Non-Secure Domain</description>
Robert Rostoharef8c22c2016-09-23 16:12:18 +02001598 <RTE_Components_h>
1599 <!-- the following content goes into file 'RTE_Components.h' -->
1600 #define RTE_CMSIS_RTOS2 /* CMSIS-RTOS2 */
1601 #define RTE_CMSIS_RTOS2_RTX5 /* CMSIS-RTOS2 Keil RTX5 */
1602 </RTE_Components_h>
1603 <files>
1604 <!-- RTX documentation -->
1605 <file category="doc" name="CMSIS/Documentation/RTOS2/html/rtx5_impl.html"/>
1606
1607 <!-- RTX header files -->
1608 <file category="header" name="CMSIS/RTOS2/Include/cmsis_os2.h"/>
1609 <file category="header" name="CMSIS/RTOS2/RTX/Include/rtx_os.h"/>
1610
1611 <!-- RTX configuration -->
1612 <file category="source" attr="config" name="CMSIS/RTOS2/RTX/Config/RTX_Config.c" version="5.0.0"/>
1613
1614 <!-- RTX templates -->
1615 <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Template/main.c" select="CMSIS-RTOS 'main' function"/>
1616 <file category="source" attr="template" name="CMSIS/RTOS2/RTX/Source/user_svc.c" select="CMSIS-RTOS User SVC"/>
1617 <file category="other" name="CMSIS/RTOS2/RTX/RTX5.scvd"/>
1618
1619 <!-- RTX libraries (CPU and Compiler dependent) -->
1620 <!-- ARMCC -->
Robert Rostohar2a0fd6d2016-09-28 13:53:18 +02001621 <file category="library" condition="ARMv8MBL_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MBN.lib" src="CMSIS/RTOS2/RTX/Source"/>
1622 <file category="library" condition="ARMv8MML_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MMN.lib" src="CMSIS/RTOS2/RTX/Source"/>
1623 <file category="library" condition="ARMv8MML_FP_LE_ARMCC" name="CMSIS/RTOS2/RTX/Library/ARM/RTX_V8MMFN.lib" src="CMSIS/RTOS2/RTX/Source"/>
1624 <!-- GCC -->
1625 <file category="library" condition="ARMv8MBL_LE_GCC" name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MBN.a" src="CMSIS/RTOS2/RTX/Source"/>
1626 <file category="library" condition="ARMv8MML_LE_GCC" name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MMN.a" src="CMSIS/RTOS2/RTX/Source"/>
1627 <file category="library" condition="ARMv8MML_FP_LE_GCC" name="CMSIS/RTOS2/RTX/Library/GCC/libRTX_V8MMFN.a" src="CMSIS/RTOS2/RTX/Source"/>
Robert Rostoharef8c22c2016-09-23 16:12:18 +02001628 </files>
1629 </component>
1630
Martin Günther89be6522016-05-13 07:57:31 +02001631 </components>
1632
1633 <boards>
1634 <board name="uVision Simulator" vendor="Keil">
1635 <description>uVision Simulator</description>
1636 <mountedDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM0"/>
1637 <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM0P"/>
1638 <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM3"/>
1639 <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM4_FP"/>
1640 <compatibleDevice deviceIndex="0" Dvendor="ARM:82" Dname="ARMCM7_DP"/>
1641 </board>
1642 </boards>
1643
1644 <examples>
1645 <example name="DSP_Lib Class Marks example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_class_marks_example">
1646 <description>DSP_Lib Class Marks example</description>
1647 <board name="uVision Simulator" vendor="Keil"/>
1648 <project>
1649 <environment name="uv" load="arm_class_marks_example.uvprojx"/>
1650 </project>
1651 <attributes>
1652 <component Cclass="CMSIS" Cgroup="CORE"/>
1653 <component Cclass="CMSIS" Cgroup="DSP"/>
1654 <component Cclass="Device" Cgroup="Startup"/>
1655 <category>Getting Started</category>
1656 </attributes>
1657 </example>
1658
1659 <example name="DSP_Lib Convolution example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_convolution_example">
1660 <description>DSP_Lib Convolution example</description>
1661 <board name="uVision Simulator" vendor="Keil"/>
1662 <project>
1663 <environment name="uv" load="arm_convolution_example.uvprojx"/>
1664 </project>
1665 <attributes>
1666 <component Cclass="CMSIS" Cgroup="CORE"/>
1667 <component Cclass="CMSIS" Cgroup="DSP"/>
1668 <component Cclass="Device" Cgroup="Startup"/>
1669 <category>Getting Started</category>
1670 </attributes>
1671 </example>
1672
1673 <example name="DSP_Lib Dotproduct example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_dotproduct_example">
1674 <description>DSP_Lib Dotproduct example</description>
1675 <board name="uVision Simulator" vendor="Keil"/>
1676 <project>
1677 <environment name="uv" load="arm_dotproduct_example.uvprojx"/>
1678 </project>
1679 <attributes>
1680 <component Cclass="CMSIS" Cgroup="CORE"/>
1681 <component Cclass="CMSIS" Cgroup="DSP"/>
1682 <component Cclass="Device" Cgroup="Startup"/>
1683 <category>Getting Started</category>
1684 </attributes>
1685 </example>
1686
1687 <example name="DSP_Lib FFT Bin example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_fft_bin_example">
1688 <description>DSP_Lib FFT Bin example</description>
1689 <board name="uVision Simulator" vendor="Keil"/>
1690 <project>
1691 <environment name="uv" load="arm_fft_bin_example.uvprojx"/>
1692 </project>
1693 <attributes>
1694 <component Cclass="CMSIS" Cgroup="CORE"/>
1695 <component Cclass="CMSIS" Cgroup="DSP"/>
1696 <component Cclass="Device" Cgroup="Startup"/>
1697 <category>Getting Started</category>
1698 </attributes>
1699 </example>
1700
1701 <example name="DSP_Lib FIR example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_fir_example">
1702 <description>DSP_Lib FIR example</description>
1703 <board name="uVision Simulator" vendor="Keil"/>
1704 <project>
1705 <environment name="uv" load="arm_fir_example.uvprojx"/>
1706 </project>
1707 <attributes>
1708 <component Cclass="CMSIS" Cgroup="CORE"/>
1709 <component Cclass="CMSIS" Cgroup="DSP"/>
1710 <component Cclass="Device" Cgroup="Startup"/>
1711 <category>Getting Started</category>
1712 </attributes>
1713 </example>
1714
1715 <example name="DSP_Lib Graphic Equalizer example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_graphic_equalizer_example">
1716 <description>DSP_Lib Graphic Equalizer example</description>
1717 <board name="uVision Simulator" vendor="Keil"/>
1718 <project>
1719 <environment name="uv" load="arm_graphic_equalizer_example.uvprojx"/>
1720 </project>
1721 <attributes>
1722 <component Cclass="CMSIS" Cgroup="CORE"/>
1723 <component Cclass="CMSIS" Cgroup="DSP"/>
1724 <component Cclass="Device" Cgroup="Startup"/>
1725 <category>Getting Started</category>
1726 </attributes>
1727 </example>
1728
1729 <example name="DSP_Lib Linear Interpolation example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_linear_interp_example">
1730 <description>DSP_Lib Linear Interpolation example</description>
1731 <board name="uVision Simulator" vendor="Keil"/>
1732 <project>
1733 <environment name="uv" load="arm_linear_interp_example.uvprojx"/>
1734 </project>
1735 <attributes>
1736 <component Cclass="CMSIS" Cgroup="CORE"/>
1737 <component Cclass="CMSIS" Cgroup="DSP"/>
1738 <component Cclass="Device" Cgroup="Startup"/>
1739 <category>Getting Started</category>
1740 </attributes>
1741 </example>
1742
1743 <example name="DSP_Lib Matrix example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_matrix_example">
1744 <description>DSP_Lib Matrix example</description>
1745 <board name="uVision Simulator" vendor="Keil"/>
1746 <project>
1747 <environment name="uv" load="arm_matrix_example.uvprojx"/>
1748 </project>
1749 <attributes>
1750 <component Cclass="CMSIS" Cgroup="CORE"/>
1751 <component Cclass="CMSIS" Cgroup="DSP"/>
1752 <component Cclass="Device" Cgroup="Startup"/>
1753 <category>Getting Started</category>
1754 </attributes>
1755 </example>
1756
1757 <example name="DSP_Lib Signal Convergence example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_signal_converge_example">
1758 <description>DSP_Lib Signal Convergence example</description>
1759 <board name="uVision Simulator" vendor="Keil"/>
1760 <project>
1761 <environment name="uv" load="arm_signal_converge_example.uvprojx"/>
1762 </project>
1763 <attributes>
1764 <component Cclass="CMSIS" Cgroup="CORE"/>
1765 <component Cclass="CMSIS" Cgroup="DSP"/>
1766 <component Cclass="Device" Cgroup="Startup"/>
1767 <category>Getting Started</category>
1768 </attributes>
1769 </example>
1770
1771 <example name="DSP_Lib Sinus/Cosinus example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_sin_cos_example">
1772 <description>DSP_Lib Sinus/Cosinus example</description>
1773 <board name="uVision Simulator" vendor="Keil"/>
1774 <project>
1775 <environment name="uv" load="arm_sin_cos_example.uvprojx"/>
1776 </project>
1777 <attributes>
1778 <component Cclass="CMSIS" Cgroup="CORE"/>
1779 <component Cclass="CMSIS" Cgroup="DSP"/>
1780 <component Cclass="Device" Cgroup="Startup"/>
1781 <category>Getting Started</category>
1782 </attributes>
1783 </example>
1784
1785 <example name="DSP_Lib Variance example" doc="Abstract.txt" folder="CMSIS/DSP_Lib/Examples/ARM/arm_variance_example">
1786 <description>DSP_Lib Variance example</description>
1787 <board name="uVision Simulator" vendor="Keil"/>
1788 <project>
1789 <environment name="uv" load="arm_variance_example.uvprojx"/>
1790 </project>
1791 <attributes>
1792 <component Cclass="CMSIS" Cgroup="CORE"/>
1793 <component Cclass="CMSIS" Cgroup="DSP"/>
1794 <component Cclass="Device" Cgroup="Startup"/>
1795 <category>Getting Started</category>
1796 </attributes>
1797 </example>
Martin Günther0ffe8f92016-08-24 11:43:05 +02001798
Robert Rostoharef8c22c2016-09-23 16:12:18 +02001799 <example name="CMSIS-RTOS2 Blinky" doc="Abstract.txt" folder="CMSIS/RTOS2/RTX/Examples/Simulation/RTX5_Blinky">
Matthias Hertelb73eaf32016-07-22 15:18:56 +02001800 <description>CMSIS-RTOS2 Blinky example</description>
1801 <board name="uVision Simulator" vendor="Keil"/>
1802 <project>
1803 <environment name="uv" load="Blinky.uvprojx"/>
1804 </project>
1805 <attributes>
1806 <component Cclass="CMSIS" Cgroup="CORE"/>
1807 <component Cclass="CMSIS" Cgroup="RTOS2"/>
1808 <component Cclass="Device" Cgroup="Startup"/>
1809 <category>Getting Started</category>
1810 </attributes>
1811 </example>
Martin Günther0ffe8f92016-08-24 11:43:05 +02001812
Martin Günther89be6522016-05-13 07:57:31 +02001813 </examples>
1814
1815</package>