blob: 66753ed7dbbce1d51f419aa1230c5df1efd6ac63 [file] [log] [blame]
Dan Handley4def07d2018-03-01 18:44:00 +00001Trusted Firmware-A User Guide
2=============================
Douglas Raillard6f625742017-06-28 15:23:03 +01003
4
5.. section-numbering::
6 :suffix: .
7
8.. contents::
9
Dan Handley4def07d2018-03-01 18:44:00 +000010This document describes how to build Trusted Firmware-A (TF-A) and run it with a
Douglas Raillard6f625742017-06-28 15:23:03 +010011tested set of other software components using defined configurations on the Juno
Dan Handley4def07d2018-03-01 18:44:00 +000012Arm development platform and Arm Fixed Virtual Platform (FVP) models. It is
Douglas Raillard6f625742017-06-28 15:23:03 +010013possible to use other software components, configurations and platforms but that
14is outside the scope of this document.
15
16This document assumes that the reader has previous experience running a fully
17bootable Linux software stack on Juno or FVP using the prebuilt binaries and
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +010018filesystems provided by `Linaro`_. Further information may be found in the
19`Linaro instructions`_. It also assumes that the user understands the role of
20the different software components required to boot a Linux system:
Douglas Raillard6f625742017-06-28 15:23:03 +010021
22- Specific firmware images required by the platform (e.g. SCP firmware on Juno)
23- Normal world bootloader (e.g. UEFI or U-Boot)
24- Device tree
25- Linux kernel image
26- Root filesystem
27
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +010028This document also assumes that the user is familiar with the `FVP models`_ and
Douglas Raillard6f625742017-06-28 15:23:03 +010029the different command line options available to launch the model.
30
31This document should be used in conjunction with the `Firmware Design`_.
32
33Host machine requirements
34-------------------------
35
36The minimum recommended machine specification for building the software and
37running the FVP models is a dual-core processor running at 2GHz with 12GB of
38RAM. For best performance, use a machine with a quad-core processor running at
392.6GHz with 16GB of RAM.
40
Joel Huttonbf7008a2018-03-19 11:59:57 +000041The software has been tested on Ubuntu 16.04 LTS (64-bit). Packages used for
Douglas Raillard6f625742017-06-28 15:23:03 +010042building the software were installed from that distribution unless otherwise
43specified.
44
45The software has also been built on Windows 7 Enterprise SP1, using CMD.EXE,
David Cunado31f2f792017-06-29 12:01:33 +010046Cygwin, and Msys (MinGW) shells, using version 5.3.1 of the GNU toolchain.
Douglas Raillard6f625742017-06-28 15:23:03 +010047
48Tools
49-----
50
Dan Handley4def07d2018-03-01 18:44:00 +000051Install the required packages to build TF-A with the following command:
Douglas Raillard6f625742017-06-28 15:23:03 +010052
53::
54
Sathees Balyabefcbdf2018-07-10 14:46:51 +010055 sudo apt-get install device-tree-compiler build-essential gcc make git libssl-dev
Douglas Raillard6f625742017-06-28 15:23:03 +010056
David Cunadoeb19da92017-12-19 16:33:25 +000057TF-A has been tested with Linaro Release 18.04.
David Cunado31f2f792017-06-29 12:01:33 +010058
Douglas Raillard6f625742017-06-28 15:23:03 +010059Download and install the AArch32 or AArch64 little-endian GCC cross compiler.
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +010060The `Linaro Release Notes`_ documents which version of the compiler to use for a
61given Linaro Release. Also, these `Linaro instructions`_ provide further
62guidance and a script, which can be used to download Linaro deliverables
63automatically.
Douglas Raillard6f625742017-06-28 15:23:03 +010064
Roberto Vargas00b7db32018-04-16 15:43:26 +010065Optionally, TF-A can be built using clang version 4.0 or newer or Arm
66Compiler 6. See instructions below on how to switch the default compiler.
Douglas Raillard6f625742017-06-28 15:23:03 +010067
68In addition, the following optional packages and tools may be needed:
69
Sathees Balya2eadd342018-08-17 10:22:01 +010070- ``device-tree-compiler`` (dtc) package if you need to rebuild the Flattened Device
71 Tree (FDT) source files (``.dts`` files) provided with this software. The
72 version of dtc must be 1.4.6 or above.
Douglas Raillard6f625742017-06-28 15:23:03 +010073
Dan Handley4def07d2018-03-01 18:44:00 +000074- For debugging, Arm `Development Studio 5 (DS-5)`_.
Douglas Raillard6f625742017-06-28 15:23:03 +010075
Antonio Nino Diaz6feb9e82017-05-23 11:49:22 +010076- To create and modify the diagram files included in the documentation, `Dia`_.
77 This tool can be found in most Linux distributions. Inkscape is needed to
Antonio Nino Diaz8fd9d4d2018-08-08 16:28:43 +010078 generate the actual \*.png files.
Antonio Nino Diaz6feb9e82017-05-23 11:49:22 +010079
Dan Handley4def07d2018-03-01 18:44:00 +000080Getting the TF-A source code
81----------------------------
Douglas Raillard6f625742017-06-28 15:23:03 +010082
Dan Handley4def07d2018-03-01 18:44:00 +000083Download the TF-A source code from Github:
Douglas Raillard6f625742017-06-28 15:23:03 +010084
85::
86
87 git clone https://github.com/ARM-software/arm-trusted-firmware.git
88
Paul Beesley93fbc712019-01-21 12:06:24 +000089Checking source code style
90~~~~~~~~~~~~~~~~~~~~~~~~~~
91
92Trusted Firmware follows the `Linux Coding Style`_ . When making changes to the
93source, for submission to the project, the source must be in compliance with
94this style guide.
95
96Additional, project-specific guidelines are defined in the `Trusted Firmware-A
97Coding Guidelines`_ document.
98
99To assist with coding style compliance, the project Makefile contains two
100targets which both utilise the `checkpatch.pl` script that ships with the Linux
101source tree. The project also defines certain *checkpatch* options in the
102``.checkpatch.conf`` file in the top-level directory.
103
104**Note:** Checkpatch errors will gate upstream merging of pull requests.
105Checkpatch warnings will not gate merging but should be reviewed and fixed if
106possible.
107
108To check the entire source tree, you must first download copies of
109``checkpatch.pl``, ``spelling.txt`` and ``const_structs.checkpatch`` available
110in the `Linux master tree`_ *scripts* directory, then set the ``CHECKPATCH``
111environment variable to point to ``checkpatch.pl`` (with the other 2 files in
112the same directory) and build the `checkcodebase` target:
113
114::
115
116 make CHECKPATCH=<path-to-linux>/linux/scripts/checkpatch.pl checkcodebase
117
118To just check the style on the files that differ between your local branch and
119the remote master, use:
120
121::
122
123 make CHECKPATCH=<path-to-linux>/linux/scripts/checkpatch.pl checkpatch
124
125If you wish to check your patch against something other than the remote master,
126set the ``BASE_COMMIT`` variable to your desired branch. By default, ``BASE_COMMIT``
127is set to ``origin/master``.
128
Dan Handley4def07d2018-03-01 18:44:00 +0000129Building TF-A
130-------------
Douglas Raillard6f625742017-06-28 15:23:03 +0100131
Dan Handley4def07d2018-03-01 18:44:00 +0000132- Before building TF-A, the environment variable ``CROSS_COMPILE`` must point
133 to the Linaro cross compiler.
Douglas Raillard6f625742017-06-28 15:23:03 +0100134
135 For AArch64:
136
137 ::
138
139 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
140
141 For AArch32:
142
143 ::
144
145 export CROSS_COMPILE=<path-to-aarch32-gcc>/bin/arm-linux-gnueabihf-
146
Roberto Vargas4a98f0e2018-04-23 08:38:12 +0100147 It is possible to build TF-A using Clang or Arm Compiler 6. To do so
148 ``CC`` needs to point to the clang or armclang binary, which will
149 also select the clang or armclang assembler. Be aware that the
150 GNU linker is used by default. In case of being needed the linker
Paul Beesley8aabea32019-01-11 18:26:51 +0000151 can be overridden using the ``LD`` variable. Clang linker version 6 is
Roberto Vargas4a98f0e2018-04-23 08:38:12 +0100152 known to work with TF-A.
153
154 In both cases ``CROSS_COMPILE`` should be set as described above.
Douglas Raillard6f625742017-06-28 15:23:03 +0100155
Dan Handley4def07d2018-03-01 18:44:00 +0000156 Arm Compiler 6 will be selected when the base name of the path assigned
Douglas Raillard6f625742017-06-28 15:23:03 +0100157 to ``CC`` matches the string 'armclang'.
158
Dan Handley4def07d2018-03-01 18:44:00 +0000159 For AArch64 using Arm Compiler 6:
Douglas Raillard6f625742017-06-28 15:23:03 +0100160
161 ::
162
163 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
164 make CC=<path-to-armclang>/bin/armclang PLAT=<platform> all
165
166 Clang will be selected when the base name of the path assigned to ``CC``
167 contains the string 'clang'. This is to allow both clang and clang-X.Y
168 to work.
169
170 For AArch64 using clang:
171
172 ::
173
174 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
175 make CC=<path-to-clang>/bin/clang PLAT=<platform> all
176
Dan Handley4def07d2018-03-01 18:44:00 +0000177- Change to the root directory of the TF-A source tree and build.
Douglas Raillard6f625742017-06-28 15:23:03 +0100178
179 For AArch64:
180
181 ::
182
183 make PLAT=<platform> all
184
185 For AArch32:
186
187 ::
188
189 make PLAT=<platform> ARCH=aarch32 AARCH32_SP=sp_min all
190
191 Notes:
192
193 - If ``PLAT`` is not specified, ``fvp`` is assumed by default. See the
194 `Summary of build options`_ for more information on available build
195 options.
196
197 - (AArch32 only) Currently only ``PLAT=fvp`` is supported.
198
199 - (AArch32 only) ``AARCH32_SP`` is the AArch32 EL3 Runtime Software and it
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +0100200 corresponds to the BL32 image. A minimal ``AARCH32_SP``, sp_min, is
Dan Handley4def07d2018-03-01 18:44:00 +0000201 provided by TF-A to demonstrate how PSCI Library can be integrated with
202 an AArch32 EL3 Runtime Software. Some AArch32 EL3 Runtime Software may
203 include other runtime services, for example Trusted OS services. A guide
204 to integrate PSCI library with AArch32 EL3 Runtime Software can be found
205 `here`_.
Douglas Raillard6f625742017-06-28 15:23:03 +0100206
207 - (AArch64 only) The TSP (Test Secure Payload), corresponding to the BL32
208 image, is not compiled in by default. Refer to the
209 `Building the Test Secure Payload`_ section below.
210
211 - By default this produces a release version of the build. To produce a
212 debug version instead, refer to the "Debugging options" section below.
213
214 - The build process creates products in a ``build`` directory tree, building
215 the objects and binaries for each boot loader stage in separate
216 sub-directories. The following boot loader binary files are created
217 from the corresponding ELF files:
218
219 - ``build/<platform>/<build-type>/bl1.bin``
220 - ``build/<platform>/<build-type>/bl2.bin``
221 - ``build/<platform>/<build-type>/bl31.bin`` (AArch64 only)
222 - ``build/<platform>/<build-type>/bl32.bin`` (mandatory for AArch32)
223
224 where ``<platform>`` is the name of the chosen platform and ``<build-type>``
225 is either ``debug`` or ``release``. The actual number of images might differ
226 depending on the platform.
227
228- Build products for a specific build variant can be removed using:
229
230 ::
231
232 make DEBUG=<D> PLAT=<platform> clean
233
234 ... where ``<D>`` is ``0`` or ``1``, as specified when building.
235
236 The build tree can be removed completely using:
237
238 ::
239
240 make realclean
241
242Summary of build options
243~~~~~~~~~~~~~~~~~~~~~~~~
244
Dan Handley4def07d2018-03-01 18:44:00 +0000245The TF-A build system supports the following build options. Unless mentioned
246otherwise, these options are expected to be specified at the build command
247line and are not to be modified in any component makefiles. Note that the
248build system doesn't track dependency for build options. Therefore, if any of
249the build options are changed from a previous build, a clean build must be
Douglas Raillard6f625742017-06-28 15:23:03 +0100250performed.
251
252Common build options
253^^^^^^^^^^^^^^^^^^^^
254
Antonio Nino Diaz8fd9d4d2018-08-08 16:28:43 +0100255- ``AARCH32_INSTRUCTION_SET``: Choose the AArch32 instruction set that the
256 compiler should use. Valid values are T32 and A32. It defaults to T32 due to
257 code having a smaller resulting size.
258
Douglas Raillard6f625742017-06-28 15:23:03 +0100259- ``AARCH32_SP`` : Choose the AArch32 Secure Payload component to be built as
260 as the BL32 image when ``ARCH=aarch32``. The value should be the path to the
261 directory containing the SP source, relative to the ``bl32/``; the directory
262 is expected to contain a makefile called ``<aarch32_sp-value>.mk``.
263
Dan Handley4def07d2018-03-01 18:44:00 +0000264- ``ARCH`` : Choose the target build architecture for TF-A. It can take either
265 ``aarch64`` or ``aarch32`` as values. By default, it is defined to
266 ``aarch64``.
Douglas Raillard6f625742017-06-28 15:23:03 +0100267
Dan Handley4def07d2018-03-01 18:44:00 +0000268- ``ARM_ARCH_MAJOR``: The major version of Arm Architecture to target when
269 compiling TF-A. Its value must be numeric, and defaults to 8 . See also,
270 *Armv8 Architecture Extensions* and *Armv7 Architecture Extensions* in
271 `Firmware Design`_.
Douglas Raillard6f625742017-06-28 15:23:03 +0100272
Dan Handley4def07d2018-03-01 18:44:00 +0000273- ``ARM_ARCH_MINOR``: The minor version of Arm Architecture to target when
274 compiling TF-A. Its value must be a numeric, and defaults to 0. See also,
275 *Armv8 Architecture Extensions* in `Firmware Design`_.
Douglas Raillard6f625742017-06-28 15:23:03 +0100276
Douglas Raillard6f625742017-06-28 15:23:03 +0100277- ``BL2``: This is an optional build option which specifies the path to BL2
Dan Handley4def07d2018-03-01 18:44:00 +0000278 image for the ``fip`` target. In this case, the BL2 in the TF-A will not be
279 built.
Douglas Raillard6f625742017-06-28 15:23:03 +0100280
281- ``BL2U``: This is an optional build option which specifies the path to
Dan Handley4def07d2018-03-01 18:44:00 +0000282 BL2U image. In this case, the BL2U in TF-A will not be built.
Douglas Raillard6f625742017-06-28 15:23:03 +0100283
John Tsichritzis677ad322018-06-06 09:38:10 +0100284- ``BL2_AT_EL3``: This is an optional build option that enables the use of
Roberto Vargas4cd17692017-11-20 13:36:10 +0000285 BL2 at EL3 execution level.
286
John Tsichritzis677ad322018-06-06 09:38:10 +0100287- ``BL2_IN_XIP_MEM``: In some use-cases BL2 will be stored in eXecute In Place
Jiafei Pan7d173fc2018-03-21 07:20:09 +0000288 (XIP) memory, like BL1. In these use-cases, it is necessary to initialize
289 the RW sections in RAM, while leaving the RO sections in place. This option
290 enable this use-case. For now, this option is only supported when BL2_AT_EL3
291 is set to '1'.
292
Douglas Raillard6f625742017-06-28 15:23:03 +0100293- ``BL31``: This is an optional build option which specifies the path to
Dan Handley4def07d2018-03-01 18:44:00 +0000294 BL31 image for the ``fip`` target. In this case, the BL31 in TF-A will not
295 be built.
Douglas Raillard6f625742017-06-28 15:23:03 +0100296
297- ``BL31_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
298 file that contains the BL31 private key in PEM format. If ``SAVE_KEYS=1``,
299 this file name will be used to save the key.
300
301- ``BL32``: This is an optional build option which specifies the path to
Dan Handley4def07d2018-03-01 18:44:00 +0000302 BL32 image for the ``fip`` target. In this case, the BL32 in TF-A will not
303 be built.
Douglas Raillard6f625742017-06-28 15:23:03 +0100304
John Tsichritzis677ad322018-06-06 09:38:10 +0100305- ``BL32_EXTRA1``: This is an optional build option which specifies the path to
Summer Qin71fb3962017-04-20 16:28:39 +0100306 Trusted OS Extra1 image for the ``fip`` target.
307
John Tsichritzis677ad322018-06-06 09:38:10 +0100308- ``BL32_EXTRA2``: This is an optional build option which specifies the path to
Summer Qin71fb3962017-04-20 16:28:39 +0100309 Trusted OS Extra2 image for the ``fip`` target.
310
Douglas Raillard6f625742017-06-28 15:23:03 +0100311- ``BL32_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
312 file that contains the BL32 private key in PEM format. If ``SAVE_KEYS=1``,
313 this file name will be used to save the key.
314
315- ``BL33``: Path to BL33 image in the host file system. This is mandatory for
Dan Handley4def07d2018-03-01 18:44:00 +0000316 ``fip`` target in case TF-A BL2 is used.
Douglas Raillard6f625742017-06-28 15:23:03 +0100317
318- ``BL33_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
319 file that contains the BL33 private key in PEM format. If ``SAVE_KEYS=1``,
320 this file name will be used to save the key.
321
322- ``BUILD_MESSAGE_TIMESTAMP``: String used to identify the time and date of the
323 compilation of each build. It must be set to a C string (including quotes
324 where applicable). Defaults to a string that contains the time and date of
325 the compilation.
326
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +0100327- ``BUILD_STRING``: Input string for VERSION_STRING, which allows the TF-A
Dan Handley4def07d2018-03-01 18:44:00 +0000328 build to be uniquely identified. Defaults to the current git commit id.
Douglas Raillard6f625742017-06-28 15:23:03 +0100329
330- ``CFLAGS``: Extra user options appended on the compiler's command line in
331 addition to the options set by the build system.
332
333- ``COLD_BOOT_SINGLE_CPU``: This option indicates whether the platform may
334 release several CPUs out of reset. It can take either 0 (several CPUs may be
335 brought up) or 1 (only one CPU will ever be brought up during cold reset).
336 Default is 0. If the platform always brings up a single CPU, there is no
337 need to distinguish between primary and secondary CPUs and the boot path can
338 be optimised. The ``plat_is_my_cpu_primary()`` and
339 ``plat_secondary_cold_boot_setup()`` platform porting interfaces do not need
340 to be implemented in this case.
341
342- ``CRASH_REPORTING``: A non-zero value enables a console dump of processor
343 register state when an unexpected exception occurs during execution of
344 BL31. This option defaults to the value of ``DEBUG`` - i.e. by default
345 this is only enabled for a debug build of the firmware.
346
347- ``CREATE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
348 certificate generation tool to create new keys in case no valid keys are
349 present or specified. Allowed options are '0' or '1'. Default is '1'.
350
351- ``CTX_INCLUDE_AARCH32_REGS`` : Boolean option that, when set to 1, will cause
352 the AArch32 system registers to be included when saving and restoring the
353 CPU context. The option must be set to 0 for AArch64-only platforms (that
354 is on hardware that does not implement AArch32, or at least not at EL1 and
355 higher ELs). Default value is 1.
356
357- ``CTX_INCLUDE_FPREGS``: Boolean option that, when set to 1, will cause the FP
358 registers to be included when saving and restoring the CPU context. Default
359 is 0.
360
Antonio Nino Diaz52839622019-01-31 11:58:00 +0000361- ``CTX_INCLUDE_PAUTH_REGS``: Boolean option that, when set to 1, will cause
362 the ARMv8.3-PAuth registers to be included when saving and restoring the CPU
363 context. Note that if the hardware supports this extension and this option is
364 set to 0 the value of the registers will be leaked between Secure and
Antonio Nino Diazb86048c2019-02-19 11:53:51 +0000365 Non-secure worlds if PAuth is used on both sides. The default is 0.
Antonio Nino Diaz52839622019-01-31 11:58:00 +0000366
Douglas Raillard6f625742017-06-28 15:23:03 +0100367- ``DEBUG``: Chooses between a debug and release build. It can take either 0
368 (release) or 1 (debug) as values. 0 is the default.
369
John Tsichritzis677ad322018-06-06 09:38:10 +0100370- ``DYN_DISABLE_AUTH``: Provides the capability to dynamically disable Trusted
371 Board Boot authentication at runtime. This option is meant to be enabled only
Roberto Vargased51b512018-09-24 17:20:48 +0100372 for development platforms. ``TRUSTED_BOARD_BOOT`` flag must be set if this
373 flag has to be enabled. 0 is the default.
Soby Mathew209a60c2018-03-26 12:43:37 +0100374
Douglas Raillard6f625742017-06-28 15:23:03 +0100375- ``EL3_PAYLOAD_BASE``: This option enables booting an EL3 payload instead of
376 the normal boot flow. It must specify the entry point address of the EL3
377 payload. Please refer to the "Booting an EL3 payload" section for more
378 details.
379
Dimitris Papastamos0319a972017-10-16 11:40:10 +0100380- ``ENABLE_AMU``: Boolean option to enable Activity Monitor Unit extensions.
Dimitris Papastamos380559c2017-10-12 13:02:29 +0100381 This is an optional architectural feature available on v8.4 onwards. Some
382 v8.2 implementations also implement an AMU and this option can be used to
383 enable this feature on those systems as well. Default is 0.
Dimitris Papastamos0319a972017-10-16 11:40:10 +0100384
Douglas Raillard6f625742017-06-28 15:23:03 +0100385- ``ENABLE_ASSERTIONS``: This option controls whether or not calls to ``assert()``
386 are compiled out. For debug builds, this option defaults to 1, and calls to
387 ``assert()`` are left in place. For release builds, this option defaults to 0
388 and calls to ``assert()`` function are compiled out. This option can be set
389 independently of ``DEBUG``. It can also be used to hide any auxiliary code
390 that is only required for the assertion and does not fit in the assertion
391 itself.
392
Douglas Raillard0c628832018-08-21 12:54:45 +0100393- ``ENABLE_BACKTRACE``: This option controls whether to enables backtrace
394 dumps or not. It is supported in both AArch64 and AArch32. However, in
395 AArch32 the format of the frame records are not defined in the AAPCS and they
396 are defined by the implementation. This implementation of backtrace only
397 supports the format used by GCC when T32 interworking is disabled. For this
398 reason enabling this option in AArch32 will force the compiler to only
399 generate A32 code. This option is enabled by default only in AArch64 debug
Paul Beesley8aabea32019-01-11 18:26:51 +0000400 builds, but this behaviour can be overridden in each platform's Makefile or
401 in the build command line.
Douglas Raillard0c628832018-08-21 12:54:45 +0100402
Jeenu Viswambharan5f835912018-07-31 16:13:33 +0100403- ``ENABLE_MPAM_FOR_LOWER_ELS``: Boolean option to enable lower ELs to use MPAM
404 feature. MPAM is an optional Armv8.4 extension that enables various memory
405 system components and resources to define partitions; software running at
406 various ELs can assign themselves to desired partition to control their
407 performance aspects.
408
409 When this option is set to ``1``, EL3 allows lower ELs to access their own
410 MPAM registers without trapping into EL3. This option doesn't make use of
411 partitioning in EL3, however. Platform initialisation code should configure
412 and use partitions in EL3 as required. This option defaults to ``0``.
413
Antonio Nino Diazb86048c2019-02-19 11:53:51 +0000414- ``ENABLE_PAUTH``: Boolean option to enable ARMv8.3 Pointer Authentication
415 (``ARMv8.3-PAuth``) support in the Trusted Firmware itself. Note that this
416 option doesn't affect the saving of the registers introduced with this
417 extension, they are always saved if they are detected regardless of the value
418 of this option. If enabled, it is needed to use a compiler that supports the
419 option ``-msign-return-address``. It defaults to 0.
420
Soby Mathew3bd17c02018-08-28 11:13:55 +0100421- ``ENABLE_PIE``: Boolean option to enable Position Independent Executable(PIE)
422 support within generic code in TF-A. This option is currently only supported
423 in BL31. Default is 0.
424
Douglas Raillard6f625742017-06-28 15:23:03 +0100425- ``ENABLE_PMF``: Boolean option to enable support for optional Performance
426 Measurement Framework(PMF). Default is 0.
427
428- ``ENABLE_PSCI_STAT``: Boolean option to enable support for optional PSCI
429 functions ``PSCI_STAT_RESIDENCY`` and ``PSCI_STAT_COUNT``. Default is 0.
430 In the absence of an alternate stat collection backend, ``ENABLE_PMF`` must
431 be enabled. If ``ENABLE_PMF`` is set, the residency statistics are tracked in
432 software.
433
434- ``ENABLE_RUNTIME_INSTRUMENTATION``: Boolean option to enable runtime
Dan Handley4def07d2018-03-01 18:44:00 +0000435 instrumentation which injects timestamp collection points into TF-A to
436 allow runtime performance to be measured. Currently, only PSCI is
437 instrumented. Enabling this option enables the ``ENABLE_PMF`` build option
438 as well. Default is 0.
Douglas Raillard6f625742017-06-28 15:23:03 +0100439
Jeenu Viswambharanc1232c32017-07-19 13:52:12 +0100440- ``ENABLE_SPE_FOR_LOWER_ELS`` : Boolean option to enable Statistical Profiling
Dimitris Papastamosc776dee2017-10-13 15:07:45 +0100441 extensions. This is an optional architectural feature for AArch64.
442 The default is 1 but is automatically disabled when the target architecture
443 is AArch32.
Jeenu Viswambharanc1232c32017-07-19 13:52:12 +0100444
Sandrine Bailleux1843a192018-09-20 12:44:39 +0200445- ``ENABLE_SPM`` : Boolean option to enable the Secure Partition Manager (SPM).
446 Refer to the `Secure Partition Manager Design guide`_ for more details about
447 this feature. Default is 0.
448
David Cunado1a853372017-10-20 11:30:57 +0100449- ``ENABLE_SVE_FOR_NS``: Boolean option to enable Scalable Vector Extension
450 (SVE) for the Non-secure world only. SVE is an optional architectural feature
451 for AArch64. Note that when SVE is enabled for the Non-secure world, access
452 to SIMD and floating-point functionality from the Secure world is disabled.
453 This is to avoid corruption of the Non-secure world data in the Z-registers
454 which are aliased by the SIMD and FP registers. The build option is not
455 compatible with the ``CTX_INCLUDE_FPREGS`` build option, and will raise an
456 assert on platforms where SVE is implemented and ``ENABLE_SVE_FOR_NS`` set to
457 1. The default is 1 but is automatically disabled when the target
458 architecture is AArch32.
459
Douglas Raillard6f625742017-06-28 15:23:03 +0100460- ``ENABLE_STACK_PROTECTOR``: String option to enable the stack protection
461 checks in GCC. Allowed values are "all", "strong" and "0" (default).
462 "strong" is the recommended stack protection level if this feature is
463 desired. 0 disables the stack protection. For all values other than 0, the
464 ``plat_get_stack_protector_canary()`` platform hook needs to be implemented.
465 The value is passed as the last component of the option
466 ``-fstack-protector-$ENABLE_STACK_PROTECTOR``.
467
468- ``ERROR_DEPRECATED``: This option decides whether to treat the usage of
469 deprecated platform APIs, helper functions or drivers within Trusted
470 Firmware as error. It can take the value 1 (flag the use of deprecated
471 APIs as error) or 0. The default is 0.
472
Jeenu Viswambharan21b818c2017-09-22 08:32:10 +0100473- ``EL3_EXCEPTION_HANDLING``: When set to ``1``, enable handling of exceptions
474 targeted at EL3. When set ``0`` (default), no exceptions are expected or
475 handled at EL3, and a panic will result. This is supported only for AArch64
476 builds.
477
Paul Beesley8aabea32019-01-11 18:26:51 +0000478- ``FAULT_INJECTION_SUPPORT``: ARMv8.4 extensions introduced support for fault
Jeenu Viswambharan1a7c1cf2017-12-08 12:13:51 +0000479 injection from lower ELs, and this build option enables lower ELs to use
480 Error Records accessed via System Registers to inject faults. This is
481 applicable only to AArch64 builds.
482
483 This feature is intended for testing purposes only, and is advisable to keep
484 disabled for production images.
485
Douglas Raillard6f625742017-06-28 15:23:03 +0100486- ``FIP_NAME``: This is an optional build option which specifies the FIP
487 filename for the ``fip`` target. Default is ``fip.bin``.
488
489- ``FWU_FIP_NAME``: This is an optional build option which specifies the FWU
490 FIP filename for the ``fwu_fip`` target. Default is ``fwu_fip.bin``.
491
492- ``GENERATE_COT``: Boolean flag used to build and execute the ``cert_create``
493 tool to create certificates as per the Chain of Trust described in
494 `Trusted Board Boot`_. The build system then calls ``fiptool`` to
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +0100495 include the certificates in the FIP and FWU_FIP. Default value is '0'.
Douglas Raillard6f625742017-06-28 15:23:03 +0100496
497 Specify both ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=1`` to include support
498 for the Trusted Board Boot feature in the BL1 and BL2 images, to generate
499 the corresponding certificates, and to include those certificates in the
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +0100500 FIP and FWU_FIP.
Douglas Raillard6f625742017-06-28 15:23:03 +0100501
502 Note that if ``TRUSTED_BOARD_BOOT=0`` and ``GENERATE_COT=1``, the BL1 and BL2
503 images will not include support for Trusted Board Boot. The FIP will still
504 include the corresponding certificates. This FIP can be used to verify the
505 Chain of Trust on the host machine through other mechanisms.
506
507 Note that if ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=0``, the BL1 and BL2
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +0100508 images will include support for Trusted Board Boot, but the FIP and FWU_FIP
Douglas Raillard6f625742017-06-28 15:23:03 +0100509 will not include the corresponding certificates, causing a boot failure.
510
Jeenu Viswambharan74dce7f2017-09-22 08:32:09 +0100511- ``GICV2_G0_FOR_EL3``: Unlike GICv3, the GICv2 architecture doesn't have
512 inherent support for specific EL3 type interrupts. Setting this build option
513 to ``1`` assumes GICv2 *Group 0* interrupts are expected to target EL3, both
514 by `platform abstraction layer`__ and `Interrupt Management Framework`__.
515 This allows GICv2 platforms to enable features requiring EL3 interrupt type.
516 This also means that all GICv2 Group 0 interrupts are delivered to EL3, and
517 the Secure Payload interrupts needs to be synchronously handed over to Secure
518 EL1 for handling. The default value of this option is ``0``, which means the
519 Group 0 interrupts are assumed to be handled by Secure EL1.
520
521 .. __: `platform-interrupt-controller-API.rst`
522 .. __: `interrupt-framework-design.rst`
523
Julius Werner24f671f2018-08-28 14:45:43 -0700524- ``HANDLE_EA_EL3_FIRST``: When set to ``1``, External Aborts and SError
525 Interrupts will be always trapped in EL3 i.e. in BL31 at runtime. When set to
526 ``0`` (default), these exceptions will be trapped in the current exception
527 level (or in EL1 if the current exception level is EL0).
Douglas Raillard6f625742017-06-28 15:23:03 +0100528
Dan Handley4def07d2018-03-01 18:44:00 +0000529- ``HW_ASSISTED_COHERENCY``: On most Arm systems to-date, platform-specific
Douglas Raillard6f625742017-06-28 15:23:03 +0100530 software operations are required for CPUs to enter and exit coherency.
531 However, there exists newer systems where CPUs' entry to and exit from
532 coherency is managed in hardware. Such systems require software to only
533 initiate the operations, and the rest is managed in hardware, minimizing
Dan Handley4def07d2018-03-01 18:44:00 +0000534 active software management. In such systems, this boolean option enables
535 TF-A to carry out build and run-time optimizations during boot and power
536 management operations. This option defaults to 0 and if it is enabled,
537 then it implies ``WARMBOOT_ENABLE_DCACHE_EARLY`` is also enabled.
Douglas Raillard6f625742017-06-28 15:23:03 +0100538
Jeenu Viswambharan64ee2632018-04-27 15:17:03 +0100539 Note that, when ``HW_ASSISTED_COHERENCY`` is enabled, version 2 of
540 translation library (xlat tables v2) must be used; version 1 of translation
541 library is not supported.
542
Douglas Raillard6f625742017-06-28 15:23:03 +0100543- ``JUNO_AARCH32_EL3_RUNTIME``: This build flag enables you to execute EL3
544 runtime software in AArch32 mode, which is required to run AArch32 on Juno.
545 By default this flag is set to '0'. Enabling this flag builds BL1 and BL2 in
546 AArch64 and facilitates the loading of ``SP_MIN`` and BL33 as AArch32 executable
547 images.
548
Soby Mathew20917552017-08-31 11:49:32 +0100549- ``KEY_ALG``: This build flag enables the user to select the algorithm to be
550 used for generating the PKCS keys and subsequent signing of the certificate.
Antonio Nino Diaz73308612019-02-28 13:35:21 +0000551 It accepts 3 values: ``rsa``, ``rsa_1_5`` and ``ecdsa``. The option
552 ``rsa_1_5`` is the legacy PKCS#1 RSA 1.5 algorithm which is not TBBR
553 compliant and is retained only for compatibility. The default value of this
554 flag is ``rsa`` which is the TBBR compliant PKCS#1 RSA 2.1 scheme.
Soby Mathew20917552017-08-31 11:49:32 +0100555
Qixiang Xu9a3088a2017-11-09 13:56:29 +0800556- ``HASH_ALG``: This build flag enables the user to select the secure hash
Antonio Nino Diaz73308612019-02-28 13:35:21 +0000557 algorithm. It accepts 3 values: ``sha256``, ``sha384`` and ``sha512``.
Qixiang Xu9a3088a2017-11-09 13:56:29 +0800558 The default value of this flag is ``sha256``.
559
Douglas Raillard6f625742017-06-28 15:23:03 +0100560- ``LDFLAGS``: Extra user options appended to the linkers' command line in
561 addition to the one set by the build system.
562
Douglas Raillard6f625742017-06-28 15:23:03 +0100563- ``LOG_LEVEL``: Chooses the log level, which controls the amount of console log
564 output compiled into the build. This should be one of the following:
565
566 ::
567
568 0 (LOG_LEVEL_NONE)
Daniel Boulby9bd5a4c2018-06-14 10:07:40 +0100569 10 (LOG_LEVEL_ERROR)
570 20 (LOG_LEVEL_NOTICE)
Douglas Raillard6f625742017-06-28 15:23:03 +0100571 30 (LOG_LEVEL_WARNING)
572 40 (LOG_LEVEL_INFO)
573 50 (LOG_LEVEL_VERBOSE)
574
John Tsichritzisea75ffd2018-10-05 12:02:29 +0100575 All log output up to and including the selected log level is compiled into
576 the build. The default value is 40 in debug builds and 20 in release builds.
Douglas Raillard6f625742017-06-28 15:23:03 +0100577
578- ``NON_TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
579 specifies the file that contains the Non-Trusted World private key in PEM
580 format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
581
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +0100582- ``NS_BL2U``: Path to NS_BL2U image in the host file system. This image is
Douglas Raillard6f625742017-06-28 15:23:03 +0100583 optional. It is only needed if the platform makefile specifies that it
584 is required in order to build the ``fwu_fip`` target.
585
586- ``NS_TIMER_SWITCH``: Enable save and restore for non-secure timer register
587 contents upon world switch. It can take either 0 (don't save and restore) or
588 1 (do save and restore). 0 is the default. An SPD may set this to 1 if it
589 wants the timer registers to be saved and restored.
590
Sandrine Bailleux337e2f12019-02-08 10:50:28 +0100591- ``OVERRIDE_LIBC``: This option allows platforms to override the default libc
Varun Wadekar77f1f7a2019-01-31 09:22:30 -0800592 for the BL image. It can be either 0 (include) or 1 (remove). The default
593 value is 0.
594
Douglas Raillard6f625742017-06-28 15:23:03 +0100595- ``PL011_GENERIC_UART``: Boolean option to indicate the PL011 driver that
596 the underlying hardware is not a full PL011 UART but a minimally compliant
597 generic UART, which is a subset of the PL011. The driver will not access
598 any register that is not part of the SBSA generic UART specification.
599 Default value is 0 (a full PL011 compliant UART is present).
600
Dan Handley4def07d2018-03-01 18:44:00 +0000601- ``PLAT``: Choose a platform to build TF-A for. The chosen platform name
602 must be subdirectory of any depth under ``plat/``, and must contain a
603 platform makefile named ``platform.mk``. For example, to build TF-A for the
604 Arm Juno board, select PLAT=juno.
Douglas Raillard6f625742017-06-28 15:23:03 +0100605
606- ``PRELOADED_BL33_BASE``: This option enables booting a preloaded BL33 image
607 instead of the normal boot flow. When defined, it must specify the entry
608 point address for the preloaded BL33 image. This option is incompatible with
609 ``EL3_PAYLOAD_BASE``. If both are defined, ``EL3_PAYLOAD_BASE`` has priority
610 over ``PRELOADED_BL33_BASE``.
611
612- ``PROGRAMMABLE_RESET_ADDRESS``: This option indicates whether the reset
613 vector address can be programmed or is fixed on the platform. It can take
614 either 0 (fixed) or 1 (programmable). Default is 0. If the platform has a
615 programmable reset address, it is expected that a CPU will start executing
616 code directly at the right address, both on a cold and warm reset. In this
617 case, there is no need to identify the entrypoint on boot and the boot path
618 can be optimised. The ``plat_get_my_entrypoint()`` platform porting interface
619 does not need to be implemented in this case.
620
621- ``PSCI_EXTENDED_STATE_ID``: As per PSCI1.0 Specification, there are 2 formats
Antonio Nino Diaz73308612019-02-28 13:35:21 +0000622 possible for the PSCI power-state parameter: original and extended State-ID
623 formats. This flag if set to 1, configures the generic PSCI layer to use the
624 extended format. The default value of this flag is 0, which means by default
625 the original power-state format is used by the PSCI implementation. This flag
626 should be specified by the platform makefile and it governs the return value
627 of PSCI_FEATURES API for CPU_SUSPEND smc function id. When this option is
628 enabled on Arm platforms, the option ``ARM_RECOM_STATE_ID_ENC`` needs to be
629 set to 1 as well.
Douglas Raillard6f625742017-06-28 15:23:03 +0100630
Jeenu Viswambharan14c60162018-04-04 16:07:11 +0100631- ``RAS_EXTENSION``: When set to ``1``, enable Armv8.2 RAS features. RAS features
632 are an optional extension for pre-Armv8.2 CPUs, but are mandatory for Armv8.2
633 or later CPUs.
634
635 When ``RAS_EXTENSION`` is set to ``1``, ``HANDLE_EA_EL3_FIRST`` must also be
636 set to ``1``.
637
638 This option is disabled by default.
639
Douglas Raillard6f625742017-06-28 15:23:03 +0100640- ``RESET_TO_BL31``: Enable BL31 entrypoint as the CPU reset vector instead
641 of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
642 entrypoint) or 1 (CPU reset to BL31 entrypoint).
643 The default value is 0.
644
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +0100645- ``RESET_TO_SP_MIN``: SP_MIN is the minimal AArch32 Secure Payload provided
646 in TF-A. This flag configures SP_MIN entrypoint as the CPU reset vector
Dan Handley4def07d2018-03-01 18:44:00 +0000647 instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +0100648 entrypoint) or 1 (CPU reset to SP_MIN entrypoint). The default value is 0.
Douglas Raillard6f625742017-06-28 15:23:03 +0100649
650- ``ROT_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
651 file that contains the ROT private key in PEM format. If ``SAVE_KEYS=1``, this
652 file name will be used to save the key.
653
654- ``SAVE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
655 certificate generation tool to save the keys used to establish the Chain of
656 Trust. Allowed options are '0' or '1'. Default is '0' (do not save).
657
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +0100658- ``SCP_BL2``: Path to SCP_BL2 image in the host file system. This image is optional.
659 If a SCP_BL2 image is present then this option must be passed for the ``fip``
Douglas Raillard6f625742017-06-28 15:23:03 +0100660 target.
661
662- ``SCP_BL2_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +0100663 file that contains the SCP_BL2 private key in PEM format. If ``SAVE_KEYS=1``,
Douglas Raillard6f625742017-06-28 15:23:03 +0100664 this file name will be used to save the key.
665
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +0100666- ``SCP_BL2U``: Path to SCP_BL2U image in the host file system. This image is
Douglas Raillard6f625742017-06-28 15:23:03 +0100667 optional. It is only needed if the platform makefile specifies that it
668 is required in order to build the ``fwu_fip`` target.
669
Jeenu Viswambharanb7cb1332017-10-16 08:43:14 +0100670- ``SDEI_SUPPORT``: Setting this to ``1`` enables support for Software
671 Delegated Exception Interface to BL31 image. This defaults to ``0``.
672
673 When set to ``1``, the build option ``EL3_EXCEPTION_HANDLING`` must also be
674 set to ``1``.
675
Douglas Raillard6f625742017-06-28 15:23:03 +0100676- ``SEPARATE_CODE_AND_RODATA``: Whether code and read-only data should be
677 isolated on separate memory pages. This is a trade-off between security and
678 memory usage. See "Isolating code and read-only data on separate memory
679 pages" section in `Firmware Design`_. This flag is disabled by default and
680 affects all BL images.
681
Dan Handley4def07d2018-03-01 18:44:00 +0000682- ``SPD``: Choose a Secure Payload Dispatcher component to be built into TF-A.
683 This build option is only valid if ``ARCH=aarch64``. The value should be
684 the path to the directory containing the SPD source, relative to
685 ``services/spd/``; the directory is expected to contain a makefile called
686 ``<spd-value>.mk``.
Douglas Raillard6f625742017-06-28 15:23:03 +0100687
688- ``SPIN_ON_BL1_EXIT``: This option introduces an infinite loop in BL1. It can
689 take either 0 (no loop) or 1 (add a loop). 0 is the default. This loop stops
690 execution in BL1 just before handing over to BL31. At this point, all
691 firmware images have been loaded in memory, and the MMU and caches are
692 turned off. Refer to the "Debugging options" section for more details.
693
Antonio Nino Diazb726c162018-05-11 11:15:10 +0100694- ``SP_MIN_WITH_SECURE_FIQ``: Boolean flag to indicate the SP_MIN handles
Etienne Carriere71816092017-08-09 15:48:53 +0200695 secure interrupts (caught through the FIQ line). Platforms can enable
696 this directive if they need to handle such interruption. When enabled,
697 the FIQ are handled in monitor mode and non secure world is not allowed
698 to mask these events. Platforms that enable FIQ handling in SP_MIN shall
699 implement the api ``sp_min_plat_fiq_handler()``. The default value is 0.
700
Douglas Raillard6f625742017-06-28 15:23:03 +0100701- ``TRUSTED_BOARD_BOOT``: Boolean flag to include support for the Trusted Board
702 Boot feature. When set to '1', BL1 and BL2 images include support to load
703 and verify the certificates and images in a FIP, and BL1 includes support
704 for the Firmware Update. The default value is '0'. Generation and inclusion
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +0100705 of certificates in the FIP and FWU_FIP depends upon the value of the
Douglas Raillard6f625742017-06-28 15:23:03 +0100706 ``GENERATE_COT`` option.
707
708 Note: This option depends on ``CREATE_KEYS`` to be enabled. If the keys
709 already exist in disk, they will be overwritten without further notice.
710
711- ``TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
712 specifies the file that contains the Trusted World private key in PEM
713 format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
714
715- ``TSP_INIT_ASYNC``: Choose BL32 initialization method as asynchronous or
716 synchronous, (see "Initializing a BL32 Image" section in
717 `Firmware Design`_). It can take the value 0 (BL32 is initialized using
718 synchronous method) or 1 (BL32 is initialized using asynchronous method).
719 Default is 0.
720
721- ``TSP_NS_INTR_ASYNC_PREEMPT``: A non zero value enables the interrupt
722 routing model which routes non-secure interrupts asynchronously from TSP
723 to EL3 causing immediate preemption of TSP. The EL3 is responsible
724 for saving and restoring the TSP context in this routing model. The
725 default routing model (when the value is 0) is to route non-secure
726 interrupts to TSP allowing it to save its context and hand over
727 synchronously to EL3 via an SMC.
728
Jeenu Viswambharan60277962018-01-11 14:30:22 +0000729 Note: when ``EL3_EXCEPTION_HANDLING`` is ``1``, ``TSP_NS_INTR_ASYNC_PREEMPT``
730 must also be set to ``1``.
731
Varun Wadekarc2ad38c2019-01-11 14:47:48 -0800732- ``USE_ARM_LINK``: This flag determines whether to enable support for ARM
733 linker. When the ``LINKER`` build variable points to the armlink linker,
734 this flag is enabled automatically. To enable support for armlink, platforms
735 will have to provide a scatter file for the BL image. Currently, Tegra
736 platforms use the armlink support to compile BL3-1 images.
737
Douglas Raillard6f625742017-06-28 15:23:03 +0100738- ``USE_COHERENT_MEM``: This flag determines whether to include the coherent
739 memory region in the BL memory map or not (see "Use of Coherent memory in
Dan Handley4def07d2018-03-01 18:44:00 +0000740 TF-A" section in `Firmware Design`_). It can take the value 1
Douglas Raillard6f625742017-06-28 15:23:03 +0100741 (Coherent memory region is included) or 0 (Coherent memory region is
742 excluded). Default is 1.
743
John Tsichritzis5a8f0a32019-03-19 12:12:55 +0000744- ``USE_ROMLIB``: This flag determines whether library at ROM will be used.
745 This feature creates a library of functions to be placed in ROM and thus
746 reduces SRAM usage. Refer to `Library at ROM`_ for further details. Default
747 is 0.
748
Douglas Raillard6f625742017-06-28 15:23:03 +0100749- ``V``: Verbose build. If assigned anything other than 0, the build commands
750 are printed. Default is 0.
751
Dan Handley4def07d2018-03-01 18:44:00 +0000752- ``VERSION_STRING``: String used in the log output for each TF-A image.
753 Defaults to a string formed by concatenating the version number, build type
754 and build string.
Douglas Raillard6f625742017-06-28 15:23:03 +0100755
756- ``WARMBOOT_ENABLE_DCACHE_EARLY`` : Boolean option to enable D-cache early on
757 the CPU after warm boot. This is applicable for platforms which do not
758 require interconnect programming to enable cache coherency (eg: single
759 cluster platforms). If this option is enabled, then warm boot path
760 enables D-caches immediately after enabling MMU. This option defaults to 0.
761
Dan Handley4def07d2018-03-01 18:44:00 +0000762Arm development platform specific build options
Douglas Raillard6f625742017-06-28 15:23:03 +0100763^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
764
765- ``ARM_BL31_IN_DRAM``: Boolean option to select loading of BL31 in TZC secured
766 DRAM. By default, BL31 is in the secure SRAM. Set this flag to 1 to load
767 BL31 in TZC secured DRAM. If TSP is present, then setting this option also
768 sets the TSP location to DRAM and ignores the ``ARM_TSP_RAM_LOCATION`` build
769 flag.
770
Douglas Raillard6f625742017-06-28 15:23:03 +0100771- ``ARM_CONFIG_CNTACR``: boolean option to unlock access to the ``CNTBase<N>``
772 frame registers by setting the ``CNTCTLBase.CNTACR<N>`` register bits. The
773 frame number ``<N>`` is defined by ``PLAT_ARM_NSTIMER_FRAME_ID``, which should
774 match the frame used by the Non-Secure image (normally the Linux kernel).
775 Default is true (access to the frame is allowed).
776
777- ``ARM_DISABLE_TRUSTED_WDOG``: boolean option to disable the Trusted Watchdog.
Dan Handley4def07d2018-03-01 18:44:00 +0000778 By default, Arm platforms use a watchdog to trigger a system reset in case
Douglas Raillard6f625742017-06-28 15:23:03 +0100779 an error is encountered during the boot process (for example, when an image
780 could not be loaded or authenticated). The watchdog is enabled in the early
781 platform setup hook at BL1 and disabled in the BL1 prepare exit hook. The
782 Trusted Watchdog may be disabled at build time for testing or development
783 purposes.
784
Antonio Nino Diazb726c162018-05-11 11:15:10 +0100785- ``ARM_LINUX_KERNEL_AS_BL33``: The Linux kernel expects registers x0-x3 to
786 have specific values at boot. This boolean option allows the Trusted Firmware
787 to have a Linux kernel image as BL33 by preparing the registers to these
Manish Pandeyed2c4f42018-11-02 13:28:25 +0000788 values before jumping to BL33. This option defaults to 0 (disabled). For
789 AArch64 ``RESET_TO_BL31`` and for AArch32 ``RESET_TO_SP_MIN`` must be 1 when
790 using it. If this option is set to 1, ``ARM_PRELOADED_DTB_BASE`` must be set
791 to the location of a device tree blob (DTB) already loaded in memory. The
792 Linux Image address must be specified using the ``PRELOADED_BL33_BASE``
793 option.
Antonio Nino Diazb726c162018-05-11 11:15:10 +0100794
Sandrine Bailleuxe9ebd542019-01-31 13:12:41 +0100795- ``ARM_PLAT_MT``: This flag determines whether the Arm platform layer has to
796 cater for the multi-threading ``MT`` bit when accessing MPIDR. When this flag
797 is set, the functions which deal with MPIDR assume that the ``MT`` bit in
798 MPIDR is set and access the bit-fields in MPIDR accordingly. Default value of
799 this flag is 0. Note that this option is not used on FVP platforms.
800
Douglas Raillard6f625742017-06-28 15:23:03 +0100801- ``ARM_RECOM_STATE_ID_ENC``: The PSCI1.0 specification recommends an encoding
802 for the construction of composite state-ID in the power-state parameter.
803 The existing PSCI clients currently do not support this encoding of
804 State-ID yet. Hence this flag is used to configure whether to use the
805 recommended State-ID encoding or not. The default value of this flag is 0,
806 in which case the platform is configured to expect NULL in the State-ID
807 field of power-state parameter.
808
809- ``ARM_ROTPK_LOCATION``: used when ``TRUSTED_BOARD_BOOT=1``. It specifies the
810 location of the ROTPK hash returned by the function ``plat_get_rotpk_info()``
Dan Handley4def07d2018-03-01 18:44:00 +0000811 for Arm platforms. Depending on the selected option, the proper private key
Douglas Raillard6f625742017-06-28 15:23:03 +0100812 must be specified using the ``ROT_KEY`` option when building the Trusted
813 Firmware. This private key will be used by the certificate generation tool
814 to sign the BL2 and Trusted Key certificates. Available options for
815 ``ARM_ROTPK_LOCATION`` are:
816
817 - ``regs`` : return the ROTPK hash stored in the Trusted root-key storage
818 registers. The private key corresponding to this ROTPK hash is not
819 currently available.
820 - ``devel_rsa`` : return a development public key hash embedded in the BL1
821 and BL2 binaries. This hash has been obtained from the RSA public key
822 ``arm_rotpk_rsa.der``, located in ``plat/arm/board/common/rotpk``. To use
823 this option, ``arm_rotprivk_rsa.pem`` must be specified as ``ROT_KEY`` when
824 creating the certificates.
Qixiang Xu9db9c652017-08-24 15:12:20 +0800825 - ``devel_ecdsa`` : return a development public key hash embedded in the BL1
826 and BL2 binaries. This hash has been obtained from the ECDSA public key
827 ``arm_rotpk_ecdsa.der``, located in ``plat/arm/board/common/rotpk``. To use
828 this option, ``arm_rotprivk_ecdsa.pem`` must be specified as ``ROT_KEY``
829 when creating the certificates.
Douglas Raillard6f625742017-06-28 15:23:03 +0100830
831- ``ARM_TSP_RAM_LOCATION``: location of the TSP binary. Options:
832
Qixiang Xu7ca267b2017-10-13 09:04:12 +0800833 - ``tsram`` : Trusted SRAM (default option when TBB is not enabled)
Douglas Raillard6f625742017-06-28 15:23:03 +0100834 - ``tdram`` : Trusted DRAM (if available)
John Tsichritzis677ad322018-06-06 09:38:10 +0100835 - ``dram`` : Secure region in DRAM (default option when TBB is enabled,
836 configured by the TrustZone controller)
Douglas Raillard6f625742017-06-28 15:23:03 +0100837
Dan Handley4def07d2018-03-01 18:44:00 +0000838- ``ARM_XLAT_TABLES_LIB_V1``: boolean option to compile TF-A with version 1
839 of the translation tables library instead of version 2. It is set to 0 by
840 default, which selects version 2.
Douglas Raillard6f625742017-06-28 15:23:03 +0100841
Dan Handley4def07d2018-03-01 18:44:00 +0000842- ``ARM_CRYPTOCELL_INTEG`` : bool option to enable TF-A to invoke Arm®
843 TrustZone® CryptoCell functionality for Trusted Board Boot on capable Arm
844 platforms. If this option is specified, then the path to the CryptoCell
Douglas Raillard6f625742017-06-28 15:23:03 +0100845 SBROM library must be specified via ``CCSBROM_LIB_PATH`` flag.
846
Dan Handley4def07d2018-03-01 18:44:00 +0000847For a better understanding of these options, the Arm development platform memory
Douglas Raillard6f625742017-06-28 15:23:03 +0100848map is explained in the `Firmware Design`_.
849
Dan Handley4def07d2018-03-01 18:44:00 +0000850Arm CSS platform specific build options
Douglas Raillard6f625742017-06-28 15:23:03 +0100851^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
852
853- ``CSS_DETECT_PRE_1_7_0_SCP``: Boolean flag to detect SCP version
854 incompatibility. Version 1.7.0 of the SCP firmware made a non-backwards
855 compatible change to the MTL protocol, used for AP/SCP communication.
Dan Handley4def07d2018-03-01 18:44:00 +0000856 TF-A no longer supports earlier SCP versions. If this option is set to 1
857 then TF-A will detect if an earlier version is in use. Default is 1.
Douglas Raillard6f625742017-06-28 15:23:03 +0100858
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +0100859- ``CSS_LOAD_SCP_IMAGES``: Boolean flag, which when set, adds SCP_BL2 and
860 SCP_BL2U to the FIP and FWU_FIP respectively, and enables them to be loaded
Douglas Raillard6f625742017-06-28 15:23:03 +0100861 during boot. Default is 1.
862
Soby Mathew18e279e2017-06-12 12:37:10 +0100863- ``CSS_USE_SCMI_SDS_DRIVER``: Boolean flag which selects SCMI/SDS drivers
864 instead of SCPI/BOM driver for communicating with the SCP during power
865 management operations and for SCP RAM Firmware transfer. If this option
866 is set to 1, then SCMI/SDS drivers will be used. Default is 0.
Douglas Raillard6f625742017-06-28 15:23:03 +0100867
Dan Handley4def07d2018-03-01 18:44:00 +0000868Arm FVP platform specific build options
Douglas Raillard6f625742017-06-28 15:23:03 +0100869^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
870
871- ``FVP_CLUSTER_COUNT`` : Configures the cluster count to be used to
Dan Handley4def07d2018-03-01 18:44:00 +0000872 build the topology tree within TF-A. By default TF-A is configured for dual
873 cluster topology and this option can be used to override the default value.
Douglas Raillard6f625742017-06-28 15:23:03 +0100874
875- ``FVP_INTERCONNECT_DRIVER``: Selects the interconnect driver to be built. The
876 default interconnect driver depends on the value of ``FVP_CLUSTER_COUNT`` as
877 explained in the options below:
878
879 - ``FVP_CCI`` : The CCI driver is selected. This is the default
880 if 0 < ``FVP_CLUSTER_COUNT`` <= 2.
881 - ``FVP_CCN`` : The CCN driver is selected. This is the default
882 if ``FVP_CLUSTER_COUNT`` > 2.
883
Jeenu Viswambharanfe7210c2018-01-31 14:52:08 +0000884- ``FVP_MAX_CPUS_PER_CLUSTER``: Sets the maximum number of CPUs implemented in
885 a single cluster. This option defaults to 4.
886
Jeenu Viswambharan11ad8f22016-11-15 13:53:57 +0000887- ``FVP_MAX_PE_PER_CPU``: Sets the maximum number of PEs implemented on any CPU
888 in the system. This option defaults to 1. Note that the build option
889 ``ARM_PLAT_MT`` doesn't have any effect on FVP platforms.
890
Douglas Raillard6f625742017-06-28 15:23:03 +0100891- ``FVP_USE_GIC_DRIVER`` : Selects the GIC driver to be built. Options:
892
893 - ``FVP_GIC600`` : The GIC600 implementation of GICv3 is selected
894 - ``FVP_GICV2`` : The GICv2 only driver is selected
895 - ``FVP_GICV3`` : The GICv3 only driver is selected (default option)
Douglas Raillard6f625742017-06-28 15:23:03 +0100896
897- ``FVP_USE_SP804_TIMER`` : Use the SP804 timer instead of the Generic Timer
898 for functions that wait for an arbitrary time length (udelay and mdelay).
899 The default value is 0.
900
Soby Mathewb2a68f82018-02-16 14:52:52 +0000901- ``FVP_HW_CONFIG_DTS`` : Specify the path to the DTS file to be compiled
902 to DTB and packaged in FIP as the HW_CONFIG. See `Firmware Design`_ for
903 details on HW_CONFIG. By default, this is initialized to a sensible DTS
904 file in ``fdts/`` folder depending on other build options. But some cases,
905 like shifted affinity format for MPIDR, cannot be detected at build time
906 and this option is needed to specify the appropriate DTS file.
907
908- ``FVP_HW_CONFIG`` : Specify the path to the HW_CONFIG blob to be packaged in
909 FIP. See `Firmware Design`_ for details on HW_CONFIG. This option is
910 similar to the ``FVP_HW_CONFIG_DTS`` option, but it directly specifies the
911 HW_CONFIG blob instead of the DTS file. This option is useful to override
912 the default HW_CONFIG selected by the build system.
913
Summer Qin60a23fd2018-03-02 15:51:14 +0800914ARM JUNO platform specific build options
915^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
916
917- ``JUNO_TZMP1`` : Boolean option to configure Juno to be used for TrustZone
918 Media Protection (TZ-MP1). Default value of this flag is 0.
919
Douglas Raillard6f625742017-06-28 15:23:03 +0100920Debugging options
921~~~~~~~~~~~~~~~~~
922
923To compile a debug version and make the build more verbose use
924
925::
926
927 make PLAT=<platform> DEBUG=1 V=1 all
928
929AArch64 GCC uses DWARF version 4 debugging symbols by default. Some tools (for
930example DS-5) might not support this and may need an older version of DWARF
931symbols to be emitted by GCC. This can be achieved by using the
932``-gdwarf-<version>`` flag, with the version being set to 2 or 3. Setting the
933version to 2 is recommended for DS-5 versions older than 5.16.
934
935When debugging logic problems it might also be useful to disable all compiler
936optimizations by using ``-O0``.
937
938NOTE: Using ``-O0`` could cause output images to be larger and base addresses
Dan Handley4def07d2018-03-01 18:44:00 +0000939might need to be recalculated (see the **Memory layout on Arm development
Douglas Raillard6f625742017-06-28 15:23:03 +0100940platforms** section in the `Firmware Design`_).
941
942Extra debug options can be passed to the build system by setting ``CFLAGS`` or
943``LDFLAGS``:
944
945.. code:: makefile
946
947 CFLAGS='-O0 -gdwarf-2' \
948 make PLAT=<platform> DEBUG=1 V=1 all
949
950Note that using ``-Wl,`` style compilation driver options in ``CFLAGS`` will be
951ignored as the linker is called directly.
952
953It is also possible to introduce an infinite loop to help in debugging the
Dan Handley4def07d2018-03-01 18:44:00 +0000954post-BL2 phase of TF-A. This can be done by rebuilding BL1 with the
955``SPIN_ON_BL1_EXIT=1`` build flag. Refer to the `Summary of build options`_
Douglas Raillard6f625742017-06-28 15:23:03 +0100956section. In this case, the developer may take control of the target using a
957debugger when indicated by the console output. When using DS-5, the following
958commands can be used:
959
960::
961
962 # Stop target execution
963 interrupt
964
965 #
966 # Prepare your debugging environment, e.g. set breakpoints
967 #
968
969 # Jump over the debug loop
970 set var $AARCH64::$Core::$PC = $AARCH64::$Core::$PC + 4
971
972 # Resume execution
973 continue
974
975Building the Test Secure Payload
976~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
977
978The TSP is coupled with a companion runtime service in the BL31 firmware,
979called the TSPD. Therefore, if you intend to use the TSP, the BL31 image
980must be recompiled as well. For more information on SPs and SPDs, see the
981`Secure-EL1 Payloads and Dispatchers`_ section in the `Firmware Design`_.
982
Dan Handley4def07d2018-03-01 18:44:00 +0000983First clean the TF-A build directory to get rid of any previous BL31 binary.
984Then to build the TSP image use:
Douglas Raillard6f625742017-06-28 15:23:03 +0100985
986::
987
988 make PLAT=<platform> SPD=tspd all
989
990An additional boot loader binary file is created in the ``build`` directory:
991
992::
993
994 build/<platform>/<build-type>/bl32.bin
995
Douglas Raillard6f625742017-06-28 15:23:03 +0100996
997Building and using the FIP tool
998~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
999
Dan Handley4def07d2018-03-01 18:44:00 +00001000Firmware Image Package (FIP) is a packaging format used by TF-A to package
1001firmware images in a single binary. The number and type of images that should
1002be packed in a FIP is platform specific and may include TF-A images and other
1003firmware images required by the platform. For example, most platforms require
1004a BL33 image which corresponds to the normal world bootloader (e.g. UEFI or
1005U-Boot).
Douglas Raillard6f625742017-06-28 15:23:03 +01001006
Dan Handley4def07d2018-03-01 18:44:00 +00001007The TF-A build system provides the make target ``fip`` to create a FIP file
1008for the specified platform using the FIP creation tool included in the TF-A
1009project. Examples below show how to build a FIP file for FVP, packaging TF-A
1010and BL33 images.
Douglas Raillard6f625742017-06-28 15:23:03 +01001011
1012For AArch64:
1013
1014::
1015
1016 make PLAT=fvp BL33=<path/to/bl33.bin> fip
1017
1018For AArch32:
1019
1020::
1021
1022 make PLAT=fvp ARCH=aarch32 AARCH32_SP=sp_min BL33=<path/to/bl33.bin> fip
1023
1024Note that AArch32 support for Normal world boot loader (BL33), like U-boot or
1025UEFI, on FVP is not available upstream. Hence custom solutions are required to
1026allow Linux boot on FVP. These instructions assume such a custom boot loader
1027(BL33) is available.
1028
1029The resulting FIP may be found in:
1030
1031::
1032
1033 build/fvp/<build-type>/fip.bin
1034
1035For advanced operations on FIP files, it is also possible to independently build
1036the tool and create or modify FIPs using this tool. To do this, follow these
1037steps:
1038
1039It is recommended to remove old artifacts before building the tool:
1040
1041::
1042
1043 make -C tools/fiptool clean
1044
1045Build the tool:
1046
1047::
1048
1049 make [DEBUG=1] [V=1] fiptool
1050
1051The tool binary can be located in:
1052
1053::
1054
1055 ./tools/fiptool/fiptool
1056
1057Invoking the tool with ``--help`` will print a help message with all available
1058options.
1059
1060Example 1: create a new Firmware package ``fip.bin`` that contains BL2 and BL31:
1061
1062::
1063
1064 ./tools/fiptool/fiptool create \
1065 --tb-fw build/<platform>/<build-type>/bl2.bin \
1066 --soc-fw build/<platform>/<build-type>/bl31.bin \
1067 fip.bin
1068
1069Example 2: view the contents of an existing Firmware package:
1070
1071::
1072
1073 ./tools/fiptool/fiptool info <path-to>/fip.bin
1074
1075Example 3: update the entries of an existing Firmware package:
1076
1077::
1078
1079 # Change the BL2 from Debug to Release version
1080 ./tools/fiptool/fiptool update \
1081 --tb-fw build/<platform>/release/bl2.bin \
1082 build/<platform>/debug/fip.bin
1083
1084Example 4: unpack all entries from an existing Firmware package:
1085
1086::
1087
1088 # Images will be unpacked to the working directory
1089 ./tools/fiptool/fiptool unpack <path-to>/fip.bin
1090
1091Example 5: remove an entry from an existing Firmware package:
1092
1093::
1094
1095 ./tools/fiptool/fiptool remove \
1096 --tb-fw build/<platform>/debug/fip.bin
1097
1098Note that if the destination FIP file exists, the create, update and
1099remove operations will automatically overwrite it.
1100
1101The unpack operation will fail if the images already exist at the
1102destination. In that case, use -f or --force to continue.
1103
1104More information about FIP can be found in the `Firmware Design`_ document.
1105
Douglas Raillard6f625742017-06-28 15:23:03 +01001106Building FIP images with support for Trusted Board Boot
1107~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1108
1109Trusted Board Boot primarily consists of the following two features:
1110
1111- Image Authentication, described in `Trusted Board Boot`_, and
1112- Firmware Update, described in `Firmware Update`_
1113
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01001114The following steps should be followed to build FIP and (optionally) FWU_FIP
Douglas Raillard6f625742017-06-28 15:23:03 +01001115images with support for these features:
1116
1117#. Fulfill the dependencies of the ``mbedtls`` cryptographic and image parser
1118 modules by checking out a recent version of the `mbed TLS Repository`_. It
Dan Handley4def07d2018-03-01 18:44:00 +00001119 is important to use a version that is compatible with TF-A and fixes any
Douglas Raillard6f625742017-06-28 15:23:03 +01001120 known security vulnerabilities. See `mbed TLS Security Center`_ for more
Dan Handley4def07d2018-03-01 18:44:00 +00001121 information. The latest version of TF-A is tested with tag
John Tsichritzis62e2d972019-03-12 16:11:17 +00001122 ``mbedtls-2.16.0``.
Douglas Raillard6f625742017-06-28 15:23:03 +01001123
1124 The ``drivers/auth/mbedtls/mbedtls_*.mk`` files contain the list of mbed TLS
1125 source files the modules depend upon.
1126 ``include/drivers/auth/mbedtls/mbedtls_config.h`` contains the configuration
1127 options required to build the mbed TLS sources.
1128
1129 Note that the mbed TLS library is licensed under the Apache version 2.0
Dan Handley4def07d2018-03-01 18:44:00 +00001130 license. Using mbed TLS source code will affect the licensing of TF-A
1131 binaries that are built using this library.
Douglas Raillard6f625742017-06-28 15:23:03 +01001132
1133#. To build the FIP image, ensure the following command line variables are set
Dan Handley4def07d2018-03-01 18:44:00 +00001134 while invoking ``make`` to build TF-A:
Douglas Raillard6f625742017-06-28 15:23:03 +01001135
1136 - ``MBEDTLS_DIR=<path of the directory containing mbed TLS sources>``
1137 - ``TRUSTED_BOARD_BOOT=1``
1138 - ``GENERATE_COT=1``
1139
Dan Handley4def07d2018-03-01 18:44:00 +00001140 In the case of Arm platforms, the location of the ROTPK hash must also be
Douglas Raillard6f625742017-06-28 15:23:03 +01001141 specified at build time. Two locations are currently supported (see
1142 ``ARM_ROTPK_LOCATION`` build option):
1143
1144 - ``ARM_ROTPK_LOCATION=regs``: the ROTPK hash is obtained from the Trusted
1145 root-key storage registers present in the platform. On Juno, this
1146 registers are read-only. On FVP Base and Cortex models, the registers
1147 are read-only, but the value can be specified using the command line
1148 option ``bp.trusted_key_storage.public_key`` when launching the model.
1149 On both Juno and FVP models, the default value corresponds to an
1150 ECDSA-SECP256R1 public key hash, whose private part is not currently
1151 available.
1152
1153 - ``ARM_ROTPK_LOCATION=devel_rsa``: use the ROTPK hash that is hardcoded
Dan Handley4def07d2018-03-01 18:44:00 +00001154 in the Arm platform port. The private/public RSA key pair may be
Douglas Raillard6f625742017-06-28 15:23:03 +01001155 found in ``plat/arm/board/common/rotpk``.
1156
Qixiang Xu9db9c652017-08-24 15:12:20 +08001157 - ``ARM_ROTPK_LOCATION=devel_ecdsa``: use the ROTPK hash that is hardcoded
Dan Handley4def07d2018-03-01 18:44:00 +00001158 in the Arm platform port. The private/public ECDSA key pair may be
Qixiang Xu9db9c652017-08-24 15:12:20 +08001159 found in ``plat/arm/board/common/rotpk``.
1160
Douglas Raillard6f625742017-06-28 15:23:03 +01001161 Example of command line using RSA development keys:
1162
1163 ::
1164
1165 MBEDTLS_DIR=<path of the directory containing mbed TLS sources> \
1166 make PLAT=<platform> TRUSTED_BOARD_BOOT=1 GENERATE_COT=1 \
1167 ARM_ROTPK_LOCATION=devel_rsa \
1168 ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem \
1169 BL33=<path-to>/<bl33_image> \
1170 all fip
1171
1172 The result of this build will be the bl1.bin and the fip.bin binaries. This
1173 FIP will include the certificates corresponding to the Chain of Trust
1174 described in the TBBR-client document. These certificates can also be found
1175 in the output build directory.
1176
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01001177#. The optional FWU_FIP contains any additional images to be loaded from
Douglas Raillard6f625742017-06-28 15:23:03 +01001178 Non-Volatile storage during the `Firmware Update`_ process. To build the
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01001179 FWU_FIP, any FWU images required by the platform must be specified on the
Dan Handley4def07d2018-03-01 18:44:00 +00001180 command line. On Arm development platforms like Juno, these are:
Douglas Raillard6f625742017-06-28 15:23:03 +01001181
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01001182 - NS_BL2U. The AP non-secure Firmware Updater image.
1183 - SCP_BL2U. The SCP Firmware Update Configuration image.
Douglas Raillard6f625742017-06-28 15:23:03 +01001184
1185 Example of Juno command line for generating both ``fwu`` and ``fwu_fip``
1186 targets using RSA development:
1187
1188 ::
1189
1190 MBEDTLS_DIR=<path of the directory containing mbed TLS sources> \
1191 make PLAT=juno TRUSTED_BOARD_BOOT=1 GENERATE_COT=1 \
1192 ARM_ROTPK_LOCATION=devel_rsa \
1193 ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem \
1194 BL33=<path-to>/<bl33_image> \
1195 SCP_BL2=<path-to>/<scp_bl2_image> \
1196 SCP_BL2U=<path-to>/<scp_bl2u_image> \
1197 NS_BL2U=<path-to>/<ns_bl2u_image> \
1198 all fip fwu_fip
1199
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01001200 Note: The BL2U image will be built by default and added to the FWU_FIP.
Douglas Raillard6f625742017-06-28 15:23:03 +01001201 The user may override this by adding ``BL2U=<path-to>/<bl2u_image>``
1202 to the command line above.
1203
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01001204 Note: Building and installing the non-secure and SCP FWU images (NS_BL1U,
1205 NS_BL2U and SCP_BL2U) is outside the scope of this document.
Douglas Raillard6f625742017-06-28 15:23:03 +01001206
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01001207 The result of this build will be bl1.bin, fip.bin and fwu_fip.bin binaries.
1208 Both the FIP and FWU_FIP will include the certificates corresponding to the
Douglas Raillard6f625742017-06-28 15:23:03 +01001209 Chain of Trust described in the TBBR-client document. These certificates
1210 can also be found in the output build directory.
1211
1212Building the Certificate Generation Tool
1213~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1214
Dan Handley4def07d2018-03-01 18:44:00 +00001215The ``cert_create`` tool is built as part of the TF-A build process when the
1216``fip`` make target is specified and TBB is enabled (as described in the
1217previous section), but it can also be built separately with the following
1218command:
Douglas Raillard6f625742017-06-28 15:23:03 +01001219
1220::
1221
1222 make PLAT=<platform> [DEBUG=1] [V=1] certtool
1223
Antonio Nino Diaze23e0572018-09-25 09:41:08 +01001224For platforms that require their own IDs in certificate files, the generic
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01001225'cert_create' tool can be built with the following command:
Douglas Raillard6f625742017-06-28 15:23:03 +01001226
1227::
1228
Antonio Nino Diaze23e0572018-09-25 09:41:08 +01001229 make USE_TBBR_DEFS=0 [DEBUG=1] [V=1] certtool
Douglas Raillard6f625742017-06-28 15:23:03 +01001230
1231``DEBUG=1`` builds the tool in debug mode. ``V=1`` makes the build process more
1232verbose. The following command should be used to obtain help about the tool:
1233
1234::
1235
1236 ./tools/cert_create/cert_create -h
1237
1238Building a FIP for Juno and FVP
1239-------------------------------
1240
1241This section provides Juno and FVP specific instructions to build Trusted
1242Firmware, obtain the additional required firmware, and pack it all together in
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01001243a single FIP binary. It assumes that a `Linaro Release`_ has been installed.
Douglas Raillard6f625742017-06-28 15:23:03 +01001244
David Cunado31f2f792017-06-29 12:01:33 +01001245Note: Pre-built binaries for AArch32 are available from Linaro Release 16.12
1246onwards. Before that release, pre-built binaries are only available for AArch64.
Douglas Raillard6f625742017-06-28 15:23:03 +01001247
Joel Huttonbf7008a2018-03-19 11:59:57 +00001248Note: Follow the full instructions for one platform before switching to a
Douglas Raillard6f625742017-06-28 15:23:03 +01001249different one. Mixing instructions for different platforms may result in
1250corrupted binaries.
1251
Joel Huttonbf7008a2018-03-19 11:59:57 +00001252Note: The uboot image downloaded by the Linaro workspace script does not always
1253match the uboot image packaged as BL33 in the corresponding fip file. It is
1254recommended to use the version that is packaged in the fip file using the
1255instructions below.
1256
Soby Mathew7e8686d2018-05-09 13:59:29 +01001257Note: For the FVP, the kernel FDT is packaged in FIP during build and loaded
1258by the firmware at runtime. See `Obtaining the Flattened Device Trees`_
1259section for more info on selecting the right FDT to use.
1260
Douglas Raillard6f625742017-06-28 15:23:03 +01001261#. Clean the working directory
1262
1263 ::
1264
1265 make realclean
1266
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01001267#. Obtain SCP_BL2 (Juno) and BL33 (all platforms)
Douglas Raillard6f625742017-06-28 15:23:03 +01001268
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01001269 Use the fiptool to extract the SCP_BL2 and BL33 images from the FIP
Douglas Raillard6f625742017-06-28 15:23:03 +01001270 package included in the Linaro release:
1271
1272 ::
1273
1274 # Build the fiptool
1275 make [DEBUG=1] [V=1] fiptool
1276
1277 # Unpack firmware images from Linaro FIP
1278 ./tools/fiptool/fiptool unpack \
1279 <path/to/linaro/release>/fip.bin
1280
1281 The unpack operation will result in a set of binary images extracted to the
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01001282 current working directory. The SCP_BL2 image corresponds to
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01001283 ``scp-fw.bin`` and BL33 corresponds to ``nt-fw.bin``.
Douglas Raillard6f625742017-06-28 15:23:03 +01001284
Joel Huttonbf7008a2018-03-19 11:59:57 +00001285 Note: The fiptool will complain if the images to be unpacked already
Douglas Raillard6f625742017-06-28 15:23:03 +01001286 exist in the current directory. If that is the case, either delete those
1287 files or use the ``--force`` option to overwrite.
1288
Joel Huttonbf7008a2018-03-19 11:59:57 +00001289 Note: For AArch32, the instructions below assume that nt-fw.bin is a custom
Douglas Raillard6f625742017-06-28 15:23:03 +01001290 Normal world boot loader that supports AArch32.
1291
Dan Handley4def07d2018-03-01 18:44:00 +00001292#. Build TF-A images and create a new FIP for FVP
Douglas Raillard6f625742017-06-28 15:23:03 +01001293
1294 ::
1295
1296 # AArch64
1297 make PLAT=fvp BL33=nt-fw.bin all fip
1298
1299 # AArch32
1300 make PLAT=fvp ARCH=aarch32 AARCH32_SP=sp_min BL33=nt-fw.bin all fip
1301
Dan Handley4def07d2018-03-01 18:44:00 +00001302#. Build TF-A images and create a new FIP for Juno
Douglas Raillard6f625742017-06-28 15:23:03 +01001303
1304 For AArch64:
1305
1306 Building for AArch64 on Juno simply requires the addition of ``SCP_BL2``
1307 as a build parameter.
1308
1309 ::
1310
1311 make PLAT=juno all fip \
1312 BL33=<path-to-juno-oe-uboot>/SOFTWARE/bl33-uboot.bin \
1313 SCP_BL2=<path-to-juno-busybox-uboot>/SOFTWARE/scp_bl2.bin
1314
1315 For AArch32:
1316
1317 Hardware restrictions on Juno prevent cold reset into AArch32 execution mode,
1318 therefore BL1 and BL2 must be compiled for AArch64, and BL32 is compiled
1319 separately for AArch32.
1320
1321 - Before building BL32, the environment variable ``CROSS_COMPILE`` must point
1322 to the AArch32 Linaro cross compiler.
1323
1324 ::
1325
1326 export CROSS_COMPILE=<path-to-aarch32-gcc>/bin/arm-linux-gnueabihf-
1327
1328 - Build BL32 in AArch32.
1329
1330 ::
1331
1332 make ARCH=aarch32 PLAT=juno AARCH32_SP=sp_min \
1333 RESET_TO_SP_MIN=1 JUNO_AARCH32_EL3_RUNTIME=1 bl32
1334
1335 - Before building BL1 and BL2, the environment variable ``CROSS_COMPILE``
1336 must point to the AArch64 Linaro cross compiler.
1337
1338 ::
1339
1340 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
1341
1342 - The following parameters should be used to build BL1 and BL2 in AArch64
1343 and point to the BL32 file.
1344
1345 ::
1346
Soby Mathew509af922018-09-27 16:46:41 +01001347 make ARCH=aarch64 PLAT=juno JUNO_AARCH32_EL3_RUNTIME=1 \
Douglas Raillard6f625742017-06-28 15:23:03 +01001348 BL33=<path-to-juno32-oe-uboot>/SOFTWARE/bl33-uboot.bin \
Soby Mathew5744e872017-11-14 14:10:10 +00001349 SCP_BL2=<path-to-juno32-oe-uboot>/SOFTWARE/scp_bl2.bin \
Douglas Raillard6f625742017-06-28 15:23:03 +01001350 BL32=<path-to-bl32>/bl32.bin all fip
1351
1352The resulting BL1 and FIP images may be found in:
1353
1354::
1355
1356 # Juno
1357 ./build/juno/release/bl1.bin
1358 ./build/juno/release/fip.bin
1359
1360 # FVP
1361 ./build/fvp/release/bl1.bin
1362 ./build/fvp/release/fip.bin
1363
Roberto Vargase29ee462017-10-17 10:19:00 +01001364
1365Booting Firmware Update images
1366-------------------------------------
1367
1368When Firmware Update (FWU) is enabled there are at least 2 new images
1369that have to be loaded, the Non-Secure FWU ROM (NS-BL1U), and the
1370FWU FIP.
1371
1372Juno
1373~~~~
1374
1375The new images must be programmed in flash memory by adding
1376an entry in the ``SITE1/HBI0262x/images.txt`` configuration file
1377on the Juno SD card (where ``x`` depends on the revision of the Juno board).
1378Refer to the `Juno Getting Started Guide`_, section 2.3 "Flash memory
1379programming" for more information. User should ensure these do not
1380overlap with any other entries in the file.
1381
1382::
1383
1384 NOR10UPDATE: AUTO ;Image Update:NONE/AUTO/FORCE
1385 NOR10ADDRESS: 0x00400000 ;Image Flash Address [ns_bl2u_base_address]
1386 NOR10FILE: \SOFTWARE\fwu_fip.bin ;Image File Name
1387 NOR10LOAD: 00000000 ;Image Load Address
1388 NOR10ENTRY: 00000000 ;Image Entry Point
1389
1390 NOR11UPDATE: AUTO ;Image Update:NONE/AUTO/FORCE
1391 NOR11ADDRESS: 0x03EB8000 ;Image Flash Address [ns_bl1u_base_address]
1392 NOR11FILE: \SOFTWARE\ns_bl1u.bin ;Image File Name
1393 NOR11LOAD: 00000000 ;Image Load Address
1394
1395The address ns_bl1u_base_address is the value of NS_BL1U_BASE - 0x8000000.
1396In the same way, the address ns_bl2u_base_address is the value of
1397NS_BL2U_BASE - 0x8000000.
1398
1399FVP
1400~~~
1401
1402The additional fip images must be loaded with:
1403
1404::
1405
1406 --data cluster0.cpu0="<path_to>/ns_bl1u.bin"@0x0beb8000 [ns_bl1u_base_address]
1407 --data cluster0.cpu0="<path_to>/fwu_fip.bin"@0x08400000 [ns_bl2u_base_address]
1408
1409The address ns_bl1u_base_address is the value of NS_BL1U_BASE.
1410In the same way, the address ns_bl2u_base_address is the value of
1411NS_BL2U_BASE.
1412
1413
Douglas Raillard6f625742017-06-28 15:23:03 +01001414EL3 payloads alternative boot flow
1415----------------------------------
1416
1417On a pre-production system, the ability to execute arbitrary, bare-metal code at
1418the highest exception level is required. It allows full, direct access to the
1419hardware, for example to run silicon soak tests.
1420
1421Although it is possible to implement some baremetal secure firmware from
1422scratch, this is a complex task on some platforms, depending on the level of
1423configuration required to put the system in the expected state.
1424
1425Rather than booting a baremetal application, a possible compromise is to boot
Dan Handley4def07d2018-03-01 18:44:00 +00001426``EL3 payloads`` through TF-A instead. This is implemented as an alternative
1427boot flow, where a modified BL2 boots an EL3 payload, instead of loading the
1428other BL images and passing control to BL31. It reduces the complexity of
1429developing EL3 baremetal code by:
Douglas Raillard6f625742017-06-28 15:23:03 +01001430
1431- putting the system into a known architectural state;
1432- taking care of platform secure world initialization;
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01001433- loading the SCP_BL2 image if required by the platform.
Douglas Raillard6f625742017-06-28 15:23:03 +01001434
Dan Handley4def07d2018-03-01 18:44:00 +00001435When booting an EL3 payload on Arm standard platforms, the configuration of the
Douglas Raillard6f625742017-06-28 15:23:03 +01001436TrustZone controller is simplified such that only region 0 is enabled and is
1437configured to permit secure access only. This gives full access to the whole
1438DRAM to the EL3 payload.
1439
1440The system is left in the same state as when entering BL31 in the default boot
1441flow. In particular:
1442
1443- Running in EL3;
1444- Current state is AArch64;
1445- Little-endian data access;
1446- All exceptions disabled;
1447- MMU disabled;
1448- Caches disabled.
1449
1450Booting an EL3 payload
1451~~~~~~~~~~~~~~~~~~~~~~
1452
1453The EL3 payload image is a standalone image and is not part of the FIP. It is
Dan Handley4def07d2018-03-01 18:44:00 +00001454not loaded by TF-A. Therefore, there are 2 possible scenarios:
Douglas Raillard6f625742017-06-28 15:23:03 +01001455
1456- The EL3 payload may reside in non-volatile memory (NVM) and execute in
1457 place. In this case, booting it is just a matter of specifying the right
Dan Handley4def07d2018-03-01 18:44:00 +00001458 address in NVM through ``EL3_PAYLOAD_BASE`` when building TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01001459
1460- The EL3 payload needs to be loaded in volatile memory (e.g. DRAM) at
1461 run-time.
1462
1463To help in the latter scenario, the ``SPIN_ON_BL1_EXIT=1`` build option can be
1464used. The infinite loop that it introduces in BL1 stops execution at the right
1465moment for a debugger to take control of the target and load the payload (for
1466example, over JTAG).
1467
1468It is expected that this loading method will work in most cases, as a debugger
1469connection is usually available in a pre-production system. The user is free to
1470use any other platform-specific mechanism to load the EL3 payload, though.
1471
1472Booting an EL3 payload on FVP
1473^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1474
1475The EL3 payloads boot flow requires the CPU's mailbox to be cleared at reset for
1476the secondary CPUs holding pen to work properly. Unfortunately, its reset value
1477is undefined on the FVP platform and the FVP platform code doesn't clear it.
1478Therefore, one must modify the way the model is normally invoked in order to
1479clear the mailbox at start-up.
1480
1481One way to do that is to create an 8-byte file containing all zero bytes using
1482the following command:
1483
1484::
1485
1486 dd if=/dev/zero of=mailbox.dat bs=1 count=8
1487
1488and pre-load it into the FVP memory at the mailbox address (i.e. ``0x04000000``)
1489using the following model parameters:
1490
1491::
1492
1493 --data cluster0.cpu0=mailbox.dat@0x04000000 [Base FVPs]
1494 --data=mailbox.dat@0x04000000 [Foundation FVP]
1495
1496To provide the model with the EL3 payload image, the following methods may be
1497used:
1498
1499#. If the EL3 payload is able to execute in place, it may be programmed into
1500 flash memory. On Base Cortex and AEM FVPs, the following model parameter
1501 loads it at the base address of the NOR FLASH1 (the NOR FLASH0 is already
1502 used for the FIP):
1503
1504 ::
1505
1506 -C bp.flashloader1.fname="/path/to/el3-payload"
1507
1508 On Foundation FVP, there is no flash loader component and the EL3 payload
1509 may be programmed anywhere in flash using method 3 below.
1510
1511#. When using the ``SPIN_ON_BL1_EXIT=1`` loading method, the following DS-5
1512 command may be used to load the EL3 payload ELF image over JTAG:
1513
1514 ::
1515
1516 load /path/to/el3-payload.elf
1517
1518#. The EL3 payload may be pre-loaded in volatile memory using the following
1519 model parameters:
1520
1521 ::
1522
1523 --data cluster0.cpu0="/path/to/el3-payload"@address [Base FVPs]
1524 --data="/path/to/el3-payload"@address [Foundation FVP]
1525
1526 The address provided to the FVP must match the ``EL3_PAYLOAD_BASE`` address
Dan Handley4def07d2018-03-01 18:44:00 +00001527 used when building TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01001528
1529Booting an EL3 payload on Juno
1530^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1531
1532If the EL3 payload is able to execute in place, it may be programmed in flash
1533memory by adding an entry in the ``SITE1/HBI0262x/images.txt`` configuration file
1534on the Juno SD card (where ``x`` depends on the revision of the Juno board).
1535Refer to the `Juno Getting Started Guide`_, section 2.3 "Flash memory
1536programming" for more information.
1537
1538Alternatively, the same DS-5 command mentioned in the FVP section above can
1539be used to load the EL3 payload's ELF file over JTAG on Juno.
1540
1541Preloaded BL33 alternative boot flow
1542------------------------------------
1543
1544Some platforms have the ability to preload BL33 into memory instead of relying
Dan Handley4def07d2018-03-01 18:44:00 +00001545on TF-A to load it. This may simplify packaging of the normal world code and
1546improve performance in a development environment. When secure world cold boot
1547is complete, TF-A simply jumps to a BL33 base address provided at build time.
Douglas Raillard6f625742017-06-28 15:23:03 +01001548
1549For this option to be used, the ``PRELOADED_BL33_BASE`` build option has to be
Dan Handley4def07d2018-03-01 18:44:00 +00001550used when compiling TF-A. For example, the following command will create a FIP
1551without a BL33 and prepare to jump to a BL33 image loaded at address
15520x80000000:
Douglas Raillard6f625742017-06-28 15:23:03 +01001553
1554::
1555
1556 make PRELOADED_BL33_BASE=0x80000000 PLAT=fvp all fip
1557
Antonio Nino Diaz32412a82018-05-14 09:12:34 +01001558Boot of a preloaded kernel image on Base FVP
1559~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillard6f625742017-06-28 15:23:03 +01001560
Antonio Nino Diaz32412a82018-05-14 09:12:34 +01001561The following example uses a simplified boot flow by directly jumping from the
1562TF-A to the Linux kernel, which will use a ramdisk as filesystem. This can be
1563useful if both the kernel and the device tree blob (DTB) are already present in
1564memory (like in FVP).
1565
1566For example, if the kernel is loaded at ``0x80080000`` and the DTB is loaded at
1567address ``0x82000000``, the firmware can be built like this:
Douglas Raillard6f625742017-06-28 15:23:03 +01001568
1569::
1570
Antonio Nino Diaz32412a82018-05-14 09:12:34 +01001571 CROSS_COMPILE=aarch64-linux-gnu- \
1572 make PLAT=fvp DEBUG=1 \
1573 RESET_TO_BL31=1 \
1574 ARM_LINUX_KERNEL_AS_BL33=1 \
1575 PRELOADED_BL33_BASE=0x80080000 \
1576 ARM_PRELOADED_DTB_BASE=0x82000000 \
1577 all fip
Douglas Raillard6f625742017-06-28 15:23:03 +01001578
Antonio Nino Diaz32412a82018-05-14 09:12:34 +01001579Now, it is needed to modify the DTB so that the kernel knows the address of the
1580ramdisk. The following script generates a patched DTB from the provided one,
1581assuming that the ramdisk is loaded at address ``0x84000000``. Note that this
1582script assumes that the user is using a ramdisk image prepared for U-Boot, like
1583the ones provided by Linaro. If using a ramdisk without this header,the ``0x40``
1584offset in ``INITRD_START`` has to be removed.
1585
1586.. code:: bash
1587
1588 #!/bin/bash
1589
1590 # Path to the input DTB
1591 KERNEL_DTB=<path-to>/<fdt>
1592 # Path to the output DTB
1593 PATCHED_KERNEL_DTB=<path-to>/<patched-fdt>
1594 # Base address of the ramdisk
1595 INITRD_BASE=0x84000000
1596 # Path to the ramdisk
1597 INITRD=<path-to>/<ramdisk.img>
1598
1599 # Skip uboot header (64 bytes)
1600 INITRD_START=$(printf "0x%x" $((${INITRD_BASE} + 0x40)) )
1601 INITRD_SIZE=$(stat -Lc %s ${INITRD})
1602 INITRD_END=$(printf "0x%x" $((${INITRD_BASE} + ${INITRD_SIZE})) )
1603
1604 CHOSEN_NODE=$(echo \
1605 "/ { \
1606 chosen { \
1607 linux,initrd-start = <${INITRD_START}>; \
1608 linux,initrd-end = <${INITRD_END}>; \
1609 }; \
1610 };")
1611
1612 echo $(dtc -O dts -I dtb ${KERNEL_DTB}) ${CHOSEN_NODE} | \
1613 dtc -O dtb -o ${PATCHED_KERNEL_DTB} -
1614
1615And the FVP binary can be run with the following command:
Douglas Raillard6f625742017-06-28 15:23:03 +01001616
1617::
1618
Antonio Nino Diaz32412a82018-05-14 09:12:34 +01001619 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1620 -C pctl.startup=0.0.0.0 \
1621 -C bp.secure_memory=1 \
1622 -C cluster0.NUM_CORES=4 \
1623 -C cluster1.NUM_CORES=4 \
1624 -C cache_state_modelled=1 \
1625 -C cluster0.cpu0.RVBAR=0x04020000 \
1626 -C cluster0.cpu1.RVBAR=0x04020000 \
1627 -C cluster0.cpu2.RVBAR=0x04020000 \
1628 -C cluster0.cpu3.RVBAR=0x04020000 \
1629 -C cluster1.cpu0.RVBAR=0x04020000 \
1630 -C cluster1.cpu1.RVBAR=0x04020000 \
1631 -C cluster1.cpu2.RVBAR=0x04020000 \
1632 -C cluster1.cpu3.RVBAR=0x04020000 \
1633 --data cluster0.cpu0="<path-to>/bl31.bin"@0x04020000 \
1634 --data cluster0.cpu0="<path-to>/<patched-fdt>"@0x82000000 \
1635 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
1636 --data cluster0.cpu0="<path-to>/<ramdisk.img>"@0x84000000
Douglas Raillard6f625742017-06-28 15:23:03 +01001637
Antonio Nino Diaz32412a82018-05-14 09:12:34 +01001638Boot of a preloaded kernel image on Juno
1639~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillard6f625742017-06-28 15:23:03 +01001640
Antonio Nino Diaz32412a82018-05-14 09:12:34 +01001641The Trusted Firmware must be compiled in a similar way as for FVP explained
1642above. The process to load binaries to memory is the one explained in
1643`Booting an EL3 payload on Juno`_.
Douglas Raillard6f625742017-06-28 15:23:03 +01001644
1645Running the software on FVP
1646---------------------------
1647
David Cunado855ac022018-03-12 18:47:05 +00001648The latest version of the AArch64 build of TF-A has been tested on the following
1649Arm FVPs without shifted affinities, and that do not support threaded CPU cores
1650(64-bit host machine only).
Douglas Raillard6f625742017-06-28 15:23:03 +01001651
David Cunadoeb19da92017-12-19 16:33:25 +00001652NOTE: Unless otherwise stated, the model version is Version 11.4 Build 37.
David Cunado64d50c72017-06-27 17:31:12 +01001653
David Cunadoeb19da92017-12-19 16:33:25 +00001654- ``FVP_Base_Aresx4``
1655- ``FVP_Base_AEMv8A-AEMv8A``
1656- ``FVP_Base_AEMv8A-AEMv8A-AEMv8A-AEMv8A-CCN502``
1657- ``FVP_Base_AEMv8A-AEMv8A``
1658- ``FVP_Base_RevC-2xAEMv8A``
1659- ``FVP_Base_Cortex-A32x4``
David Cunado64d50c72017-06-27 17:31:12 +01001660- ``FVP_Base_Cortex-A35x4``
1661- ``FVP_Base_Cortex-A53x4``
David Cunadoeb19da92017-12-19 16:33:25 +00001662- ``FVP_Base_Cortex-A55x4+Cortex-A75x4``
1663- ``FVP_Base_Cortex-A55x4``
David Cunado64d50c72017-06-27 17:31:12 +01001664- ``FVP_Base_Cortex-A57x4-A53x4``
1665- ``FVP_Base_Cortex-A57x4``
1666- ``FVP_Base_Cortex-A72x4-A53x4``
1667- ``FVP_Base_Cortex-A72x4``
1668- ``FVP_Base_Cortex-A73x4-A53x4``
1669- ``FVP_Base_Cortex-A73x4``
David Cunadoeb19da92017-12-19 16:33:25 +00001670- ``FVP_Base_Cortex-A75x4``
1671- ``FVP_Base_Cortex-A76x4``
1672- ``FVP_CSS_SGI-575`` (Version 11.3 build 40)
1673- ``Foundation_Platform``
David Cunado855ac022018-03-12 18:47:05 +00001674
1675The latest version of the AArch32 build of TF-A has been tested on the following
1676Arm FVPs without shifted affinities, and that do not support threaded CPU cores
1677(64-bit host machine only).
1678
1679- ``FVP_Base_AEMv8A-AEMv8A``
David Cunado64d50c72017-06-27 17:31:12 +01001680- ``FVP_Base_Cortex-A32x4``
Douglas Raillard6f625742017-06-28 15:23:03 +01001681
David Cunado855ac022018-03-12 18:47:05 +00001682NOTE: The ``FVP_Base_RevC-2xAEMv8A`` FVP only supports shifted affinities, which
1683is not compatible with legacy GIC configurations. Therefore this FVP does not
1684support these legacy GIC configurations.
1685
Douglas Raillard6f625742017-06-28 15:23:03 +01001686NOTE: The build numbers quoted above are those reported by launching the FVP
1687with the ``--version`` parameter.
1688
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01001689NOTE: Linaro provides a ramdisk image in prebuilt FVP configurations and full
1690file systems that can be downloaded separately. To run an FVP with a virtio
1691file system image an additional FVP configuration option
1692``-C bp.virtioblockdevice.image_path="<path-to>/<file-system-image>`` can be
1693used.
1694
Douglas Raillard6f625742017-06-28 15:23:03 +01001695NOTE: The software will not work on Version 1.0 of the Foundation FVP.
1696The commands below would report an ``unhandled argument`` error in this case.
1697
1698NOTE: FVPs can be launched with ``--cadi-server`` option such that a
Dan Handley4def07d2018-03-01 18:44:00 +00001699CADI-compliant debugger (for example, Arm DS-5) can connect to and control its
Douglas Raillard6f625742017-06-28 15:23:03 +01001700execution.
1701
Eleanor Bonnici99f38f52017-10-04 15:03:33 +01001702NOTE: Since FVP model Version 11.0 Build 11.0.34 and Version 8.5 Build 0.8.5202
David Cunado279fedc2017-07-31 12:24:51 +01001703the internal synchronisation timings changed compared to older versions of the
1704models. The models can be launched with ``-Q 100`` option if they are required
1705to match the run time characteristics of the older versions.
1706
Douglas Raillard6f625742017-06-28 15:23:03 +01001707The Foundation FVP is a cut down version of the AArch64 Base FVP. It can be
Dan Handley4def07d2018-03-01 18:44:00 +00001708downloaded for free from `Arm's website`_.
Douglas Raillard6f625742017-06-28 15:23:03 +01001709
David Cunado64d50c72017-06-27 17:31:12 +01001710The Cortex-A models listed above are also available to download from
Dan Handley4def07d2018-03-01 18:44:00 +00001711`Arm's website`_.
David Cunado64d50c72017-06-27 17:31:12 +01001712
Douglas Raillard6f625742017-06-28 15:23:03 +01001713Please refer to the FVP documentation for a detailed description of the model
Dan Handley4def07d2018-03-01 18:44:00 +00001714parameter options. A brief description of the important ones that affect TF-A
1715and normal world software behavior is provided below.
Douglas Raillard6f625742017-06-28 15:23:03 +01001716
Douglas Raillard6f625742017-06-28 15:23:03 +01001717Obtaining the Flattened Device Trees
1718~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1719
1720Depending on the FVP configuration and Linux configuration used, different
Soby Mathew7e8686d2018-05-09 13:59:29 +01001721FDT files are required. FDT source files for the Foundation and Base FVPs can
1722be found in the TF-A source directory under ``fdts/``. The Foundation FVP has
1723a subset of the Base FVP components. For example, the Foundation FVP lacks
1724CLCD and MMC support, and has only one CPU cluster.
Douglas Raillard6f625742017-06-28 15:23:03 +01001725
1726Note: It is not recommended to use the FDTs built along the kernel because not
1727all FDTs are available from there.
1728
Soby Mathew7e8686d2018-05-09 13:59:29 +01001729The dynamic configuration capability is enabled in the firmware for FVPs.
1730This means that the firmware can authenticate and load the FDT if present in
1731FIP. A default FDT is packaged into FIP during the build based on
1732the build configuration. This can be overridden by using the ``FVP_HW_CONFIG``
1733or ``FVP_HW_CONFIG_DTS`` build options (refer to the
1734`Arm FVP platform specific build options`_ section for detail on the options).
1735
1736- ``fvp-base-gicv2-psci.dts``
Douglas Raillard6f625742017-06-28 15:23:03 +01001737
David Cunado855ac022018-03-12 18:47:05 +00001738 For use with models such as the Cortex-A57-A53 Base FVPs without shifted
1739 affinities and with Base memory map configuration.
Douglas Raillard6f625742017-06-28 15:23:03 +01001740
Soby Mathew7e8686d2018-05-09 13:59:29 +01001741- ``fvp-base-gicv2-psci-aarch32.dts``
Douglas Raillard6f625742017-06-28 15:23:03 +01001742
David Cunado855ac022018-03-12 18:47:05 +00001743 For use with models such as the Cortex-A32 Base FVPs without shifted
1744 affinities and running Linux in AArch32 state with Base memory map
1745 configuration.
Douglas Raillard6f625742017-06-28 15:23:03 +01001746
Soby Mathew7e8686d2018-05-09 13:59:29 +01001747- ``fvp-base-gicv3-psci.dts``
Douglas Raillard6f625742017-06-28 15:23:03 +01001748
David Cunado855ac022018-03-12 18:47:05 +00001749 For use with models such as the Cortex-A57-A53 Base FVPs without shifted
1750 affinities and with Base memory map configuration and Linux GICv3 support.
1751
Soby Mathew7e8686d2018-05-09 13:59:29 +01001752- ``fvp-base-gicv3-psci-1t.dts``
David Cunado855ac022018-03-12 18:47:05 +00001753
1754 For use with models such as the AEMv8-RevC Base FVP with shifted affinities,
1755 single threaded CPUs, Base memory map configuration and Linux GICv3 support.
1756
Soby Mathew7e8686d2018-05-09 13:59:29 +01001757- ``fvp-base-gicv3-psci-dynamiq.dts``
David Cunado855ac022018-03-12 18:47:05 +00001758
1759 For use with models as the Cortex-A55-A75 Base FVPs with shifted affinities,
1760 single cluster, single threaded CPUs, Base memory map configuration and Linux
1761 GICv3 support.
Douglas Raillard6f625742017-06-28 15:23:03 +01001762
Soby Mathew7e8686d2018-05-09 13:59:29 +01001763- ``fvp-base-gicv3-psci-aarch32.dts``
Douglas Raillard6f625742017-06-28 15:23:03 +01001764
David Cunado855ac022018-03-12 18:47:05 +00001765 For use with models such as the Cortex-A32 Base FVPs without shifted
1766 affinities and running Linux in AArch32 state with Base memory map
1767 configuration and Linux GICv3 support.
Douglas Raillard6f625742017-06-28 15:23:03 +01001768
Soby Mathew7e8686d2018-05-09 13:59:29 +01001769- ``fvp-foundation-gicv2-psci.dts``
Douglas Raillard6f625742017-06-28 15:23:03 +01001770
1771 For use with Foundation FVP with Base memory map configuration.
1772
Soby Mathew7e8686d2018-05-09 13:59:29 +01001773- ``fvp-foundation-gicv3-psci.dts``
Douglas Raillard6f625742017-06-28 15:23:03 +01001774
1775 (Default) For use with Foundation FVP with Base memory map configuration
1776 and Linux GICv3 support.
1777
1778Running on the Foundation FVP with reset to BL1 entrypoint
1779~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1780
1781The following ``Foundation_Platform`` parameters should be used to boot Linux with
Dan Handley4def07d2018-03-01 18:44:00 +000017824 CPUs using the AArch64 build of TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01001783
1784::
1785
1786 <path-to>/Foundation_Platform \
1787 --cores=4 \
Antonio Nino Diaz38d96de2018-02-23 11:01:31 +00001788 --arm-v8.0 \
Douglas Raillard6f625742017-06-28 15:23:03 +01001789 --secure-memory \
1790 --visualization \
1791 --gicv3 \
1792 --data="<path-to>/<bl1-binary>"@0x0 \
1793 --data="<path-to>/<FIP-binary>"@0x08000000 \
Douglas Raillard6f625742017-06-28 15:23:03 +01001794 --data="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01001795 --data="<path-to>/<ramdisk-binary>"@0x84000000
Douglas Raillard6f625742017-06-28 15:23:03 +01001796
1797Notes:
1798
1799- BL1 is loaded at the start of the Trusted ROM.
1800- The Firmware Image Package is loaded at the start of NOR FLASH0.
Soby Mathew7e8686d2018-05-09 13:59:29 +01001801- The firmware loads the FDT packaged in FIP to the DRAM. The FDT load address
1802 is specified via the ``hw_config_addr`` property in `TB_FW_CONFIG for FVP`_.
Douglas Raillard6f625742017-06-28 15:23:03 +01001803- The default use-case for the Foundation FVP is to use the ``--gicv3`` option
1804 and enable the GICv3 device in the model. Note that without this option,
1805 the Foundation FVP defaults to legacy (Versatile Express) memory map which
Dan Handley4def07d2018-03-01 18:44:00 +00001806 is not supported by TF-A.
1807- In order for TF-A to run correctly on the Foundation FVP, the architecture
1808 versions must match. The Foundation FVP defaults to the highest v8.x
1809 version it supports but the default build for TF-A is for v8.0. To avoid
1810 issues either start the Foundation FVP to use v8.0 architecture using the
1811 ``--arm-v8.0`` option, or build TF-A with an appropriate value for
1812 ``ARM_ARCH_MINOR``.
Douglas Raillard6f625742017-06-28 15:23:03 +01001813
1814Running on the AEMv8 Base FVP with reset to BL1 entrypoint
1815~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1816
David Cunado855ac022018-03-12 18:47:05 +00001817The following ``FVP_Base_RevC-2xAEMv8A`` parameters should be used to boot Linux
Dan Handley4def07d2018-03-01 18:44:00 +00001818with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01001819
1820::
1821
David Cunado855ac022018-03-12 18:47:05 +00001822 <path-to>/FVP_Base_RevC-2xAEMv8A \
Douglas Raillard6f625742017-06-28 15:23:03 +01001823 -C pctl.startup=0.0.0.0 \
1824 -C bp.secure_memory=1 \
1825 -C bp.tzc_400.diagnostics=1 \
1826 -C cluster0.NUM_CORES=4 \
1827 -C cluster1.NUM_CORES=4 \
1828 -C cache_state_modelled=1 \
1829 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1830 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillard6f625742017-06-28 15:23:03 +01001831 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01001832 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillard6f625742017-06-28 15:23:03 +01001833
1834Running on the AEMv8 Base FVP (AArch32) with reset to BL1 entrypoint
1835~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1836
1837The following ``FVP_Base_AEMv8A-AEMv8A`` parameters should be used to boot Linux
Dan Handley4def07d2018-03-01 18:44:00 +00001838with 8 CPUs using the AArch32 build of TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01001839
1840::
1841
1842 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1843 -C pctl.startup=0.0.0.0 \
1844 -C bp.secure_memory=1 \
1845 -C bp.tzc_400.diagnostics=1 \
1846 -C cluster0.NUM_CORES=4 \
1847 -C cluster1.NUM_CORES=4 \
1848 -C cache_state_modelled=1 \
1849 -C cluster0.cpu0.CONFIG64=0 \
1850 -C cluster0.cpu1.CONFIG64=0 \
1851 -C cluster0.cpu2.CONFIG64=0 \
1852 -C cluster0.cpu3.CONFIG64=0 \
1853 -C cluster1.cpu0.CONFIG64=0 \
1854 -C cluster1.cpu1.CONFIG64=0 \
1855 -C cluster1.cpu2.CONFIG64=0 \
1856 -C cluster1.cpu3.CONFIG64=0 \
1857 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1858 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillard6f625742017-06-28 15:23:03 +01001859 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01001860 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillard6f625742017-06-28 15:23:03 +01001861
1862Running on the Cortex-A57-A53 Base FVP with reset to BL1 entrypoint
1863~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1864
1865The following ``FVP_Base_Cortex-A57x4-A53x4`` model parameters should be used to
Dan Handley4def07d2018-03-01 18:44:00 +00001866boot Linux with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01001867
1868::
1869
1870 <path-to>/FVP_Base_Cortex-A57x4-A53x4 \
1871 -C pctl.startup=0.0.0.0 \
1872 -C bp.secure_memory=1 \
1873 -C bp.tzc_400.diagnostics=1 \
1874 -C cache_state_modelled=1 \
1875 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1876 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillard6f625742017-06-28 15:23:03 +01001877 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01001878 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillard6f625742017-06-28 15:23:03 +01001879
1880Running on the Cortex-A32 Base FVP (AArch32) with reset to BL1 entrypoint
1881~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1882
1883The following ``FVP_Base_Cortex-A32x4`` model parameters should be used to
Dan Handley4def07d2018-03-01 18:44:00 +00001884boot Linux with 4 CPUs using the AArch32 build of TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01001885
1886::
1887
1888 <path-to>/FVP_Base_Cortex-A32x4 \
1889 -C pctl.startup=0.0.0.0 \
1890 -C bp.secure_memory=1 \
1891 -C bp.tzc_400.diagnostics=1 \
1892 -C cache_state_modelled=1 \
1893 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1894 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillard6f625742017-06-28 15:23:03 +01001895 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01001896 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillard6f625742017-06-28 15:23:03 +01001897
1898Running on the AEMv8 Base FVP with reset to BL31 entrypoint
1899~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1900
David Cunado855ac022018-03-12 18:47:05 +00001901The following ``FVP_Base_RevC-2xAEMv8A`` parameters should be used to boot Linux
Dan Handley4def07d2018-03-01 18:44:00 +00001902with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01001903
1904::
1905
David Cunado855ac022018-03-12 18:47:05 +00001906 <path-to>/FVP_Base_RevC-2xAEMv8A \
Douglas Raillard6f625742017-06-28 15:23:03 +01001907 -C pctl.startup=0.0.0.0 \
1908 -C bp.secure_memory=1 \
1909 -C bp.tzc_400.diagnostics=1 \
1910 -C cluster0.NUM_CORES=4 \
1911 -C cluster1.NUM_CORES=4 \
1912 -C cache_state_modelled=1 \
Soby Mathew8aa4e5f2018-12-12 14:54:23 +00001913 -C cluster0.cpu0.RVBAR=0x04010000 \
1914 -C cluster0.cpu1.RVBAR=0x04010000 \
1915 -C cluster0.cpu2.RVBAR=0x04010000 \
1916 -C cluster0.cpu3.RVBAR=0x04010000 \
1917 -C cluster1.cpu0.RVBAR=0x04010000 \
1918 -C cluster1.cpu1.RVBAR=0x04010000 \
1919 -C cluster1.cpu2.RVBAR=0x04010000 \
1920 -C cluster1.cpu3.RVBAR=0x04010000 \
1921 --data cluster0.cpu0="<path-to>/<bl31-binary>"@0x04010000 \
1922 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0xff000000 \
Douglas Raillard6f625742017-06-28 15:23:03 +01001923 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01001924 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillard6f625742017-06-28 15:23:03 +01001925 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01001926 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillard6f625742017-06-28 15:23:03 +01001927
1928Notes:
1929
Soby Mathew8aa4e5f2018-12-12 14:54:23 +00001930- Since Position Independent Executable (PIE) support is enabled for BL31
1931 in this config, it can be loaded at any valid address for execution.
1932
Douglas Raillard6f625742017-06-28 15:23:03 +01001933- Since a FIP is not loaded when using BL31 as reset entrypoint, the
1934 ``--data="<path-to><bl31|bl32|bl33-binary>"@<base-address-of-binary>``
1935 parameter is needed to load the individual bootloader images in memory.
1936 BL32 image is only needed if BL31 has been built to expect a Secure-EL1
Soby Mathew7e8686d2018-05-09 13:59:29 +01001937 Payload. For the same reason, the FDT needs to be compiled from the DT source
1938 and loaded via the ``--data cluster0.cpu0="<path-to>/<fdt>"@0x82000000``
1939 parameter.
Douglas Raillard6f625742017-06-28 15:23:03 +01001940
1941- The ``-C cluster<X>.cpu<Y>.RVBAR=@<base-address-of-bl31>`` parameter, where
1942 X and Y are the cluster and CPU numbers respectively, is used to set the
1943 reset vector for each core.
1944
1945- Changing the default value of ``ARM_TSP_RAM_LOCATION`` will also require
1946 changing the value of
1947 ``--data="<path-to><bl32-binary>"@<base-address-of-bl32>`` to the new value of
1948 ``BL32_BASE``.
1949
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01001950Running on the AEMv8 Base FVP (AArch32) with reset to SP_MIN entrypoint
1951~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillard6f625742017-06-28 15:23:03 +01001952
1953The following ``FVP_Base_AEMv8A-AEMv8A`` parameters should be used to boot Linux
Dan Handley4def07d2018-03-01 18:44:00 +00001954with 8 CPUs using the AArch32 build of TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01001955
1956::
1957
1958 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1959 -C pctl.startup=0.0.0.0 \
1960 -C bp.secure_memory=1 \
1961 -C bp.tzc_400.diagnostics=1 \
1962 -C cluster0.NUM_CORES=4 \
1963 -C cluster1.NUM_CORES=4 \
1964 -C cache_state_modelled=1 \
1965 -C cluster0.cpu0.CONFIG64=0 \
1966 -C cluster0.cpu1.CONFIG64=0 \
1967 -C cluster0.cpu2.CONFIG64=0 \
1968 -C cluster0.cpu3.CONFIG64=0 \
1969 -C cluster1.cpu0.CONFIG64=0 \
1970 -C cluster1.cpu1.CONFIG64=0 \
1971 -C cluster1.cpu2.CONFIG64=0 \
1972 -C cluster1.cpu3.CONFIG64=0 \
Soby Mathew8aa4e5f2018-12-12 14:54:23 +00001973 -C cluster0.cpu0.RVBAR=0x04002000 \
1974 -C cluster0.cpu1.RVBAR=0x04002000 \
1975 -C cluster0.cpu2.RVBAR=0x04002000 \
1976 -C cluster0.cpu3.RVBAR=0x04002000 \
1977 -C cluster1.cpu0.RVBAR=0x04002000 \
1978 -C cluster1.cpu1.RVBAR=0x04002000 \
1979 -C cluster1.cpu2.RVBAR=0x04002000 \
1980 -C cluster1.cpu3.RVBAR=0x04002000 \
Soby Mathewc099cd32018-06-01 16:53:38 +01001981 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04002000 \
Douglas Raillard6f625742017-06-28 15:23:03 +01001982 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01001983 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillard6f625742017-06-28 15:23:03 +01001984 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01001985 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillard6f625742017-06-28 15:23:03 +01001986
1987Note: The load address of ``<bl32-binary>`` depends on the value ``BL32_BASE``.
1988It should match the address programmed into the RVBAR register as well.
1989
1990Running on the Cortex-A57-A53 Base FVP with reset to BL31 entrypoint
1991~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1992
1993The following ``FVP_Base_Cortex-A57x4-A53x4`` model parameters should be used to
Dan Handley4def07d2018-03-01 18:44:00 +00001994boot Linux with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01001995
1996::
1997
1998 <path-to>/FVP_Base_Cortex-A57x4-A53x4 \
1999 -C pctl.startup=0.0.0.0 \
2000 -C bp.secure_memory=1 \
2001 -C bp.tzc_400.diagnostics=1 \
2002 -C cache_state_modelled=1 \
Soby Mathew8aa4e5f2018-12-12 14:54:23 +00002003 -C cluster0.cpu0.RVBARADDR=0x04010000 \
2004 -C cluster0.cpu1.RVBARADDR=0x04010000 \
2005 -C cluster0.cpu2.RVBARADDR=0x04010000 \
2006 -C cluster0.cpu3.RVBARADDR=0x04010000 \
2007 -C cluster1.cpu0.RVBARADDR=0x04010000 \
2008 -C cluster1.cpu1.RVBARADDR=0x04010000 \
2009 -C cluster1.cpu2.RVBARADDR=0x04010000 \
2010 -C cluster1.cpu3.RVBARADDR=0x04010000 \
2011 --data cluster0.cpu0="<path-to>/<bl31-binary>"@0x04010000 \
2012 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0xff000000 \
Douglas Raillard6f625742017-06-28 15:23:03 +01002013 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01002014 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillard6f625742017-06-28 15:23:03 +01002015 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01002016 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillard6f625742017-06-28 15:23:03 +01002017
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01002018Running on the Cortex-A32 Base FVP (AArch32) with reset to SP_MIN entrypoint
2019~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillard6f625742017-06-28 15:23:03 +01002020
2021The following ``FVP_Base_Cortex-A32x4`` model parameters should be used to
Dan Handley4def07d2018-03-01 18:44:00 +00002022boot Linux with 4 CPUs using the AArch32 build of TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01002023
2024::
2025
2026 <path-to>/FVP_Base_Cortex-A32x4 \
2027 -C pctl.startup=0.0.0.0 \
2028 -C bp.secure_memory=1 \
2029 -C bp.tzc_400.diagnostics=1 \
2030 -C cache_state_modelled=1 \
Soby Mathew8aa4e5f2018-12-12 14:54:23 +00002031 -C cluster0.cpu0.RVBARADDR=0x04002000 \
2032 -C cluster0.cpu1.RVBARADDR=0x04002000 \
2033 -C cluster0.cpu2.RVBARADDR=0x04002000 \
2034 -C cluster0.cpu3.RVBARADDR=0x04002000 \
Soby Mathewc099cd32018-06-01 16:53:38 +01002035 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04002000 \
Douglas Raillard6f625742017-06-28 15:23:03 +01002036 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01002037 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillard6f625742017-06-28 15:23:03 +01002038 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01002039 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillard6f625742017-06-28 15:23:03 +01002040
2041Running the software on Juno
2042----------------------------
2043
Dan Handley4def07d2018-03-01 18:44:00 +00002044This version of TF-A has been tested on variants r0, r1 and r2 of Juno.
Douglas Raillard6f625742017-06-28 15:23:03 +01002045
2046To execute the software stack on Juno, the version of the Juno board recovery
2047image indicated in the `Linaro Release Notes`_ must be installed. If you have an
2048earlier version installed or are unsure which version is installed, please
2049re-install the recovery image by following the
2050`Instructions for using Linaro's deliverables on Juno`_.
2051
Dan Handley4def07d2018-03-01 18:44:00 +00002052Preparing TF-A images
2053~~~~~~~~~~~~~~~~~~~~~
Douglas Raillard6f625742017-06-28 15:23:03 +01002054
Dan Handley4def07d2018-03-01 18:44:00 +00002055After building TF-A, the files ``bl1.bin`` and ``fip.bin`` need copying to the
2056``SOFTWARE/`` directory of the Juno SD card.
Douglas Raillard6f625742017-06-28 15:23:03 +01002057
2058Other Juno software information
2059~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2060
Dan Handley4def07d2018-03-01 18:44:00 +00002061Please visit the `Arm Platforms Portal`_ to get support and obtain any other Juno
Douglas Raillard6f625742017-06-28 15:23:03 +01002062software information. Please also refer to the `Juno Getting Started Guide`_ to
Dan Handley4def07d2018-03-01 18:44:00 +00002063get more detailed information about the Juno Arm development platform and how to
Douglas Raillard6f625742017-06-28 15:23:03 +01002064configure it.
2065
2066Testing SYSTEM SUSPEND on Juno
2067~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2068
2069The SYSTEM SUSPEND is a PSCI API which can be used to implement system suspend
2070to RAM. For more details refer to section 5.16 of `PSCI`_. To test system suspend
2071on Juno, at the linux shell prompt, issue the following command:
2072
2073::
2074
2075 echo +10 > /sys/class/rtc/rtc0/wakealarm
2076 echo -n mem > /sys/power/state
2077
2078The Juno board should suspend to RAM and then wakeup after 10 seconds due to
2079wakeup interrupt from RTC.
2080
2081--------------
2082
Antonio Nino Diaz07090552019-01-30 16:01:49 +00002083*Copyright (c) 2013-2019, Arm Limited and Contributors. All rights reserved.*
Douglas Raillard6f625742017-06-28 15:23:03 +01002084
David Cunado31f2f792017-06-29 12:01:33 +01002085.. _Linaro: `Linaro Release Notes`_
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01002086.. _Linaro Release: `Linaro Release Notes`_
Paul Beesleydd4e9a72019-02-08 16:43:05 +00002087.. _Linaro Release Notes: https://community.arm.com/dev-platforms/w/docs/226/old-release-notes
2088.. _Linaro instructions: https://community.arm.com/dev-platforms/w/docs/304/arm-reference-platforms-deliverables
David Cunadofa05efb2017-12-19 16:33:25 +00002089.. _Instructions for using Linaro's deliverables on Juno: https://community.arm.com/dev-platforms/w/docs/303/juno
Dan Handley4def07d2018-03-01 18:44:00 +00002090.. _Arm Platforms Portal: https://community.arm.com/dev-platforms/
Paul Beesleydd4e9a72019-02-08 16:43:05 +00002091.. _Development Studio 5 (DS-5): https://developer.arm.com/products/software-development-tools/ds-5-development-studio
Paul Beesley93fbc712019-01-21 12:06:24 +00002092.. _`Linux Coding Style`: https://www.kernel.org/doc/html/latest/process/coding-style.html
Sandrine Bailleux52f6db9e2018-09-20 10:27:13 +02002093.. _Linux master tree: https://github.com/torvalds/linux/tree/master/
Antonio Nino Diaz6feb9e82017-05-23 11:49:22 +01002094.. _Dia: https://wiki.gnome.org/Apps/Dia/Download
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01002095.. _here: psci-lib-integration-guide.rst
Douglas Raillard6f625742017-06-28 15:23:03 +01002096.. _Trusted Board Boot: trusted-board-boot.rst
Soby Mathew7e8686d2018-05-09 13:59:29 +01002097.. _TB_FW_CONFIG for FVP: ../plat/arm/board/fvp/fdts/fvp_tb_fw_config.dts
Douglas Raillard6f625742017-06-28 15:23:03 +01002098.. _Secure-EL1 Payloads and Dispatchers: firmware-design.rst#user-content-secure-el1-payloads-and-dispatchers
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01002099.. _Firmware Update: firmware-update.rst
2100.. _Firmware Design: firmware-design.rst
Douglas Raillard6f625742017-06-28 15:23:03 +01002101.. _mbed TLS Repository: https://github.com/ARMmbed/mbedtls.git
2102.. _mbed TLS Security Center: https://tls.mbed.org/security
Dan Handley4def07d2018-03-01 18:44:00 +00002103.. _Arm's website: `FVP models`_
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01002104.. _FVP models: https://developer.arm.com/products/system-design/fixed-virtual-platforms
Douglas Raillard6f625742017-06-28 15:23:03 +01002105.. _Juno Getting Started Guide: http://infocenter.arm.com/help/topic/com.arm.doc.dui0928e/DUI0928E_juno_arm_development_platform_gsg.pdf
David Cunado31f2f792017-06-29 12:01:33 +01002106.. _PSCI: http://infocenter.arm.com/help/topic/com.arm.doc.den0022d/Power_State_Coordination_Interface_PDD_v1_1_DEN0022D.pdf
Sandrine Bailleux1843a192018-09-20 12:44:39 +02002107.. _Secure Partition Manager Design guide: secure-partition-manager-design.rst
Paul Beesley93fbc712019-01-21 12:06:24 +00002108.. _`Trusted Firmware-A Coding Guidelines`: coding-guidelines.rst
John Tsichritzis5a8f0a32019-03-19 12:12:55 +00002109 _`Library at ROM`: romlib-design.rst