blob: e84c888ca45721d62035945e098fcb43b64eb429 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Jeenu Viswambharan10bcd762017-01-03 11:01:51 +00002 * Copyright (c) 2013-2017, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-arm82cb2c12017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
7#ifndef __ARCH_H__
8#define __ARCH_H__
9
Scott Branden53d9c9c2017-04-10 11:45:52 -070010#include <utils_def.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010011
12/*******************************************************************************
13 * MIDR bit definitions
14 ******************************************************************************/
Varun Wadekar030567e2017-05-25 18:04:48 -070015#define MIDR_IMPL_MASK U(0xff)
16#define MIDR_IMPL_SHIFT U(0x18)
17#define MIDR_VAR_SHIFT U(20)
18#define MIDR_VAR_BITS U(4)
19#define MIDR_VAR_MASK U(0xf)
20#define MIDR_REV_SHIFT U(0)
21#define MIDR_REV_BITS U(4)
22#define MIDR_REV_MASK U(0xf)
23#define MIDR_PN_MASK U(0xfff)
24#define MIDR_PN_SHIFT U(0x4)
Achin Gupta4f6ad662013-10-25 09:08:21 +010025
26/*******************************************************************************
27 * MPIDR macros
28 ******************************************************************************/
Varun Wadekar030567e2017-05-25 18:04:48 -070029#define MPIDR_MT_MASK (U(1) << 24)
Achin Gupta4f6ad662013-10-25 09:08:21 +010030#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
Varun Wadekar030567e2017-05-25 18:04:48 -070031#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
32#define MPIDR_AFFINITY_BITS U(8)
33#define MPIDR_AFFLVL_MASK U(0xff)
34#define MPIDR_AFF0_SHIFT U(0)
35#define MPIDR_AFF1_SHIFT U(8)
36#define MPIDR_AFF2_SHIFT U(16)
37#define MPIDR_AFF3_SHIFT U(32)
38#define MPIDR_AFFINITY_MASK U(0xff00ffffff)
39#define MPIDR_AFFLVL_SHIFT U(3)
40#define MPIDR_AFFLVL0 U(0)
41#define MPIDR_AFFLVL1 U(1)
42#define MPIDR_AFFLVL2 U(2)
43#define MPIDR_AFFLVL3 U(3)
Vikram Kanigiri4991ecd2015-02-26 15:25:58 +000044#define MPIDR_AFFLVL0_VAL(mpidr) \
45 ((mpidr >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
46#define MPIDR_AFFLVL1_VAL(mpidr) \
47 ((mpidr >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
48#define MPIDR_AFFLVL2_VAL(mpidr) \
49 ((mpidr >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
50#define MPIDR_AFFLVL3_VAL(mpidr) \
51 ((mpidr >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
Soby Mathew235585b2014-12-04 14:14:12 +000052/*
53 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
54 * add one while using this macro to define array sizes.
55 * TODO: Support only the first 3 affinity levels for now.
56 */
Varun Wadekar030567e2017-05-25 18:04:48 -070057#define MPIDR_MAX_AFFLVL U(2)
Achin Gupta4f6ad662013-10-25 09:08:21 +010058
59/* Constant to highlight the assumption that MPIDR allocation starts from 0 */
Varun Wadekar030567e2017-05-25 18:04:48 -070060#define FIRST_MPIDR U(0)
Achin Gupta4f6ad662013-10-25 09:08:21 +010061
62/*******************************************************************************
Andrew Thoelke5c3272a2014-06-02 15:44:43 +010063 * Definitions for CPU system register interface to GICv3
64 ******************************************************************************/
65#define ICC_SRE_EL1 S3_0_C12_C12_5
66#define ICC_SRE_EL2 S3_4_C12_C9_5
67#define ICC_SRE_EL3 S3_6_C12_C12_5
68#define ICC_CTLR_EL1 S3_0_C12_C12_4
69#define ICC_CTLR_EL3 S3_6_C12_C12_4
70#define ICC_PMR_EL1 S3_0_C4_C6_0
Achin Guptadf373732015-09-03 14:18:02 +010071#define ICC_IGRPEN1_EL3 S3_6_c12_c12_7
72#define ICC_IGRPEN0_EL1 S3_0_c12_c12_6
73#define ICC_HPPIR0_EL1 S3_0_c12_c8_2
74#define ICC_HPPIR1_EL1 S3_0_c12_c12_2
75#define ICC_IAR0_EL1 S3_0_c12_c8_0
76#define ICC_IAR1_EL1 S3_0_c12_c12_0
77#define ICC_EOIR0_EL1 S3_0_c12_c8_1
78#define ICC_EOIR1_EL1 S3_0_c12_c12_1
Andrew Thoelke5c3272a2014-06-02 15:44:43 +010079
80/*******************************************************************************
Achin Guptac2b43af2013-10-31 11:27:43 +000081 * Generic timer memory mapped registers & offsets
82 ******************************************************************************/
Varun Wadekar030567e2017-05-25 18:04:48 -070083#define CNTCR_OFF U(0x000)
84#define CNTFID_OFF U(0x020)
Achin Guptac2b43af2013-10-31 11:27:43 +000085
Varun Wadekar030567e2017-05-25 18:04:48 -070086#define CNTCR_EN (U(1) << 0)
87#define CNTCR_HDBG (U(1) << 1)
Sandrine Bailleux9e864902014-03-31 11:25:18 +010088#define CNTCR_FCREQ(x) ((x) << 8)
Achin Guptac2b43af2013-10-31 11:27:43 +000089
90/*******************************************************************************
Achin Gupta4f6ad662013-10-25 09:08:21 +010091 * System register bit definitions
92 ******************************************************************************/
93/* CLIDR definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -070094#define LOUIS_SHIFT U(21)
95#define LOC_SHIFT U(24)
96#define CLIDR_FIELD_WIDTH U(3)
Achin Gupta4f6ad662013-10-25 09:08:21 +010097
98/* CSSELR definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -070099#define LEVEL_SHIFT U(1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100100
101/* D$ set/way op type defines */
Varun Wadekar030567e2017-05-25 18:04:48 -0700102#define DCISW U(0x0)
103#define DCCISW U(0x1)
104#define DCCSW U(0x2)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100105
106/* ID_AA64PFR0_EL1 definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700107#define ID_AA64PFR0_EL0_SHIFT U(0)
108#define ID_AA64PFR0_EL1_SHIFT U(4)
109#define ID_AA64PFR0_EL2_SHIFT U(8)
110#define ID_AA64PFR0_EL3_SHIFT U(12)
111#define ID_AA64PFR0_ELX_MASK U(0xf)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100112
Varun Wadekar030567e2017-05-25 18:04:48 -0700113#define EL_IMPL_NONE U(0)
114#define EL_IMPL_A64ONLY U(1)
115#define EL_IMPL_A64_A32 U(2)
Jeenu Viswambharanf4c8aa92017-02-21 14:40:44 +0000116
Varun Wadekar030567e2017-05-25 18:04:48 -0700117#define ID_AA64PFR0_GIC_SHIFT U(24)
118#define ID_AA64PFR0_GIC_WIDTH U(4)
119#define ID_AA64PFR0_GIC_MASK ((U(1) << ID_AA64PFR0_GIC_WIDTH) - 1)
Achin Guptadf373732015-09-03 14:18:02 +0100120
Antonio Nino Diaz00296242016-12-13 15:28:54 +0000121/* ID_AA64MMFR0_EL1 definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700122#define ID_AA64MMFR0_EL1_PARANGE_MASK U(0xf)
Antonio Nino Diaz00296242016-12-13 15:28:54 +0000123
Varun Wadekar030567e2017-05-25 18:04:48 -0700124#define PARANGE_0000 U(32)
125#define PARANGE_0001 U(36)
126#define PARANGE_0010 U(40)
127#define PARANGE_0011 U(42)
128#define PARANGE_0100 U(44)
129#define PARANGE_0101 U(48)
Antonio Nino Diaz00296242016-12-13 15:28:54 +0000130
Achin Gupta4f6ad662013-10-25 09:08:21 +0100131/* ID_PFR1_EL1 definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700132#define ID_PFR1_VIRTEXT_SHIFT U(12)
133#define ID_PFR1_VIRTEXT_MASK U(0xf)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100134#define GET_VIRT_EXT(id) ((id >> ID_PFR1_VIRTEXT_SHIFT) \
135 & ID_PFR1_VIRTEXT_MASK)
136
137/* SCTLR definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700138#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
139 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
140 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Achin Gupta4f6ad662013-10-25 09:08:21 +0100141
Varun Wadekar030567e2017-05-25 18:04:48 -0700142#define SCTLR_EL1_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
143 (U(1) << 22) | (U(1) << 20) | (U(1) << 11))
Jens Wiklanderae213ce2014-09-04 10:23:27 +0200144#define SCTLR_AARCH32_EL1_RES1 \
Varun Wadekar030567e2017-05-25 18:04:48 -0700145 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
146 (U(1) << 4) | (U(1) << 3))
Jens Wiklanderae213ce2014-09-04 10:23:27 +0200147
Varun Wadekar030567e2017-05-25 18:04:48 -0700148#define SCTLR_M_BIT (U(1) << 0)
149#define SCTLR_A_BIT (U(1) << 1)
150#define SCTLR_C_BIT (U(1) << 2)
151#define SCTLR_SA_BIT (U(1) << 3)
152#define SCTLR_CP15BEN_BIT (U(1) << 5)
153#define SCTLR_I_BIT (U(1) << 12)
154#define SCTLR_NTWI_BIT (U(1) << 16)
155#define SCTLR_NTWE_BIT (U(1) << 18)
156#define SCTLR_WXN_BIT (U(1) << 19)
157#define SCTLR_EE_BIT (U(1) << 25)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100158
Achin Gupta4f6ad662013-10-25 09:08:21 +0100159/* CPACR_El1 definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700160#define CPACR_EL1_FPEN(x) ((x) << 20)
161#define CPACR_EL1_FP_TRAP_EL0 U(0x1)
162#define CPACR_EL1_FP_TRAP_ALL U(0x2)
163#define CPACR_EL1_FP_TRAP_NONE U(0x3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100164
165/* SCR definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700166#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
167#define SCR_TWE_BIT (U(1) << 13)
168#define SCR_TWI_BIT (U(1) << 12)
169#define SCR_ST_BIT (U(1) << 11)
170#define SCR_RW_BIT (U(1) << 10)
171#define SCR_SIF_BIT (U(1) << 9)
172#define SCR_HCE_BIT (U(1) << 8)
173#define SCR_SMD_BIT (U(1) << 7)
174#define SCR_EA_BIT (U(1) << 3)
175#define SCR_FIQ_BIT (U(1) << 2)
176#define SCR_IRQ_BIT (U(1) << 1)
177#define SCR_NS_BIT (U(1) << 0)
178#define SCR_VALID_BIT_MASK U(0x2f8f)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100179
dp-arm85e93ba2017-02-08 11:51:50 +0000180/* MDCR definitions */
181#define MDCR_SPD32(x) ((x) << 14)
Varun Wadekar030567e2017-05-25 18:04:48 -0700182#define MDCR_SPD32_LEGACY U(0x0)
183#define MDCR_SPD32_DISABLE U(0x2)
184#define MDCR_SPD32_ENABLE U(0x3)
185#define MDCR_SDD_BIT (U(1) << 16)
dp-arm85e93ba2017-02-08 11:51:50 +0000186
187#define MDCR_DEF_VAL (MDCR_SDD_BIT | MDCR_SPD32(MDCR_SPD32_DISABLE))
188
Achin Gupta4f6ad662013-10-25 09:08:21 +0100189/* HCR definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700190#define HCR_RW_SHIFT U(31)
191#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
192#define HCR_AMO_BIT (U(1) << 5)
193#define HCR_IMO_BIT (U(1) << 4)
194#define HCR_FMO_BIT (U(1) << 3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100195
Gerald Lejeune6b836cf2016-03-22 11:11:46 +0100196/* ISR definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700197#define ISR_A_SHIFT U(8)
198#define ISR_I_SHIFT U(7)
199#define ISR_F_SHIFT U(6)
Gerald Lejeune6b836cf2016-03-22 11:11:46 +0100200
Achin Gupta4f6ad662013-10-25 09:08:21 +0100201/* CNTHCTL_EL2 definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700202#define EVNTEN_BIT (U(1) << 2)
203#define EL1PCEN_BIT (U(1) << 1)
204#define EL1PCTEN_BIT (U(1) << 0)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100205
206/* CNTKCTL_EL1 definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700207#define EL0PTEN_BIT (U(1) << 9)
208#define EL0VTEN_BIT (U(1) << 8)
209#define EL0PCTEN_BIT (U(1) << 0)
210#define EL0VCTEN_BIT (U(1) << 1)
211#define EVNTEN_BIT (U(1) << 2)
212#define EVNTDIR_BIT (U(1) << 3)
213#define EVNTI_SHIFT U(4)
214#define EVNTI_MASK U(0xf)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100215
216/* CPTR_EL3 definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700217#define TCPAC_BIT (U(1) << 31)
218#define TTA_BIT (U(1) << 20)
219#define TFP_BIT (U(1) << 10)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100220
221/* CPSR/SPSR definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700222#define DAIF_FIQ_BIT (U(1) << 0)
223#define DAIF_IRQ_BIT (U(1) << 1)
224#define DAIF_ABT_BIT (U(1) << 2)
225#define DAIF_DBG_BIT (U(1) << 3)
226#define SPSR_DAIF_SHIFT U(6)
227#define SPSR_DAIF_MASK U(0xf)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100228
Varun Wadekar030567e2017-05-25 18:04:48 -0700229#define SPSR_AIF_SHIFT U(6)
230#define SPSR_AIF_MASK U(0x7)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100231
Varun Wadekar030567e2017-05-25 18:04:48 -0700232#define SPSR_E_SHIFT U(9)
233#define SPSR_E_MASK U(0x1)
234#define SPSR_E_LITTLE U(0x0)
235#define SPSR_E_BIG U(0x1)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100236
Varun Wadekar030567e2017-05-25 18:04:48 -0700237#define SPSR_T_SHIFT U(5)
238#define SPSR_T_MASK U(0x1)
239#define SPSR_T_ARM U(0x0)
240#define SPSR_T_THUMB U(0x1)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100241
242#define DISABLE_ALL_EXCEPTIONS \
243 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
244
Yatharth Kochar07570d52016-11-14 12:01:04 +0000245/*
246 * RMR_EL3 definitions
247 */
Varun Wadekar030567e2017-05-25 18:04:48 -0700248#define RMR_EL3_RR_BIT (U(1) << 1)
249#define RMR_EL3_AA64_BIT (U(1) << 0)
Yatharth Kochar07570d52016-11-14 12:01:04 +0000250
251/*
252 * HI-VECTOR address for AArch32 state
253 */
Varun Wadekar030567e2017-05-25 18:04:48 -0700254#define HI_VECTOR_BASE U(0xFFFF0000)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100255
256/*
257 * TCR defintions
258 */
259#define TCR_EL3_RES1 ((1UL << 31) | (1UL << 23))
Varun Wadekar030567e2017-05-25 18:04:48 -0700260#define TCR_EL1_IPS_SHIFT U(32)
261#define TCR_EL3_PS_SHIFT U(16)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100262
Varun Wadekar030567e2017-05-25 18:04:48 -0700263#define TCR_TxSZ_MIN U(16)
264#define TCR_TxSZ_MAX U(39)
Antonio Nino Diaze8719552016-08-02 09:21:41 +0100265
Lin Ma73ad2572014-06-27 16:56:30 -0700266/* (internal) physical address size bits in EL3/EL1 */
Varun Wadekar030567e2017-05-25 18:04:48 -0700267#define TCR_PS_BITS_4GB U(0x0)
268#define TCR_PS_BITS_64GB U(0x1)
269#define TCR_PS_BITS_1TB U(0x2)
270#define TCR_PS_BITS_4TB U(0x3)
271#define TCR_PS_BITS_16TB U(0x4)
272#define TCR_PS_BITS_256TB U(0x5)
Lin Ma73ad2572014-06-27 16:56:30 -0700273
Varun Wadekar030567e2017-05-25 18:04:48 -0700274#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
275#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
276#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
277#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
278#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
279#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100280
Varun Wadekar030567e2017-05-25 18:04:48 -0700281#define TCR_RGN_INNER_NC (U(0x0) << 8)
282#define TCR_RGN_INNER_WBA (U(0x1) << 8)
283#define TCR_RGN_INNER_WT (U(0x2) << 8)
284#define TCR_RGN_INNER_WBNA (U(0x3) << 8)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100285
Varun Wadekar030567e2017-05-25 18:04:48 -0700286#define TCR_RGN_OUTER_NC (U(0x0) << 10)
287#define TCR_RGN_OUTER_WBA (U(0x1) << 10)
288#define TCR_RGN_OUTER_WT (U(0x2) << 10)
289#define TCR_RGN_OUTER_WBNA (U(0x3) << 10)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100290
Varun Wadekar030567e2017-05-25 18:04:48 -0700291#define TCR_SH_NON_SHAREABLE (U(0x0) << 12)
292#define TCR_SH_OUTER_SHAREABLE (U(0x2) << 12)
293#define TCR_SH_INNER_SHAREABLE (U(0x3) << 12)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100294
Varun Wadekar030567e2017-05-25 18:04:48 -0700295#define MODE_SP_SHIFT U(0x0)
296#define MODE_SP_MASK U(0x1)
297#define MODE_SP_EL0 U(0x0)
298#define MODE_SP_ELX U(0x1)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100299
Varun Wadekar030567e2017-05-25 18:04:48 -0700300#define MODE_RW_SHIFT U(0x4)
301#define MODE_RW_MASK U(0x1)
302#define MODE_RW_64 U(0x0)
303#define MODE_RW_32 U(0x1)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100304
Varun Wadekar030567e2017-05-25 18:04:48 -0700305#define MODE_EL_SHIFT U(0x2)
306#define MODE_EL_MASK U(0x3)
307#define MODE_EL3 U(0x3)
308#define MODE_EL2 U(0x2)
309#define MODE_EL1 U(0x1)
310#define MODE_EL0 U(0x0)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100311
Varun Wadekar030567e2017-05-25 18:04:48 -0700312#define MODE32_SHIFT U(0)
313#define MODE32_MASK U(0xf)
314#define MODE32_usr U(0x0)
315#define MODE32_fiq U(0x1)
316#define MODE32_irq U(0x2)
317#define MODE32_svc U(0x3)
318#define MODE32_mon U(0x6)
319#define MODE32_abt U(0x7)
320#define MODE32_hyp U(0xa)
321#define MODE32_und U(0xb)
322#define MODE32_sys U(0xf)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100323
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100324#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
325#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
326#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
327#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100328
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100329#define SPSR_64(el, sp, daif) \
330 (MODE_RW_64 << MODE_RW_SHIFT | \
331 ((el) & MODE_EL_MASK) << MODE_EL_SHIFT | \
332 ((sp) & MODE_SP_MASK) << MODE_SP_SHIFT | \
333 ((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100334
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100335#define SPSR_MODE32(mode, isa, endian, aif) \
Varun Wadekar030567e2017-05-25 18:04:48 -0700336 ((MODE_RW_32 << MODE_RW_SHIFT) | \
337 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
338 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
339 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
340 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT))
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100341
Dan Handleyce4c8202015-03-30 17:15:16 +0100342/*
343 * CTR_EL0 definitions
344 */
Varun Wadekar030567e2017-05-25 18:04:48 -0700345#define CTR_CWG_SHIFT U(24)
346#define CTR_CWG_MASK U(0xf)
347#define CTR_ERG_SHIFT U(20)
348#define CTR_ERG_MASK U(0xf)
349#define CTR_DMINLINE_SHIFT U(16)
350#define CTR_DMINLINE_MASK U(0xf)
351#define CTR_L1IP_SHIFT U(14)
352#define CTR_L1IP_MASK U(0x3)
353#define CTR_IMINLINE_SHIFT U(0)
354#define CTR_IMINLINE_MASK U(0xf)
Dan Handleyce4c8202015-03-30 17:15:16 +0100355
Varun Wadekar030567e2017-05-25 18:04:48 -0700356#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100357
Achin Guptafa9c08b2014-05-09 12:00:17 +0100358/* Physical timer control register bit fields shifts and masks */
Varun Wadekar030567e2017-05-25 18:04:48 -0700359#define CNTP_CTL_ENABLE_SHIFT U(0)
360#define CNTP_CTL_IMASK_SHIFT U(1)
361#define CNTP_CTL_ISTATUS_SHIFT U(2)
Achin Guptafa9c08b2014-05-09 12:00:17 +0100362
Varun Wadekar030567e2017-05-25 18:04:48 -0700363#define CNTP_CTL_ENABLE_MASK U(1)
364#define CNTP_CTL_IMASK_MASK U(1)
365#define CNTP_CTL_ISTATUS_MASK U(1)
Achin Guptafa9c08b2014-05-09 12:00:17 +0100366
Varun Wadekar030567e2017-05-25 18:04:48 -0700367#define get_cntp_ctl_enable(x) (((x) >> CNTP_CTL_ENABLE_SHIFT) & \
Achin Guptafa9c08b2014-05-09 12:00:17 +0100368 CNTP_CTL_ENABLE_MASK)
Varun Wadekar030567e2017-05-25 18:04:48 -0700369#define get_cntp_ctl_imask(x) (((x) >> CNTP_CTL_IMASK_SHIFT) & \
Achin Guptafa9c08b2014-05-09 12:00:17 +0100370 CNTP_CTL_IMASK_MASK)
Varun Wadekar030567e2017-05-25 18:04:48 -0700371#define get_cntp_ctl_istatus(x) (((x) >> CNTP_CTL_ISTATUS_SHIFT) & \
Achin Guptafa9c08b2014-05-09 12:00:17 +0100372 CNTP_CTL_ISTATUS_MASK)
373
Varun Wadekar030567e2017-05-25 18:04:48 -0700374#define set_cntp_ctl_enable(x) ((x) |= (U(1) << CNTP_CTL_ENABLE_SHIFT))
375#define set_cntp_ctl_imask(x) ((x) |= (U(1) << CNTP_CTL_IMASK_SHIFT))
Achin Guptafa9c08b2014-05-09 12:00:17 +0100376
Varun Wadekar030567e2017-05-25 18:04:48 -0700377#define clr_cntp_ctl_enable(x) ((x) &= ~(U(1) << CNTP_CTL_ENABLE_SHIFT))
378#define clr_cntp_ctl_imask(x) ((x) &= ~(U(1) << CNTP_CTL_IMASK_SHIFT))
Achin Guptafa9c08b2014-05-09 12:00:17 +0100379
Achin Gupta4f6ad662013-10-25 09:08:21 +0100380/* Exception Syndrome register bits and bobs */
Varun Wadekar030567e2017-05-25 18:04:48 -0700381#define ESR_EC_SHIFT U(26)
382#define ESR_EC_MASK U(0x3f)
383#define ESR_EC_LENGTH U(6)
384#define EC_UNKNOWN U(0x0)
385#define EC_WFE_WFI U(0x1)
386#define EC_AARCH32_CP15_MRC_MCR U(0x3)
387#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
388#define EC_AARCH32_CP14_MRC_MCR U(0x5)
389#define EC_AARCH32_CP14_LDC_STC U(0x6)
390#define EC_FP_SIMD U(0x7)
391#define EC_AARCH32_CP10_MRC U(0x8)
392#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
393#define EC_ILLEGAL U(0xe)
394#define EC_AARCH32_SVC U(0x11)
395#define EC_AARCH32_HVC U(0x12)
396#define EC_AARCH32_SMC U(0x13)
397#define EC_AARCH64_SVC U(0x15)
398#define EC_AARCH64_HVC U(0x16)
399#define EC_AARCH64_SMC U(0x17)
400#define EC_AARCH64_SYS U(0x18)
401#define EC_IABORT_LOWER_EL U(0x20)
402#define EC_IABORT_CUR_EL U(0x21)
403#define EC_PC_ALIGN U(0x22)
404#define EC_DABORT_LOWER_EL U(0x24)
405#define EC_DABORT_CUR_EL U(0x25)
406#define EC_SP_ALIGN U(0x26)
407#define EC_AARCH32_FP U(0x28)
408#define EC_AARCH64_FP U(0x2c)
409#define EC_SERROR U(0x2f)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100410
Varun Wadekar030567e2017-05-25 18:04:48 -0700411#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100412
Vignesh Radhakrishnana9e02602017-03-03 10:58:05 -0800413/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
Varun Wadekar030567e2017-05-25 18:04:48 -0700414#define RMR_RESET_REQUEST_SHIFT U(0x1)
415#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Vignesh Radhakrishnana9e02602017-03-03 10:58:05 -0800416
Dan Handley5f0cdb02014-05-14 17:44:19 +0100417/*******************************************************************************
Antonio Nino Diaz0b64f4e2017-02-27 17:23:54 +0000418 * Definitions of register offsets, fields and macros for CPU system
419 * instructions.
420 ******************************************************************************/
421
Varun Wadekar030567e2017-05-25 18:04:48 -0700422#define TLBI_ADDR_SHIFT U(12)
Antonio Nino Diaz0b64f4e2017-02-27 17:23:54 +0000423#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
424#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
425
426/*******************************************************************************
Dan Handley5f0cdb02014-05-14 17:44:19 +0100427 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
428 * system level implementation of the Generic Timer.
429 ******************************************************************************/
Varun Wadekar030567e2017-05-25 18:04:48 -0700430#define CNTNSAR U(0x4)
431#define CNTNSAR_NS_SHIFT(x) (x)
Dan Handley5f0cdb02014-05-14 17:44:19 +0100432
Varun Wadekar030567e2017-05-25 18:04:48 -0700433#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
434#define CNTACR_RPCT_SHIFT U(0x0)
435#define CNTACR_RVCT_SHIFT U(0x1)
436#define CNTACR_RFRQ_SHIFT U(0x2)
437#define CNTACR_RVOFF_SHIFT U(0x3)
438#define CNTACR_RWVT_SHIFT U(0x4)
439#define CNTACR_RWPT_SHIFT U(0x5)
Dan Handley5f0cdb02014-05-14 17:44:19 +0100440
David Cunado495f3d32016-10-31 17:37:34 +0000441/* PMCR_EL0 definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700442#define PMCR_EL0_N_SHIFT U(11)
443#define PMCR_EL0_N_MASK U(0x1f)
David Cunado495f3d32016-10-31 17:37:34 +0000444#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
445
Achin Gupta4f6ad662013-10-25 09:08:21 +0100446#endif /* __ARCH_H__ */