blob: f796ae868d48f3857c5ace9f643ecf32bcb6b343 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Antonio Nino Diaz2559b2c2019-01-11 11:20:10 +00002 * Copyright (c) 2013-2019, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-arm82cb2c12017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Antonio Nino Diaz1083b2b2018-07-20 09:17:26 +01007#ifndef ARCH_H
8#define ARCH_H
Achin Gupta4f6ad662013-10-25 09:08:21 +01009
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000010#include <lib/utils_def.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010011
12/*******************************************************************************
13 * MIDR bit definitions
14 ******************************************************************************/
Varun Wadekar030567e2017-05-25 18:04:48 -070015#define MIDR_IMPL_MASK U(0xff)
16#define MIDR_IMPL_SHIFT U(0x18)
17#define MIDR_VAR_SHIFT U(20)
18#define MIDR_VAR_BITS U(4)
19#define MIDR_VAR_MASK U(0xf)
20#define MIDR_REV_SHIFT U(0)
21#define MIDR_REV_BITS U(4)
22#define MIDR_REV_MASK U(0xf)
23#define MIDR_PN_MASK U(0xfff)
24#define MIDR_PN_SHIFT U(0x4)
Achin Gupta4f6ad662013-10-25 09:08:21 +010025
26/*******************************************************************************
27 * MPIDR macros
28 ******************************************************************************/
Antonio Nino Diaz30399882018-07-12 13:23:59 +010029#define MPIDR_MT_MASK (ULL(1) << 24)
Achin Gupta4f6ad662013-10-25 09:08:21 +010030#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
Varun Wadekar030567e2017-05-25 18:04:48 -070031#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
32#define MPIDR_AFFINITY_BITS U(8)
Antonio Nino Diaz30399882018-07-12 13:23:59 +010033#define MPIDR_AFFLVL_MASK ULL(0xff)
Varun Wadekar030567e2017-05-25 18:04:48 -070034#define MPIDR_AFF0_SHIFT U(0)
35#define MPIDR_AFF1_SHIFT U(8)
36#define MPIDR_AFF2_SHIFT U(16)
37#define MPIDR_AFF3_SHIFT U(32)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +000038#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
Antonio Nino Diaz30399882018-07-12 13:23:59 +010039#define MPIDR_AFFINITY_MASK ULL(0xff00ffffff)
Varun Wadekar030567e2017-05-25 18:04:48 -070040#define MPIDR_AFFLVL_SHIFT U(3)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +000041#define MPIDR_AFFLVL0 ULL(0x0)
42#define MPIDR_AFFLVL1 ULL(0x1)
43#define MPIDR_AFFLVL2 ULL(0x2)
44#define MPIDR_AFFLVL3 ULL(0x3)
45#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
Vikram Kanigiri4991ecd2015-02-26 15:25:58 +000046#define MPIDR_AFFLVL0_VAL(mpidr) \
Antonio Nino Diaz0107aa42018-07-11 16:45:49 +010047 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
Vikram Kanigiri4991ecd2015-02-26 15:25:58 +000048#define MPIDR_AFFLVL1_VAL(mpidr) \
Antonio Nino Diaz0107aa42018-07-11 16:45:49 +010049 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
Vikram Kanigiri4991ecd2015-02-26 15:25:58 +000050#define MPIDR_AFFLVL2_VAL(mpidr) \
Antonio Nino Diaz0107aa42018-07-11 16:45:49 +010051 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
Vikram Kanigiri4991ecd2015-02-26 15:25:58 +000052#define MPIDR_AFFLVL3_VAL(mpidr) \
Antonio Nino Diaz0107aa42018-07-11 16:45:49 +010053 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
Soby Mathew235585b2014-12-04 14:14:12 +000054/*
55 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
56 * add one while using this macro to define array sizes.
57 * TODO: Support only the first 3 affinity levels for now.
58 */
Varun Wadekar030567e2017-05-25 18:04:48 -070059#define MPIDR_MAX_AFFLVL U(2)
Achin Gupta4f6ad662013-10-25 09:08:21 +010060
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +000061#define MPID_MASK (MPIDR_MT_MASK | \
62 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
63 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
64 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
65 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
66
67#define MPIDR_AFF_ID(mpid, n) \
68 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
69
70/*
71 * An invalid MPID. This value can be used by functions that return an MPID to
72 * indicate an error.
73 */
74#define INVALID_MPID U(0xFFFFFFFF)
Achin Gupta4f6ad662013-10-25 09:08:21 +010075
76/*******************************************************************************
Andrew Thoelke5c3272a2014-06-02 15:44:43 +010077 * Definitions for CPU system register interface to GICv3
78 ******************************************************************************/
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +000079#define ICC_IGRPEN1_EL1 S3_0_C12_C12_7
80#define ICC_SGI1R S3_0_C12_C11_5
81#define ICC_SRE_EL1 S3_0_C12_C12_5
82#define ICC_SRE_EL2 S3_4_C12_C9_5
83#define ICC_SRE_EL3 S3_6_C12_C12_5
84#define ICC_CTLR_EL1 S3_0_C12_C12_4
85#define ICC_CTLR_EL3 S3_6_C12_C12_4
86#define ICC_PMR_EL1 S3_0_C4_C6_0
87#define ICC_RPR_EL1 S3_0_C12_C11_3
88#define ICC_IGRPEN1_EL3 S3_6_c12_c12_7
89#define ICC_IGRPEN0_EL1 S3_0_c12_c12_6
90#define ICC_HPPIR0_EL1 S3_0_c12_c8_2
91#define ICC_HPPIR1_EL1 S3_0_c12_c12_2
92#define ICC_IAR0_EL1 S3_0_c12_c8_0
93#define ICC_IAR1_EL1 S3_0_c12_c12_0
94#define ICC_EOIR0_EL1 S3_0_c12_c8_1
95#define ICC_EOIR1_EL1 S3_0_c12_c12_1
96#define ICC_SGI0R_EL1 S3_0_c12_c11_7
Andrew Thoelke5c3272a2014-06-02 15:44:43 +010097
98/*******************************************************************************
Achin Guptac2b43af2013-10-31 11:27:43 +000099 * Generic timer memory mapped registers & offsets
100 ******************************************************************************/
Varun Wadekar030567e2017-05-25 18:04:48 -0700101#define CNTCR_OFF U(0x000)
102#define CNTFID_OFF U(0x020)
Achin Guptac2b43af2013-10-31 11:27:43 +0000103
Varun Wadekar030567e2017-05-25 18:04:48 -0700104#define CNTCR_EN (U(1) << 0)
105#define CNTCR_HDBG (U(1) << 1)
Sandrine Bailleux9e864902014-03-31 11:25:18 +0100106#define CNTCR_FCREQ(x) ((x) << 8)
Achin Guptac2b43af2013-10-31 11:27:43 +0000107
108/*******************************************************************************
Achin Gupta4f6ad662013-10-25 09:08:21 +0100109 * System register bit definitions
110 ******************************************************************************/
111/* CLIDR definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700112#define LOUIS_SHIFT U(21)
113#define LOC_SHIFT U(24)
114#define CLIDR_FIELD_WIDTH U(3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100115
116/* CSSELR definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700117#define LEVEL_SHIFT U(1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100118
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100119/* Data cache set/way op type defines */
Varun Wadekar030567e2017-05-25 18:04:48 -0700120#define DCISW U(0x0)
121#define DCCISW U(0x1)
Ambroise Vincentbd393702019-02-21 14:16:24 +0000122#if ERRATA_A53_827319
123#define DCCSW DCCISW
124#else
Varun Wadekar030567e2017-05-25 18:04:48 -0700125#define DCCSW U(0x2)
Ambroise Vincentbd393702019-02-21 14:16:24 +0000126#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100127
128/* ID_AA64PFR0_EL1 definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700129#define ID_AA64PFR0_EL0_SHIFT U(0)
130#define ID_AA64PFR0_EL1_SHIFT U(4)
131#define ID_AA64PFR0_EL2_SHIFT U(8)
132#define ID_AA64PFR0_EL3_SHIFT U(12)
Dimitris Papastamos380559c2017-10-12 13:02:29 +0100133#define ID_AA64PFR0_AMU_SHIFT U(44)
134#define ID_AA64PFR0_AMU_LENGTH U(4)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100135#define ID_AA64PFR0_AMU_MASK ULL(0xf)
136#define ID_AA64PFR0_ELX_MASK ULL(0xf)
David Cunado1a853372017-10-20 11:30:57 +0100137#define ID_AA64PFR0_SVE_SHIFT U(32)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100138#define ID_AA64PFR0_SVE_MASK ULL(0xf)
David Cunado1a853372017-10-20 11:30:57 +0100139#define ID_AA64PFR0_SVE_LENGTH U(4)
Jeenu Viswambharan5f835912018-07-31 16:13:33 +0100140#define ID_AA64PFR0_MPAM_SHIFT U(40)
141#define ID_AA64PFR0_MPAM_MASK ULL(0xf)
Sathees Balya65849aa2018-12-06 13:33:24 +0000142#define ID_AA64PFR0_DIT_SHIFT U(48)
143#define ID_AA64PFR0_DIT_MASK ULL(0xf)
144#define ID_AA64PFR0_DIT_LENGTH U(4)
145#define ID_AA64PFR0_DIT_SUPPORTED U(1)
Dimitris Papastamos780edd82018-01-02 15:53:01 +0000146#define ID_AA64PFR0_CSV2_SHIFT U(56)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100147#define ID_AA64PFR0_CSV2_MASK ULL(0xf)
Dimitris Papastamos780edd82018-01-02 15:53:01 +0000148#define ID_AA64PFR0_CSV2_LENGTH U(4)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100149
dp-armd832aee2017-05-23 09:32:49 +0100150/* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
151#define ID_AA64DFR0_PMS_SHIFT U(32)
152#define ID_AA64DFR0_PMS_LENGTH U(4)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100153#define ID_AA64DFR0_PMS_MASK ULL(0xf)
dp-armd832aee2017-05-23 09:32:49 +0100154
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100155#define EL_IMPL_NONE ULL(0)
156#define EL_IMPL_A64ONLY ULL(1)
157#define EL_IMPL_A64_A32 ULL(2)
Jeenu Viswambharanf4c8aa92017-02-21 14:40:44 +0000158
Varun Wadekar030567e2017-05-25 18:04:48 -0700159#define ID_AA64PFR0_GIC_SHIFT U(24)
160#define ID_AA64PFR0_GIC_WIDTH U(4)
Antonio Nino Diaz52839622019-01-31 11:58:00 +0000161#define ID_AA64PFR0_GIC_MASK ULL(0xf)
Achin Guptadf373732015-09-03 14:18:02 +0100162
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000163/* ID_AA64ISAR1_EL1 definitions */
Antonio Nino Diaz52839622019-01-31 11:58:00 +0000164#define ID_AA64ISAR1_EL1 S3_0_C0_C6_1
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000165#define ID_AA64ISAR1_GPI_SHIFT U(28)
166#define ID_AA64ISAR1_GPI_WIDTH U(4)
Antonio Nino Diaz52839622019-01-31 11:58:00 +0000167#define ID_AA64ISAR1_GPI_MASK ULL(0xf)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000168#define ID_AA64ISAR1_GPA_SHIFT U(24)
169#define ID_AA64ISAR1_GPA_WIDTH U(4)
Antonio Nino Diaz52839622019-01-31 11:58:00 +0000170#define ID_AA64ISAR1_GPA_MASK ULL(0xf)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000171#define ID_AA64ISAR1_API_SHIFT U(8)
172#define ID_AA64ISAR1_API_WIDTH U(4)
Antonio Nino Diaz52839622019-01-31 11:58:00 +0000173#define ID_AA64ISAR1_API_MASK ULL(0xf)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000174#define ID_AA64ISAR1_APA_SHIFT U(4)
175#define ID_AA64ISAR1_APA_WIDTH U(4)
Antonio Nino Diaz52839622019-01-31 11:58:00 +0000176#define ID_AA64ISAR1_APA_MASK ULL(0xf)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000177
Antonio Nino Diaz2559b2c2019-01-11 11:20:10 +0000178/* ID_AA64MMFR0_EL1 definitions */
179#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
180#define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf)
181
Varun Wadekar030567e2017-05-25 18:04:48 -0700182#define PARANGE_0000 U(32)
183#define PARANGE_0001 U(36)
184#define PARANGE_0010 U(40)
185#define PARANGE_0011 U(42)
186#define PARANGE_0100 U(44)
187#define PARANGE_0101 U(48)
Antonio Nino Diaz6504b2c2017-11-17 09:52:53 +0000188#define PARANGE_0110 U(52)
Antonio Nino Diaz00296242016-12-13 15:28:54 +0000189
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100190#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100191#define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf)
192#define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0)
193#define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf)
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100194
195#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100196#define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf)
197#define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0)
198#define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf)
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100199
200#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100201#define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf)
202#define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1)
203#define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0)
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100204
Antonio Nino Diaz2559b2c2019-01-11 11:20:10 +0000205/* ID_AA64MMFR2_EL1 definitions */
206#define ID_AA64MMFR2_EL1 S3_0_C0_C7_2
Sathees Balyacedfa042019-01-25 11:36:01 +0000207
208#define ID_AA64MMFR2_EL1_ST_SHIFT U(28)
209#define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf)
210
Antonio Nino Diaz2559b2c2019-01-11 11:20:10 +0000211#define ID_AA64MMFR2_EL1_CNP_SHIFT U(0)
212#define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf)
213
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000214/* ID_AA64PFR1_EL1 definitions */
215#define ID_AA64PFR1_EL1_SSBS_SHIFT U(4)
216#define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf)
217
218#define SSBS_UNAVAILABLE ULL(0) /* No architectural SSBS support */
219
Achin Gupta4f6ad662013-10-25 09:08:21 +0100220/* ID_PFR1_EL1 definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700221#define ID_PFR1_VIRTEXT_SHIFT U(12)
222#define ID_PFR1_VIRTEXT_MASK U(0xf)
Antonio Nino Diaz0107aa42018-07-11 16:45:49 +0100223#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
Achin Gupta4f6ad662013-10-25 09:08:21 +0100224 & ID_PFR1_VIRTEXT_MASK)
225
226/* SCTLR definitions */
David Cunado18f2efd2017-04-13 22:38:29 +0100227#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
Varun Wadekar030567e2017-05-25 18:04:48 -0700228 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
229 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Achin Gupta4f6ad662013-10-25 09:08:21 +0100230
David Cunado18f2efd2017-04-13 22:38:29 +0100231#define SCTLR_EL1_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
Varun Wadekar030567e2017-05-25 18:04:48 -0700232 (U(1) << 22) | (U(1) << 20) | (U(1) << 11))
Jens Wiklanderae213ce2014-09-04 10:23:27 +0200233#define SCTLR_AARCH32_EL1_RES1 \
Varun Wadekar030567e2017-05-25 18:04:48 -0700234 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
235 (U(1) << 4) | (U(1) << 3))
Jens Wiklanderae213ce2014-09-04 10:23:27 +0200236
David Cunado18f2efd2017-04-13 22:38:29 +0100237#define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
238 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
239 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
240
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000241#define SCTLR_M_BIT (ULL(1) << 0)
242#define SCTLR_A_BIT (ULL(1) << 1)
243#define SCTLR_C_BIT (ULL(1) << 2)
244#define SCTLR_SA_BIT (ULL(1) << 3)
245#define SCTLR_SA0_BIT (ULL(1) << 4)
246#define SCTLR_CP15BEN_BIT (ULL(1) << 5)
247#define SCTLR_ITD_BIT (ULL(1) << 7)
248#define SCTLR_SED_BIT (ULL(1) << 8)
249#define SCTLR_UMA_BIT (ULL(1) << 9)
250#define SCTLR_I_BIT (ULL(1) << 12)
251#define SCTLR_V_BIT (ULL(1) << 13)
252#define SCTLR_DZE_BIT (ULL(1) << 14)
253#define SCTLR_UCT_BIT (ULL(1) << 15)
254#define SCTLR_NTWI_BIT (ULL(1) << 16)
255#define SCTLR_NTWE_BIT (ULL(1) << 18)
256#define SCTLR_WXN_BIT (ULL(1) << 19)
257#define SCTLR_UWXN_BIT (ULL(1) << 20)
258#define SCTLR_E0E_BIT (ULL(1) << 24)
259#define SCTLR_EE_BIT (ULL(1) << 25)
260#define SCTLR_UCI_BIT (ULL(1) << 26)
Antonio Nino Diaz52839622019-01-31 11:58:00 +0000261#define SCTLR_EnIA_BIT (ULL(1) << 31)
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000262#define SCTLR_DSSBS_BIT (ULL(1) << 44)
David Cunado18f2efd2017-04-13 22:38:29 +0100263#define SCTLR_RESET_VAL SCTLR_EL3_RES1
Achin Gupta4f6ad662013-10-25 09:08:21 +0100264
Achin Gupta4f6ad662013-10-25 09:08:21 +0100265/* CPACR_El1 definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700266#define CPACR_EL1_FPEN(x) ((x) << 20)
267#define CPACR_EL1_FP_TRAP_EL0 U(0x1)
268#define CPACR_EL1_FP_TRAP_ALL U(0x2)
269#define CPACR_EL1_FP_TRAP_NONE U(0x3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100270
271/* SCR definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700272#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
Jeenu Viswambharan1a7c1cf2017-12-08 12:13:51 +0000273#define SCR_FIEN_BIT (U(1) << 21)
Jeenu Viswambharan3ff4aaa2018-08-15 14:29:29 +0100274#define SCR_API_BIT (U(1) << 17)
275#define SCR_APK_BIT (U(1) << 16)
Varun Wadekar030567e2017-05-25 18:04:48 -0700276#define SCR_TWE_BIT (U(1) << 13)
277#define SCR_TWI_BIT (U(1) << 12)
278#define SCR_ST_BIT (U(1) << 11)
279#define SCR_RW_BIT (U(1) << 10)
280#define SCR_SIF_BIT (U(1) << 9)
281#define SCR_HCE_BIT (U(1) << 8)
282#define SCR_SMD_BIT (U(1) << 7)
283#define SCR_EA_BIT (U(1) << 3)
284#define SCR_FIQ_BIT (U(1) << 2)
285#define SCR_IRQ_BIT (U(1) << 1)
286#define SCR_NS_BIT (U(1) << 0)
287#define SCR_VALID_BIT_MASK U(0x2f8f)
David Cunado18f2efd2017-04-13 22:38:29 +0100288#define SCR_RESET_VAL SCR_RES1_BITS
Achin Gupta4f6ad662013-10-25 09:08:21 +0100289
David Cunado18f2efd2017-04-13 22:38:29 +0100290/* MDCR_EL3 definitions */
dp-arm85e93ba2017-02-08 11:51:50 +0000291#define MDCR_SPD32(x) ((x) << 14)
Antonio Nino Diazed4fc6f2019-02-18 16:55:43 +0000292#define MDCR_SPD32_LEGACY ULL(0x0)
293#define MDCR_SPD32_DISABLE ULL(0x2)
294#define MDCR_SPD32_ENABLE ULL(0x3)
295#define MDCR_SDD_BIT (ULL(1) << 16)
dp-armd832aee2017-05-23 09:32:49 +0100296#define MDCR_NSPB(x) ((x) << 12)
Antonio Nino Diazed4fc6f2019-02-18 16:55:43 +0000297#define MDCR_NSPB_EL1 ULL(0x3)
298#define MDCR_TDOSA_BIT (ULL(1) << 10)
299#define MDCR_TDA_BIT (ULL(1) << 9)
300#define MDCR_TPM_BIT (ULL(1) << 6)
301#define MDCR_SCCD_BIT (ULL(1) << 23)
302#define MDCR_EL3_RESET_VAL ULL(0x0)
dp-arm85e93ba2017-02-08 11:51:50 +0000303
David Cunado18f2efd2017-04-13 22:38:29 +0100304/* MDCR_EL2 definitions */
dp-armd832aee2017-05-23 09:32:49 +0100305#define MDCR_EL2_TPMS (U(1) << 14)
306#define MDCR_EL2_E2PB(x) ((x) << 12)
307#define MDCR_EL2_E2PB_EL1 U(0x3)
David Cunado18f2efd2017-04-13 22:38:29 +0100308#define MDCR_EL2_TDRA_BIT (U(1) << 11)
309#define MDCR_EL2_TDOSA_BIT (U(1) << 10)
310#define MDCR_EL2_TDA_BIT (U(1) << 9)
311#define MDCR_EL2_TDE_BIT (U(1) << 8)
312#define MDCR_EL2_HPME_BIT (U(1) << 7)
313#define MDCR_EL2_TPM_BIT (U(1) << 6)
314#define MDCR_EL2_TPMCR_BIT (U(1) << 5)
315#define MDCR_EL2_RESET_VAL U(0x0)
316
317/* HSTR_EL2 definitions */
318#define HSTR_EL2_RESET_VAL U(0x0)
319#define HSTR_EL2_T_MASK U(0xff)
320
321/* CNTHP_CTL_EL2 definitions */
322#define CNTHP_CTL_ENABLE_BIT (U(1) << 0)
323#define CNTHP_CTL_RESET_VAL U(0x0)
324
325/* VTTBR_EL2 definitions */
326#define VTTBR_RESET_VAL ULL(0x0)
327#define VTTBR_VMID_MASK ULL(0xff)
328#define VTTBR_VMID_SHIFT U(48)
329#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
330#define VTTBR_BADDR_SHIFT U(0)
dp-arm85e93ba2017-02-08 11:51:50 +0000331
Achin Gupta4f6ad662013-10-25 09:08:21 +0100332/* HCR definitions */
Jeenu Viswambharan3ff4aaa2018-08-15 14:29:29 +0100333#define HCR_API_BIT (ULL(1) << 41)
334#define HCR_APK_BIT (ULL(1) << 40)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000335#define HCR_TGE_BIT (ULL(1) << 27)
Varun Wadekar030567e2017-05-25 18:04:48 -0700336#define HCR_RW_SHIFT U(31)
337#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100338#define HCR_AMO_BIT (ULL(1) << 5)
339#define HCR_IMO_BIT (ULL(1) << 4)
340#define HCR_FMO_BIT (ULL(1) << 3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100341
Gerald Lejeune6b836cf2016-03-22 11:11:46 +0100342/* ISR definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700343#define ISR_A_SHIFT U(8)
344#define ISR_I_SHIFT U(7)
345#define ISR_F_SHIFT U(6)
Gerald Lejeune6b836cf2016-03-22 11:11:46 +0100346
Achin Gupta4f6ad662013-10-25 09:08:21 +0100347/* CNTHCTL_EL2 definitions */
David Cunado18f2efd2017-04-13 22:38:29 +0100348#define CNTHCTL_RESET_VAL U(0x0)
Varun Wadekar030567e2017-05-25 18:04:48 -0700349#define EVNTEN_BIT (U(1) << 2)
350#define EL1PCEN_BIT (U(1) << 1)
351#define EL1PCTEN_BIT (U(1) << 0)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100352
353/* CNTKCTL_EL1 definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700354#define EL0PTEN_BIT (U(1) << 9)
355#define EL0VTEN_BIT (U(1) << 8)
356#define EL0PCTEN_BIT (U(1) << 0)
357#define EL0VCTEN_BIT (U(1) << 1)
358#define EVNTEN_BIT (U(1) << 2)
359#define EVNTDIR_BIT (U(1) << 3)
360#define EVNTI_SHIFT U(4)
361#define EVNTI_MASK U(0xf)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100362
363/* CPTR_EL3 definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700364#define TCPAC_BIT (U(1) << 31)
Dimitris Papastamos380559c2017-10-12 13:02:29 +0100365#define TAM_BIT (U(1) << 30)
Varun Wadekar030567e2017-05-25 18:04:48 -0700366#define TTA_BIT (U(1) << 20)
367#define TFP_BIT (U(1) << 10)
David Cunado1a853372017-10-20 11:30:57 +0100368#define CPTR_EZ_BIT (U(1) << 8)
David Cunado18f2efd2017-04-13 22:38:29 +0100369#define CPTR_EL3_RESET_VAL U(0x0)
370
371/* CPTR_EL2 definitions */
372#define CPTR_EL2_RES1 ((U(1) << 13) | (U(1) << 12) | (U(0x3ff)))
373#define CPTR_EL2_TCPAC_BIT (U(1) << 31)
Dimitris Papastamos380559c2017-10-12 13:02:29 +0100374#define CPTR_EL2_TAM_BIT (U(1) << 30)
David Cunado18f2efd2017-04-13 22:38:29 +0100375#define CPTR_EL2_TTA_BIT (U(1) << 20)
376#define CPTR_EL2_TFP_BIT (U(1) << 10)
David Cunado1a853372017-10-20 11:30:57 +0100377#define CPTR_EL2_TZ_BIT (U(1) << 8)
David Cunado18f2efd2017-04-13 22:38:29 +0100378#define CPTR_EL2_RESET_VAL CPTR_EL2_RES1
Achin Gupta4f6ad662013-10-25 09:08:21 +0100379
380/* CPSR/SPSR definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700381#define DAIF_FIQ_BIT (U(1) << 0)
382#define DAIF_IRQ_BIT (U(1) << 1)
383#define DAIF_ABT_BIT (U(1) << 2)
384#define DAIF_DBG_BIT (U(1) << 3)
385#define SPSR_DAIF_SHIFT U(6)
386#define SPSR_DAIF_MASK U(0xf)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100387
Varun Wadekar030567e2017-05-25 18:04:48 -0700388#define SPSR_AIF_SHIFT U(6)
389#define SPSR_AIF_MASK U(0x7)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100390
Varun Wadekar030567e2017-05-25 18:04:48 -0700391#define SPSR_E_SHIFT U(9)
392#define SPSR_E_MASK U(0x1)
393#define SPSR_E_LITTLE U(0x0)
394#define SPSR_E_BIG U(0x1)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100395
Varun Wadekar030567e2017-05-25 18:04:48 -0700396#define SPSR_T_SHIFT U(5)
397#define SPSR_T_MASK U(0x1)
398#define SPSR_T_ARM U(0x0)
399#define SPSR_T_THUMB U(0x1)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100400
Dimitris Papastamosa1781a22017-12-18 13:46:21 +0000401#define SPSR_M_SHIFT U(4)
402#define SPSR_M_MASK U(0x1)
403#define SPSR_M_AARCH64 U(0x0)
404#define SPSR_M_AARCH32 U(0x1)
405
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100406#define DISABLE_ALL_EXCEPTIONS \
407 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
408
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000409#define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT)
410
Yatharth Kochar07570d52016-11-14 12:01:04 +0000411/*
412 * RMR_EL3 definitions
413 */
Varun Wadekar030567e2017-05-25 18:04:48 -0700414#define RMR_EL3_RR_BIT (U(1) << 1)
415#define RMR_EL3_AA64_BIT (U(1) << 0)
Yatharth Kochar07570d52016-11-14 12:01:04 +0000416
417/*
418 * HI-VECTOR address for AArch32 state
419 */
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000420#define HI_VECTOR_BASE U(0xFFFF0000)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100421
422/*
423 * TCR defintions
424 */
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000425#define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Antonio Nino Diaz1a92a0e2018-08-07 19:59:49 +0100426#define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Varun Wadekar030567e2017-05-25 18:04:48 -0700427#define TCR_EL1_IPS_SHIFT U(32)
Antonio Nino Diaz1a92a0e2018-08-07 19:59:49 +0100428#define TCR_EL2_PS_SHIFT U(16)
Varun Wadekar030567e2017-05-25 18:04:48 -0700429#define TCR_EL3_PS_SHIFT U(16)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100430
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100431#define TCR_TxSZ_MIN ULL(16)
432#define TCR_TxSZ_MAX ULL(39)
Sathees Balyacedfa042019-01-25 11:36:01 +0000433#define TCR_TxSZ_MAX_TTST ULL(48)
Antonio Nino Diaze8719552016-08-02 09:21:41 +0100434
Lin Ma73ad2572014-06-27 16:56:30 -0700435/* (internal) physical address size bits in EL3/EL1 */
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100436#define TCR_PS_BITS_4GB ULL(0x0)
437#define TCR_PS_BITS_64GB ULL(0x1)
438#define TCR_PS_BITS_1TB ULL(0x2)
439#define TCR_PS_BITS_4TB ULL(0x3)
440#define TCR_PS_BITS_16TB ULL(0x4)
441#define TCR_PS_BITS_256TB ULL(0x5)
Lin Ma73ad2572014-06-27 16:56:30 -0700442
Varun Wadekar030567e2017-05-25 18:04:48 -0700443#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
444#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
445#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
446#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
447#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
448#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100449
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100450#define TCR_RGN_INNER_NC (ULL(0x0) << 8)
451#define TCR_RGN_INNER_WBA (ULL(0x1) << 8)
452#define TCR_RGN_INNER_WT (ULL(0x2) << 8)
453#define TCR_RGN_INNER_WBNA (ULL(0x3) << 8)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100454
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100455#define TCR_RGN_OUTER_NC (ULL(0x0) << 10)
456#define TCR_RGN_OUTER_WBA (ULL(0x1) << 10)
457#define TCR_RGN_OUTER_WT (ULL(0x2) << 10)
458#define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100459
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100460#define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12)
461#define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12)
462#define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100463
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100464#define TCR_TG0_SHIFT U(14)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100465#define TCR_TG0_MASK ULL(3)
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100466#define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT)
467#define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT)
468#define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT)
469
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100470#define TCR_EPD0_BIT (ULL(1) << 7)
471#define TCR_EPD1_BIT (ULL(1) << 23)
Antonio Nino Diaz3388b382017-09-15 10:30:34 +0100472
Varun Wadekar030567e2017-05-25 18:04:48 -0700473#define MODE_SP_SHIFT U(0x0)
474#define MODE_SP_MASK U(0x1)
475#define MODE_SP_EL0 U(0x0)
476#define MODE_SP_ELX U(0x1)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100477
Varun Wadekar030567e2017-05-25 18:04:48 -0700478#define MODE_RW_SHIFT U(0x4)
479#define MODE_RW_MASK U(0x1)
480#define MODE_RW_64 U(0x0)
481#define MODE_RW_32 U(0x1)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100482
Varun Wadekar030567e2017-05-25 18:04:48 -0700483#define MODE_EL_SHIFT U(0x2)
484#define MODE_EL_MASK U(0x3)
485#define MODE_EL3 U(0x3)
486#define MODE_EL2 U(0x2)
487#define MODE_EL1 U(0x1)
488#define MODE_EL0 U(0x0)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100489
Varun Wadekar030567e2017-05-25 18:04:48 -0700490#define MODE32_SHIFT U(0)
491#define MODE32_MASK U(0xf)
492#define MODE32_usr U(0x0)
493#define MODE32_fiq U(0x1)
494#define MODE32_irq U(0x2)
495#define MODE32_svc U(0x3)
496#define MODE32_mon U(0x6)
497#define MODE32_abt U(0x7)
498#define MODE32_hyp U(0xa)
499#define MODE32_und U(0xb)
500#define MODE32_sys U(0xf)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100501
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100502#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
503#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
504#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
505#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100506
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100507#define SPSR_64(el, sp, daif) \
Antonio Nino Diazb3323cd2018-04-17 15:10:18 +0100508 ((MODE_RW_64 << MODE_RW_SHIFT) | \
509 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \
510 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \
511 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT))
Achin Gupta4f6ad662013-10-25 09:08:21 +0100512
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100513#define SPSR_MODE32(mode, isa, endian, aif) \
Varun Wadekar030567e2017-05-25 18:04:48 -0700514 ((MODE_RW_32 << MODE_RW_SHIFT) | \
515 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
516 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
517 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
518 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT))
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100519
Dan Handleyce4c8202015-03-30 17:15:16 +0100520/*
Isla Mitchell9fce2722017-08-07 11:20:13 +0100521 * TTBR Definitions
522 */
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100523#define TTBR_CNP_BIT ULL(0x1)
Isla Mitchell9fce2722017-08-07 11:20:13 +0100524
525/*
Dan Handleyce4c8202015-03-30 17:15:16 +0100526 * CTR_EL0 definitions
527 */
Varun Wadekar030567e2017-05-25 18:04:48 -0700528#define CTR_CWG_SHIFT U(24)
529#define CTR_CWG_MASK U(0xf)
530#define CTR_ERG_SHIFT U(20)
531#define CTR_ERG_MASK U(0xf)
532#define CTR_DMINLINE_SHIFT U(16)
533#define CTR_DMINLINE_MASK U(0xf)
534#define CTR_L1IP_SHIFT U(14)
535#define CTR_L1IP_MASK U(0x3)
536#define CTR_IMINLINE_SHIFT U(0)
537#define CTR_IMINLINE_MASK U(0xf)
Dan Handleyce4c8202015-03-30 17:15:16 +0100538
Varun Wadekar030567e2017-05-25 18:04:48 -0700539#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100540
Achin Guptafa9c08b2014-05-09 12:00:17 +0100541/* Physical timer control register bit fields shifts and masks */
Varun Wadekar030567e2017-05-25 18:04:48 -0700542#define CNTP_CTL_ENABLE_SHIFT U(0)
543#define CNTP_CTL_IMASK_SHIFT U(1)
544#define CNTP_CTL_ISTATUS_SHIFT U(2)
Achin Guptafa9c08b2014-05-09 12:00:17 +0100545
Varun Wadekar030567e2017-05-25 18:04:48 -0700546#define CNTP_CTL_ENABLE_MASK U(1)
547#define CNTP_CTL_IMASK_MASK U(1)
548#define CNTP_CTL_ISTATUS_MASK U(1)
Achin Guptafa9c08b2014-05-09 12:00:17 +0100549
Achin Gupta4f6ad662013-10-25 09:08:21 +0100550/* Exception Syndrome register bits and bobs */
Varun Wadekar030567e2017-05-25 18:04:48 -0700551#define ESR_EC_SHIFT U(26)
552#define ESR_EC_MASK U(0x3f)
553#define ESR_EC_LENGTH U(6)
554#define EC_UNKNOWN U(0x0)
555#define EC_WFE_WFI U(0x1)
556#define EC_AARCH32_CP15_MRC_MCR U(0x3)
557#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
558#define EC_AARCH32_CP14_MRC_MCR U(0x5)
559#define EC_AARCH32_CP14_LDC_STC U(0x6)
560#define EC_FP_SIMD U(0x7)
561#define EC_AARCH32_CP10_MRC U(0x8)
562#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
563#define EC_ILLEGAL U(0xe)
564#define EC_AARCH32_SVC U(0x11)
565#define EC_AARCH32_HVC U(0x12)
566#define EC_AARCH32_SMC U(0x13)
567#define EC_AARCH64_SVC U(0x15)
568#define EC_AARCH64_HVC U(0x16)
569#define EC_AARCH64_SMC U(0x17)
570#define EC_AARCH64_SYS U(0x18)
571#define EC_IABORT_LOWER_EL U(0x20)
572#define EC_IABORT_CUR_EL U(0x21)
573#define EC_PC_ALIGN U(0x22)
574#define EC_DABORT_LOWER_EL U(0x24)
575#define EC_DABORT_CUR_EL U(0x25)
576#define EC_SP_ALIGN U(0x26)
577#define EC_AARCH32_FP U(0x28)
578#define EC_AARCH64_FP U(0x2c)
579#define EC_SERROR U(0x2f)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100580
Jeenu Viswambharan76454ab2017-11-30 12:54:15 +0000581/*
582 * External Abort bit in Instruction and Data Aborts synchronous exception
583 * syndromes.
584 */
585#define ESR_ISS_EABORT_EA_BIT U(9)
586
Varun Wadekar030567e2017-05-25 18:04:48 -0700587#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100588
Vignesh Radhakrishnana9e02602017-03-03 10:58:05 -0800589/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
Varun Wadekar030567e2017-05-25 18:04:48 -0700590#define RMR_RESET_REQUEST_SHIFT U(0x1)
591#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Vignesh Radhakrishnana9e02602017-03-03 10:58:05 -0800592
Dan Handley5f0cdb02014-05-14 17:44:19 +0100593/*******************************************************************************
Antonio Nino Diaz0b64f4e2017-02-27 17:23:54 +0000594 * Definitions of register offsets, fields and macros for CPU system
595 * instructions.
596 ******************************************************************************/
597
Varun Wadekar030567e2017-05-25 18:04:48 -0700598#define TLBI_ADDR_SHIFT U(12)
Antonio Nino Diaz0b64f4e2017-02-27 17:23:54 +0000599#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
600#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
601
602/*******************************************************************************
Dan Handley5f0cdb02014-05-14 17:44:19 +0100603 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
604 * system level implementation of the Generic Timer.
605 ******************************************************************************/
Soby Mathew342d6222018-06-11 16:21:30 +0100606#define CNTCTLBASE_CNTFRQ U(0x0)
Varun Wadekar030567e2017-05-25 18:04:48 -0700607#define CNTNSAR U(0x4)
608#define CNTNSAR_NS_SHIFT(x) (x)
Dan Handley5f0cdb02014-05-14 17:44:19 +0100609
Varun Wadekar030567e2017-05-25 18:04:48 -0700610#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
611#define CNTACR_RPCT_SHIFT U(0x0)
612#define CNTACR_RVCT_SHIFT U(0x1)
613#define CNTACR_RFRQ_SHIFT U(0x2)
614#define CNTACR_RVOFF_SHIFT U(0x3)
615#define CNTACR_RWVT_SHIFT U(0x4)
616#define CNTACR_RWPT_SHIFT U(0x5)
Dan Handley5f0cdb02014-05-14 17:44:19 +0100617
Soby Mathew342d6222018-06-11 16:21:30 +0100618/*******************************************************************************
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000619 * Definitions of register offsets and fields in the CNTBaseN Frame of the
Soby Mathew342d6222018-06-11 16:21:30 +0100620 * system level implementation of the Generic Timer.
621 ******************************************************************************/
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000622/* Physical Count register. */
623#define CNTPCT_LO U(0x0)
624/* Counter Frequency register. */
625#define CNTBASEN_CNTFRQ U(0x10)
626/* Physical Timer CompareValue register. */
627#define CNTP_CVAL_LO U(0x20)
628/* Physical Timer Control register. */
629#define CNTP_CTL U(0x2c)
Soby Mathew342d6222018-06-11 16:21:30 +0100630
David Cunado495f3d32016-10-31 17:37:34 +0000631/* PMCR_EL0 definitions */
David Cunado3e61b2b2017-10-02 17:41:39 +0100632#define PMCR_EL0_RESET_VAL U(0x0)
Varun Wadekar030567e2017-05-25 18:04:48 -0700633#define PMCR_EL0_N_SHIFT U(11)
634#define PMCR_EL0_N_MASK U(0x1f)
David Cunado495f3d32016-10-31 17:37:34 +0000635#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
David Cunado3e61b2b2017-10-02 17:41:39 +0100636#define PMCR_EL0_LC_BIT (U(1) << 6)
637#define PMCR_EL0_DP_BIT (U(1) << 5)
638#define PMCR_EL0_X_BIT (U(1) << 4)
639#define PMCR_EL0_D_BIT (U(1) << 3)
David Cunado495f3d32016-10-31 17:37:34 +0000640
Isla Mitchell04880e32017-07-21 14:44:36 +0100641/*******************************************************************************
David Cunado1a853372017-10-20 11:30:57 +0100642 * Definitions for system register interface to SVE
643 ******************************************************************************/
644#define ZCR_EL3 S3_6_C1_C2_0
645#define ZCR_EL2 S3_4_C1_C2_0
646
647/* ZCR_EL3 definitions */
648#define ZCR_EL3_LEN_MASK U(0xf)
649
650/* ZCR_EL2 definitions */
651#define ZCR_EL2_LEN_MASK U(0xf)
652
653/*******************************************************************************
Isla Mitchell04880e32017-07-21 14:44:36 +0100654 * Definitions of MAIR encodings for device and normal memory
655 ******************************************************************************/
656/*
657 * MAIR encodings for device memory attributes.
658 */
659#define MAIR_DEV_nGnRnE ULL(0x0)
660#define MAIR_DEV_nGnRE ULL(0x4)
661#define MAIR_DEV_nGRE ULL(0x8)
662#define MAIR_DEV_GRE ULL(0xc)
663
664/*
665 * MAIR encodings for normal memory attributes.
666 *
667 * Cache Policy
668 * WT: Write Through
669 * WB: Write Back
670 * NC: Non-Cacheable
671 *
672 * Transient Hint
673 * NTR: Non-Transient
674 * TR: Transient
675 *
676 * Allocation Policy
677 * RA: Read Allocate
678 * WA: Write Allocate
679 * RWA: Read and Write Allocate
680 * NA: No Allocation
681 */
682#define MAIR_NORM_WT_TR_WA ULL(0x1)
683#define MAIR_NORM_WT_TR_RA ULL(0x2)
684#define MAIR_NORM_WT_TR_RWA ULL(0x3)
685#define MAIR_NORM_NC ULL(0x4)
686#define MAIR_NORM_WB_TR_WA ULL(0x5)
687#define MAIR_NORM_WB_TR_RA ULL(0x6)
688#define MAIR_NORM_WB_TR_RWA ULL(0x7)
689#define MAIR_NORM_WT_NTR_NA ULL(0x8)
690#define MAIR_NORM_WT_NTR_WA ULL(0x9)
691#define MAIR_NORM_WT_NTR_RA ULL(0xa)
692#define MAIR_NORM_WT_NTR_RWA ULL(0xb)
693#define MAIR_NORM_WB_NTR_NA ULL(0xc)
694#define MAIR_NORM_WB_NTR_WA ULL(0xd)
695#define MAIR_NORM_WB_NTR_RA ULL(0xe)
696#define MAIR_NORM_WB_NTR_RWA ULL(0xf)
697
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100698#define MAIR_NORM_OUTER_SHIFT U(4)
Isla Mitchell04880e32017-07-21 14:44:36 +0100699
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100700#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
701 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Isla Mitchell04880e32017-07-21 14:44:36 +0100702
Jeenu Viswambharan781f4aa2017-10-19 09:15:15 +0100703/* PAR_EL1 fields */
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100704#define PAR_F_SHIFT U(0)
705#define PAR_F_MASK ULL(0x1)
706#define PAR_ADDR_SHIFT U(12)
707#define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */
Jeenu Viswambharan781f4aa2017-10-19 09:15:15 +0100708
Dimitris Papastamos281a08c2017-10-13 12:06:06 +0100709/*******************************************************************************
710 * Definitions for system register interface to SPE
711 ******************************************************************************/
712#define PMBLIMITR_EL1 S3_0_C9_C10_0
713
Dimitris Papastamos380559c2017-10-12 13:02:29 +0100714/*******************************************************************************
Jeenu Viswambharan5f835912018-07-31 16:13:33 +0100715 * Definitions for system register interface to MPAM
716 ******************************************************************************/
717#define MPAMIDR_EL1 S3_0_C10_C4_4
718#define MPAM2_EL2 S3_4_C10_C5_0
719#define MPAMHCR_EL2 S3_4_C10_C4_0
720#define MPAM3_EL3 S3_6_C10_C5_0
721
722/*******************************************************************************
Dimitris Papastamos380559c2017-10-12 13:02:29 +0100723 * Definitions for system register interface to AMU for ARMv8.4 onwards
724 ******************************************************************************/
725#define AMCR_EL0 S3_3_C13_C2_0
726#define AMCFGR_EL0 S3_3_C13_C2_1
727#define AMCGCR_EL0 S3_3_C13_C2_2
728#define AMUSERENR_EL0 S3_3_C13_C2_3
729#define AMCNTENCLR0_EL0 S3_3_C13_C2_4
730#define AMCNTENSET0_EL0 S3_3_C13_C2_5
731#define AMCNTENCLR1_EL0 S3_3_C13_C3_0
732#define AMCNTENSET1_EL0 S3_3_C13_C3_1
733
734/* Activity Monitor Group 0 Event Counter Registers */
735#define AMEVCNTR00_EL0 S3_3_C13_C4_0
736#define AMEVCNTR01_EL0 S3_3_C13_C4_1
737#define AMEVCNTR02_EL0 S3_3_C13_C4_2
738#define AMEVCNTR03_EL0 S3_3_C13_C4_3
739
740/* Activity Monitor Group 0 Event Type Registers */
741#define AMEVTYPER00_EL0 S3_3_C13_C6_0
742#define AMEVTYPER01_EL0 S3_3_C13_C6_1
743#define AMEVTYPER02_EL0 S3_3_C13_C6_2
744#define AMEVTYPER03_EL0 S3_3_C13_C6_3
745
Dimitris Papastamos0767d502017-11-13 09:49:45 +0000746/* Activity Monitor Group 1 Event Counter Registers */
747#define AMEVCNTR10_EL0 S3_3_C13_C12_0
748#define AMEVCNTR11_EL0 S3_3_C13_C12_1
749#define AMEVCNTR12_EL0 S3_3_C13_C12_2
750#define AMEVCNTR13_EL0 S3_3_C13_C12_3
751#define AMEVCNTR14_EL0 S3_3_C13_C12_4
752#define AMEVCNTR15_EL0 S3_3_C13_C12_5
753#define AMEVCNTR16_EL0 S3_3_C13_C12_6
754#define AMEVCNTR17_EL0 S3_3_C13_C12_7
755#define AMEVCNTR18_EL0 S3_3_C13_C13_0
756#define AMEVCNTR19_EL0 S3_3_C13_C13_1
757#define AMEVCNTR1A_EL0 S3_3_C13_C13_2
758#define AMEVCNTR1B_EL0 S3_3_C13_C13_3
759#define AMEVCNTR1C_EL0 S3_3_C13_C13_4
760#define AMEVCNTR1D_EL0 S3_3_C13_C13_5
761#define AMEVCNTR1E_EL0 S3_3_C13_C13_6
762#define AMEVCNTR1F_EL0 S3_3_C13_C13_7
763
764/* Activity Monitor Group 1 Event Type Registers */
765#define AMEVTYPER10_EL0 S3_3_C13_C14_0
766#define AMEVTYPER11_EL0 S3_3_C13_C14_1
767#define AMEVTYPER12_EL0 S3_3_C13_C14_2
768#define AMEVTYPER13_EL0 S3_3_C13_C14_3
769#define AMEVTYPER14_EL0 S3_3_C13_C14_4
770#define AMEVTYPER15_EL0 S3_3_C13_C14_5
771#define AMEVTYPER16_EL0 S3_3_C13_C14_6
772#define AMEVTYPER17_EL0 S3_3_C13_C14_7
773#define AMEVTYPER18_EL0 S3_3_C13_C15_0
774#define AMEVTYPER19_EL0 S3_3_C13_C15_1
775#define AMEVTYPER1A_EL0 S3_3_C13_C15_2
776#define AMEVTYPER1B_EL0 S3_3_C13_C15_3
777#define AMEVTYPER1C_EL0 S3_3_C13_C15_4
778#define AMEVTYPER1D_EL0 S3_3_C13_C15_5
779#define AMEVTYPER1E_EL0 S3_3_C13_C15_6
780#define AMEVTYPER1F_EL0 S3_3_C13_C15_7
781
782/* AMCGCR_EL0 definitions */
783#define AMCGCR_EL0_CG1NC_SHIFT U(8)
784#define AMCGCR_EL0_CG1NC_LENGTH U(8)
785#define AMCGCR_EL0_CG1NC_MASK U(0xff)
786
Jeenu Viswambharan5f835912018-07-31 16:13:33 +0100787/* MPAM register definitions */
788#define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63)
789
790#define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17)
791
Jeenu Viswambharan14c60162018-04-04 16:07:11 +0100792/*******************************************************************************
793 * RAS system registers
Sathees Balya65849aa2018-12-06 13:33:24 +0000794 ******************************************************************************/
Jeenu Viswambharan14c60162018-04-04 16:07:11 +0100795#define DISR_EL1 S3_0_C12_C1_1
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100796#define DISR_A_BIT U(31)
Jeenu Viswambharan14c60162018-04-04 16:07:11 +0100797
Jeenu Viswambharan30d81c32017-12-07 08:43:05 +0000798#define ERRIDR_EL1 S3_0_C5_C3_0
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100799#define ERRIDR_MASK U(0xffff)
Jeenu Viswambharan30d81c32017-12-07 08:43:05 +0000800
801#define ERRSELR_EL1 S3_0_C5_C3_1
802
803/* System register access to Standard Error Record registers */
804#define ERXFR_EL1 S3_0_C5_C4_0
805#define ERXCTLR_EL1 S3_0_C5_C4_1
806#define ERXSTATUS_EL1 S3_0_C5_C4_2
807#define ERXADDR_EL1 S3_0_C5_C4_3
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000808#define ERXPFGF_EL1 S3_0_C5_C4_4
809#define ERXPFGCTL_EL1 S3_0_C5_C4_5
810#define ERXPFGCDN_EL1 S3_0_C5_C4_6
Jan Dabros30125ea2018-08-30 13:52:23 +0200811#define ERXMISC0_EL1 S3_0_C5_C5_0
812#define ERXMISC1_EL1 S3_0_C5_C5_1
Jeenu Viswambharan30d81c32017-12-07 08:43:05 +0000813
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000814#define ERXCTLR_ED_BIT (U(1) << 0)
815#define ERXCTLR_UE_BIT (U(1) << 4)
816
817#define ERXPFGCTL_UC_BIT (U(1) << 1)
818#define ERXPFGCTL_UEU_BIT (U(1) << 2)
819#define ERXPFGCTL_CDEN_BIT (U(1) << 31)
820
821/*******************************************************************************
822 * Armv8.3 Pointer Authentication Registers
Sathees Balya65849aa2018-12-06 13:33:24 +0000823 ******************************************************************************/
Antonio Nino Diaz52839622019-01-31 11:58:00 +0000824#define APIAKeyLo_EL1 S3_0_C2_C1_0
825#define APIAKeyHi_EL1 S3_0_C2_C1_1
826#define APIBKeyLo_EL1 S3_0_C2_C1_2
827#define APIBKeyHi_EL1 S3_0_C2_C1_3
828#define APDAKeyLo_EL1 S3_0_C2_C2_0
829#define APDAKeyHi_EL1 S3_0_C2_C2_1
830#define APDBKeyLo_EL1 S3_0_C2_C2_2
831#define APDBKeyHi_EL1 S3_0_C2_C2_3
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000832#define APGAKeyLo_EL1 S3_0_C2_C3_0
Antonio Nino Diaz52839622019-01-31 11:58:00 +0000833#define APGAKeyHi_EL1 S3_0_C2_C3_1
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000834
Sathees Balya65849aa2018-12-06 13:33:24 +0000835/*******************************************************************************
836 * Armv8.4 Data Independent Timing Registers
837 ******************************************************************************/
838#define DIT S3_3_C4_C2_5
839#define DIT_BIT BIT(24)
840
Antonio Nino Diaz1083b2b2018-07-20 09:17:26 +0100841#endif /* ARCH_H */