blob: cb98273d79dbfefa8f771fdeeb4516a8a5a2e8a5 [file] [log] [blame]
Hadi Asyrafi2f11d542019-06-27 11:34:03 +08001/*
Jit Loon Lim6197dc92023-05-17 12:26:11 +08002 * Copyright (c) 2019-2023, ARM Limited and Contributors. All rights reserved.
Hadi Asyrafi2f11d542019-06-27 11:34:03 +08003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <assert.h>
8#include <common/debug.h>
9#include <common/runtime_svc.h>
Hadi Asyrafi13d33d52019-10-22 13:28:51 +080010#include <lib/mmio.h>
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080011#include <tools_share/uuid.h>
12
Sieu Mun Tang286b96f2022-03-02 11:04:09 +080013#include "socfpga_fcs.h"
Hadi Asyrafid09adcb2019-10-23 18:34:14 +080014#include "socfpga_mailbox.h"
Jit Loon Lim6197dc92023-05-17 12:26:11 +080015#include "socfpga_plat_def.h"
Hadi Asyrafi9c8f3af2019-12-24 10:42:52 +080016#include "socfpga_reset_manager.h"
Hadi Asyrafid25041b2019-10-22 10:31:45 +080017#include "socfpga_sip_svc.h"
Jit Loon Lim6197dc92023-05-17 12:26:11 +080018#include "socfpga_system_manager.h"
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080019
20/* Total buffer the driver can hold */
21#define FPGA_CONFIG_BUFFER_SIZE 4
22
Sieu Mun Tang673afd62022-05-13 14:55:05 +080023static config_type request_type = NO_REQUEST;
Abdul Halim, Muhammad Hadi Asyrafiaad868b2020-05-18 11:16:48 +080024static int current_block, current_buffer;
Abdul Halim, Muhammad Hadi Asyrafiec4f28e2020-05-29 12:13:17 +080025static int read_block, max_blocks;
Abdul Halim, Muhammad Hadi Asyrafiaad868b2020-05-18 11:16:48 +080026static uint32_t send_id, rcv_id;
27static uint32_t bytes_per_block, blocks_submitted;
Sieu Mun Tang276a4362022-04-28 22:40:58 +080028static bool bridge_disable;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080029
Sieu Mun Tang984e2362022-04-28 22:21:01 +080030/* RSU static variables */
Chee Hong Ang44eb7822020-05-13 11:44:04 +080031static uint32_t rsu_dcmf_ver[4] = {0};
Sieu Mun Tang984e2362022-04-28 22:21:01 +080032static uint16_t rsu_dcmf_stat[4] = {0};
Sieu Mun Tang673afd62022-05-13 14:55:05 +080033static uint32_t rsu_max_retry;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080034
35/* SiP Service UUID */
36DEFINE_SVC_UUID2(intl_svc_uid,
37 0xa85273b0, 0xe85a, 0x4862, 0xa6, 0x2a,
38 0xfa, 0x88, 0x88, 0x17, 0x68, 0x81);
39
Hadi Asyrafie5ebe872019-12-17 15:25:04 +080040static uint64_t socfpga_sip_handler(uint32_t smc_fid,
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080041 uint64_t x1,
42 uint64_t x2,
43 uint64_t x3,
44 uint64_t x4,
45 void *cookie,
46 void *handle,
47 uint64_t flags)
48{
49 ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid);
50 SMC_RET1(handle, SMC_UNK);
51}
52
53struct fpga_config_info fpga_config_buffers[FPGA_CONFIG_BUFFER_SIZE];
54
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +080055static int intel_fpga_sdm_write_buffer(struct fpga_config_info *buffer)
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080056{
Abdul Halim, Muhammad Hadi Asyrafiea9b9622020-02-25 16:28:10 +080057 uint32_t args[3];
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080058
59 while (max_blocks > 0 && buffer->size > buffer->size_written) {
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +080060 args[0] = (1<<8);
61 args[1] = buffer->addr + buffer->size_written;
62 if (buffer->size - buffer->size_written <= bytes_per_block) {
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080063 args[2] = buffer->size - buffer->size_written;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080064 current_buffer++;
65 current_buffer %= FPGA_CONFIG_BUFFER_SIZE;
Sieu Mun Tang581182c2022-05-09 10:48:53 +080066 } else {
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080067 args[2] = bytes_per_block;
Sieu Mun Tang581182c2022-05-09 10:48:53 +080068 }
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +080069
70 buffer->size_written += args[2];
Abdul Halim, Muhammad Hadi Asyrafiaad868b2020-05-18 11:16:48 +080071 mailbox_send_cmd_async(&send_id, MBOX_RECONFIG_DATA, args,
Abdul Halim, Muhammad Hadi Asyrafid57318b2020-10-15 15:27:18 +080072 3U, CMD_INDIRECT);
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +080073
74 buffer->subblocks_sent++;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080075 max_blocks--;
76 }
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +080077
78 return !max_blocks;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080079}
80
81static int intel_fpga_sdm_write_all(void)
82{
Sieu Mun Tang581182c2022-05-09 10:48:53 +080083 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +080084 if (intel_fpga_sdm_write_buffer(
Sieu Mun Tang581182c2022-05-09 10:48:53 +080085 &fpga_config_buffers[current_buffer])) {
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +080086 break;
Sieu Mun Tang581182c2022-05-09 10:48:53 +080087 }
88 }
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080089 return 0;
90}
91
Sieu Mun Tang673afd62022-05-13 14:55:05 +080092static uint32_t intel_mailbox_fpga_config_isdone(void)
Hadi Asyrafi2f11d542019-06-27 11:34:03 +080093{
Hadi Asyrafidfdd38c2019-12-17 23:33:39 +080094 uint32_t ret;
95
Sieu Mun Tang673afd62022-05-13 14:55:05 +080096 switch (request_type) {
97 case RECONFIGURATION:
98 ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS,
99 true);
100 break;
101 case BITSTREAM_AUTH:
102 ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS,
103 false);
104 break;
105 default:
106 ret = intel_mailbox_get_config_status(MBOX_CONFIG_STATUS,
107 false);
108 break;
Kris Chaplin52cf9c22021-06-25 11:31:52 +0100109 }
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800110
Abdul Halim, Muhammad Hadi Asyrafie40910e2020-12-29 16:49:23 +0800111 if (ret != 0U) {
Kris Chaplin52cf9c22021-06-25 11:31:52 +0100112 if (ret == MBOX_CFGSTAT_STATE_CONFIG) {
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800113 return INTEL_SIP_SMC_STATUS_BUSY;
Kris Chaplin52cf9c22021-06-25 11:31:52 +0100114 } else {
Sieu Mun Tang673afd62022-05-13 14:55:05 +0800115 request_type = NO_REQUEST;
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800116 return INTEL_SIP_SMC_STATUS_ERROR;
Kris Chaplin52cf9c22021-06-25 11:31:52 +0100117 }
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800118 }
119
Sieu Mun Tang673afd62022-05-13 14:55:05 +0800120 if (bridge_disable != 0U) {
Sieu Mun Tang11f4f032022-05-05 17:07:21 +0800121 socfpga_bridges_enable(~0); /* Enable bridge */
Sieu Mun Tang276a4362022-04-28 22:40:58 +0800122 bridge_disable = false;
Hadi Asyrafi9c8f3af2019-12-24 10:42:52 +0800123 }
Sieu Mun Tang673afd62022-05-13 14:55:05 +0800124 request_type = NO_REQUEST;
Hadi Asyrafi9c8f3af2019-12-24 10:42:52 +0800125
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800126 return INTEL_SIP_SMC_STATUS_OK;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800127}
128
129static int mark_last_buffer_xfer_completed(uint32_t *buffer_addr_completed)
130{
131 int i;
132
133 for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
134 if (fpga_config_buffers[i].block_number == current_block) {
135 fpga_config_buffers[i].subblocks_sent--;
136 if (fpga_config_buffers[i].subblocks_sent == 0
137 && fpga_config_buffers[i].size <=
138 fpga_config_buffers[i].size_written) {
139 fpga_config_buffers[i].write_requested = 0;
140 current_block++;
141 *buffer_addr_completed =
142 fpga_config_buffers[i].addr;
143 return 0;
144 }
145 }
146 }
147
148 return -1;
149}
150
Hadi Asyrafie5ebe872019-12-17 15:25:04 +0800151static int intel_fpga_config_completed_write(uint32_t *completed_addr,
Abdul Halim, Muhammad Hadi Asyrafiaad868b2020-05-18 11:16:48 +0800152 uint32_t *count, uint32_t *job_id)
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800153{
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800154 uint32_t resp[5];
Sieu Mun Tanga250c042022-02-19 21:49:48 +0800155 unsigned int resp_len = ARRAY_SIZE(resp);
156 int status = INTEL_SIP_SMC_STATUS_OK;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800157 int all_completed = 1;
Sieu Mun Tanga250c042022-02-19 21:49:48 +0800158 *count = 0;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800159
Tien Hock, Lohcefb37e2019-10-30 14:49:40 +0800160 while (*count < 3) {
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800161
Sieu Mun Tanga250c042022-02-19 21:49:48 +0800162 status = mailbox_read_response(job_id,
163 resp, &resp_len);
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800164
Sieu Mun Tang286b96f2022-03-02 11:04:09 +0800165 if (status < 0) {
Tien Hock, Lohcefb37e2019-10-30 14:49:40 +0800166 break;
Sieu Mun Tang286b96f2022-03-02 11:04:09 +0800167 }
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800168
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800169 max_blocks++;
Tien Hock, Lohcefb37e2019-10-30 14:49:40 +0800170
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800171 if (mark_last_buffer_xfer_completed(
Sieu Mun Tang286b96f2022-03-02 11:04:09 +0800172 &completed_addr[*count]) == 0) {
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800173 *count = *count + 1;
Sieu Mun Tang286b96f2022-03-02 11:04:09 +0800174 } else {
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800175 break;
Sieu Mun Tang286b96f2022-03-02 11:04:09 +0800176 }
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800177 }
178
179 if (*count <= 0) {
Sieu Mun Tang286b96f2022-03-02 11:04:09 +0800180 if (status != MBOX_NO_RESPONSE &&
181 status != MBOX_TIMEOUT && resp_len != 0) {
Tien Hock, Lohcefb37e2019-10-30 14:49:40 +0800182 mailbox_clear_response();
Sieu Mun Tang673afd62022-05-13 14:55:05 +0800183 request_type = NO_REQUEST;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800184 return INTEL_SIP_SMC_STATUS_ERROR;
185 }
186
187 *count = 0;
188 }
189
190 intel_fpga_sdm_write_all();
191
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800192 if (*count > 0) {
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800193 status = INTEL_SIP_SMC_STATUS_OK;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800194 } else if (*count == 0) {
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800195 status = INTEL_SIP_SMC_STATUS_BUSY;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800196 }
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800197
198 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
199 if (fpga_config_buffers[i].write_requested != 0) {
200 all_completed = 0;
201 break;
202 }
203 }
204
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800205 if (all_completed == 1) {
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800206 return INTEL_SIP_SMC_STATUS_OK;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800207 }
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800208
209 return status;
210}
211
Sieu Mun Tang276a4362022-04-28 22:40:58 +0800212static int intel_fpga_config_start(uint32_t flag)
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800213{
Sieu Mun Tanga250c042022-02-19 21:49:48 +0800214 uint32_t argument = 0x1;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800215 uint32_t response[3];
216 int status = 0;
Sieu Mun Tanga250c042022-02-19 21:49:48 +0800217 unsigned int size = 0;
218 unsigned int resp_len = ARRAY_SIZE(response);
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800219
Sieu Mun Tang673afd62022-05-13 14:55:05 +0800220 request_type = RECONFIGURATION;
221
Sieu Mun Tang276a4362022-04-28 22:40:58 +0800222 if (!CONFIG_TEST_FLAG(flag, PARTIAL_CONFIG)) {
223 bridge_disable = true;
224 }
225
226 if (CONFIG_TEST_FLAG(flag, AUTHENTICATION)) {
227 size = 1;
228 bridge_disable = false;
Sieu Mun Tang673afd62022-05-13 14:55:05 +0800229 request_type = BITSTREAM_AUTH;
Abdul Halim, Muhammad Hadi Asyrafiec4f28e2020-05-29 12:13:17 +0800230 }
Hadi Asyrafi9c8f3af2019-12-24 10:42:52 +0800231
Tien Hock, Lohcefb37e2019-10-30 14:49:40 +0800232 mailbox_clear_response();
233
Sieu Mun Tanga250c042022-02-19 21:49:48 +0800234 mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_CANCEL, NULL, 0U,
235 CMD_CASUAL, NULL, NULL);
Tien Hock, Lohcefb37e2019-10-30 14:49:40 +0800236
Sieu Mun Tanga250c042022-02-19 21:49:48 +0800237 status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_RECONFIG, &argument, size,
238 CMD_CASUAL, response, &resp_len);
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800239
Abdul Halim, Muhammad Hadi Asyrafie0fc2d12020-11-20 11:06:00 +0800240 if (status < 0) {
Sieu Mun Tang276a4362022-04-28 22:40:58 +0800241 bridge_disable = false;
Sieu Mun Tang673afd62022-05-13 14:55:05 +0800242 request_type = NO_REQUEST;
Abdul Halim, Muhammad Hadi Asyrafie0fc2d12020-11-20 11:06:00 +0800243 return INTEL_SIP_SMC_STATUS_ERROR;
244 }
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800245
246 max_blocks = response[0];
247 bytes_per_block = response[1];
248
249 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
250 fpga_config_buffers[i].size = 0;
251 fpga_config_buffers[i].size_written = 0;
252 fpga_config_buffers[i].addr = 0;
253 fpga_config_buffers[i].write_requested = 0;
254 fpga_config_buffers[i].block_number = 0;
255 fpga_config_buffers[i].subblocks_sent = 0;
256 }
257
258 blocks_submitted = 0;
259 current_block = 0;
Tien Hock, Lohcefb37e2019-10-30 14:49:40 +0800260 read_block = 0;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800261 current_buffer = 0;
262
Sieu Mun Tang276a4362022-04-28 22:40:58 +0800263 /* Disable bridge on full reconfiguration */
264 if (bridge_disable) {
Sieu Mun Tang11f4f032022-05-05 17:07:21 +0800265 socfpga_bridges_disable(~0);
Hadi Asyrafi9c8f3af2019-12-24 10:42:52 +0800266 }
267
Abdul Halim, Muhammad Hadi Asyrafie0fc2d12020-11-20 11:06:00 +0800268 return INTEL_SIP_SMC_STATUS_OK;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800269}
270
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800271static bool is_fpga_config_buffer_full(void)
272{
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800273 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
274 if (!fpga_config_buffers[i].write_requested) {
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800275 return false;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800276 }
277 }
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800278 return true;
279}
280
Abdul Halim, Muhammad Hadi Asyrafiaad868b2020-05-18 11:16:48 +0800281bool is_address_in_ddr_range(uint64_t addr, uint64_t size)
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800282{
Sieu Mun Tangf4aaa9f2023-09-25 22:30:34 +0800283 uint128_t dram_max_sz = (uint128_t)DRAM_BASE + (uint128_t)DRAM_SIZE;
284 uint128_t dram_region_end = (uint128_t)addr + (uint128_t)size;
285
Abdul Halim, Muhammad Hadi Asyrafi12d71ac2020-07-03 13:22:09 +0800286 if (!addr && !size) {
287 return true;
288 }
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800289 if (size > (UINT64_MAX - addr)) {
Abdul Halim, Muhammad Hadi Asyrafi1a87db52020-02-06 19:18:41 +0800290 return false;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800291 }
292 if (addr < BL31_LIMIT) {
Abdul Halim, Muhammad Hadi Asyrafi1a87db52020-02-06 19:18:41 +0800293 return false;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800294 }
Sieu Mun Tangf4aaa9f2023-09-25 22:30:34 +0800295 if (dram_region_end > dram_max_sz) {
Abdul Halim, Muhammad Hadi Asyrafi1a87db52020-02-06 19:18:41 +0800296 return false;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800297 }
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800298
Abdul Halim, Muhammad Hadi Asyrafi1a87db52020-02-06 19:18:41 +0800299 return true;
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800300}
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800301
Hadi Asyrafie5ebe872019-12-17 15:25:04 +0800302static uint32_t intel_fpga_config_write(uint64_t mem, uint64_t size)
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800303{
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800304 int i;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800305
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800306 intel_fpga_sdm_write_all();
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800307
Abdul Halim, Muhammad Hadi Asyrafi1a87db52020-02-06 19:18:41 +0800308 if (!is_address_in_ddr_range(mem, size) ||
Abdul Halim, Muhammad Hadi Asyrafief51b092020-11-05 18:00:03 +0800309 is_fpga_config_buffer_full()) {
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800310 return INTEL_SIP_SMC_STATUS_REJECTED;
Abdul Halim, Muhammad Hadi Asyrafief51b092020-11-05 18:00:03 +0800311 }
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800312
313 for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800314 int j = (i + current_buffer) % FPGA_CONFIG_BUFFER_SIZE;
315
316 if (!fpga_config_buffers[j].write_requested) {
317 fpga_config_buffers[j].addr = mem;
318 fpga_config_buffers[j].size = size;
319 fpga_config_buffers[j].size_written = 0;
320 fpga_config_buffers[j].write_requested = 1;
321 fpga_config_buffers[j].block_number =
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800322 blocks_submitted++;
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800323 fpga_config_buffers[j].subblocks_sent = 0;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800324 break;
325 }
326 }
327
Abdul Halim, Muhammad Hadi Asyrafief51b092020-11-05 18:00:03 +0800328 if (is_fpga_config_buffer_full()) {
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800329 return INTEL_SIP_SMC_STATUS_BUSY;
Abdul Halim, Muhammad Hadi Asyrafief51b092020-11-05 18:00:03 +0800330 }
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800331
Hadi Asyrafi7c58fd42019-11-12 16:29:03 +0800332 return INTEL_SIP_SMC_STATUS_OK;
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800333}
334
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800335static int is_out_of_sec_range(uint64_t reg_addr)
336{
Siew Chin Lim7e954df2021-05-11 21:12:22 +0800337#if DEBUG
338 return 0;
339#endif
340
Jit Loon Lim8e59b9f2023-05-17 12:26:11 +0800341#if PLATFORM_MODEL != PLAT_SOCFPGA_AGILEX5
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800342 switch (reg_addr) {
343 case(0xF8011100): /* ECCCTRL1 */
344 case(0xF8011104): /* ECCCTRL2 */
345 case(0xF8011110): /* ERRINTEN */
346 case(0xF8011114): /* ERRINTENS */
347 case(0xF8011118): /* ERRINTENR */
348 case(0xF801111C): /* INTMODE */
349 case(0xF8011120): /* INTSTAT */
350 case(0xF8011124): /* DIAGINTTEST */
351 case(0xF801112C): /* DERRADDRA */
Sieu Mun Tang46870212022-09-28 15:58:28 +0800352 case(0xFA000000): /* SMMU SCR0 */
353 case(0xFA000004): /* SMMU SCR1 */
354 case(0xFA000400): /* SMMU NSCR0 */
355 case(0xFA004000): /* SMMU SSD0_REG */
356 case(0xFA000820): /* SMMU SMR8 */
357 case(0xFA000c20): /* SMMU SCR8 */
358 case(0xFA028000): /* SMMU CB8_SCTRL */
359 case(0xFA001020): /* SMMU CBAR8 */
360 case(0xFA028030): /* SMMU TCR_LPAE */
361 case(0xFA028020): /* SMMU CB8_TTBR0_LOW */
362 case(0xFA028024): /* SMMU CB8_PRRR_HIGH */
363 case(0xFA028038): /* SMMU CB8_PRRR_MIR0 */
364 case(0xFA02803C): /* SMMU CB8_PRRR_MIR1 */
365 case(0xFA028010): /* SMMU_CB8)TCR2 */
366 case(0xFFD080A4): /* SDM SMMU STREAM ID REG */
367 case(0xFA001820): /* SMMU_CBA2R8 */
368 case(0xFA000074): /* SMMU_STLBGSTATUS */
369 case(0xFA0287F4): /* SMMU_CB8_TLBSTATUS */
370 case(0xFA000060): /* SMMU_STLBIALL */
371 case(0xFA000070): /* SMMU_STLBGSYNC */
372 case(0xFA028618): /* CB8_TLBALL */
373 case(0xFA0287F0): /* CB8_TLBSYNC */
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800374 case(0xFFD12028): /* SDMMCGRP_CTRL */
375 case(0xFFD12044): /* EMAC0 */
376 case(0xFFD12048): /* EMAC1 */
377 case(0xFFD1204C): /* EMAC2 */
378 case(0xFFD12090): /* ECC_INT_MASK_VALUE */
379 case(0xFFD12094): /* ECC_INT_MASK_SET */
380 case(0xFFD12098): /* ECC_INT_MASK_CLEAR */
381 case(0xFFD1209C): /* ECC_INTSTATUS_SERR */
382 case(0xFFD120A0): /* ECC_INTSTATUS_DERR */
383 case(0xFFD120C0): /* NOC_TIMEOUT */
384 case(0xFFD120C4): /* NOC_IDLEREQ_SET */
385 case(0xFFD120C8): /* NOC_IDLEREQ_CLR */
386 case(0xFFD120D0): /* NOC_IDLEACK */
387 case(0xFFD120D4): /* NOC_IDLESTATUS */
388 case(0xFFD12200): /* BOOT_SCRATCH_COLD0 */
389 case(0xFFD12204): /* BOOT_SCRATCH_COLD1 */
390 case(0xFFD12220): /* BOOT_SCRATCH_COLD8 */
391 case(0xFFD12224): /* BOOT_SCRATCH_COLD9 */
392 return 0;
Jit Loon Lim8e59b9f2023-05-17 12:26:11 +0800393#else
394 switch (reg_addr) {
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800395
Jit Loon Lim8e59b9f2023-05-17 12:26:11 +0800396 case(0xF8011104): /* ECCCTRL2 */
397 case(0xFFD12028): /* SDMMCGRP_CTRL */
398 case(0xFFD120C4): /* NOC_IDLEREQ_SET */
399 case(0xFFD120C8): /* NOC_IDLEREQ_CLR */
400 case(0xFFD120D0): /* NOC_IDLEACK */
401
402
403 case(SOCFPGA_MEMCTRL(ECCCTRL1)): /* ECCCTRL1 */
404 case(SOCFPGA_MEMCTRL(ERRINTEN)): /* ERRINTEN */
405 case(SOCFPGA_MEMCTRL(ERRINTENS)): /* ERRINTENS */
406 case(SOCFPGA_MEMCTRL(ERRINTENR)): /* ERRINTENR */
407 case(SOCFPGA_MEMCTRL(INTMODE)): /* INTMODE */
408 case(SOCFPGA_MEMCTRL(INTSTAT)): /* INTSTAT */
409 case(SOCFPGA_MEMCTRL(DIAGINTTEST)): /* DIAGINTTEST */
410 case(SOCFPGA_MEMCTRL(DERRADDRA)): /* DERRADDRA */
411
412 case(SOCFPGA_SYSMGR(EMAC_0)): /* EMAC0 */
413 case(SOCFPGA_SYSMGR(EMAC_1)): /* EMAC1 */
414 case(SOCFPGA_SYSMGR(EMAC_2)): /* EMAC2 */
415 case(SOCFPGA_SYSMGR(ECC_INTMASK_VALUE)): /* ECC_INT_MASK_VALUE */
416 case(SOCFPGA_SYSMGR(ECC_INTMASK_SET)): /* ECC_INT_MASK_SET */
417 case(SOCFPGA_SYSMGR(ECC_INTMASK_CLR)): /* ECC_INT_MASK_CLEAR */
418 case(SOCFPGA_SYSMGR(ECC_INTMASK_SERR)): /* ECC_INTSTATUS_SERR */
419 case(SOCFPGA_SYSMGR(ECC_INTMASK_DERR)): /* ECC_INTSTATUS_DERR */
420 case(SOCFPGA_SYSMGR(NOC_TIMEOUT)): /* NOC_TIMEOUT */
421 case(SOCFPGA_SYSMGR(NOC_IDLESTATUS)): /* NOC_IDLESTATUS */
422 case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_0)): /* BOOT_SCRATCH_COLD0 */
423 case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_1)): /* BOOT_SCRATCH_COLD1 */
424 case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_8)): /* BOOT_SCRATCH_COLD8 */
425 case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_9)): /* BOOT_SCRATCH_COLD9 */
Sieu Mun Tangd6ae69c2023-12-22 00:43:57 +0800426#endif
Jit Loon Lim4d122e52023-09-07 16:44:07 +0800427 case(SOCFPGA_ECC_QSPI(CTRL)): /* ECC_QSPI_CTRL */
428 case(SOCFPGA_ECC_QSPI(ERRINTEN)): /* ECC_QSPI_ERRINTEN */
429 case(SOCFPGA_ECC_QSPI(ERRINTENS)): /* ECC_QSPI_ERRINTENS */
430 case(SOCFPGA_ECC_QSPI(ERRINTENR)): /* ECC_QSPI_ERRINTENR */
431 case(SOCFPGA_ECC_QSPI(INTMODE)): /* ECC_QSPI_INTMODE */
432 case(SOCFPGA_ECC_QSPI(ECC_ACCCTRL)): /* ECC_QSPI_ECC_ACCCTRL */
433 case(SOCFPGA_ECC_QSPI(ECC_STARTACC)): /* ECC_QSPI_ECC_STARTACC */
434 case(SOCFPGA_ECC_QSPI(ECC_WDCTRL)): /* ECC_QSPI_ECC_WDCTRL */
435 case(SOCFPGA_ECC_QSPI(INTSTAT)): /* ECC_QSPI_INTSTAT */
436 case(SOCFPGA_ECC_QSPI(INTTEST)): /* ECC_QSPI_INTMODE */
Jit Loon Lim8e59b9f2023-05-17 12:26:11 +0800437 return 0;
Sieu Mun Tangd6ae69c2023-12-22 00:43:57 +0800438
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800439 default:
440 break;
441 }
442
443 return -1;
444}
445
446/* Secure register access */
447uint32_t intel_secure_reg_read(uint64_t reg_addr, uint32_t *retval)
448{
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800449 if (is_out_of_sec_range(reg_addr)) {
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800450 return INTEL_SIP_SMC_STATUS_ERROR;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800451 }
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800452
453 *retval = mmio_read_32(reg_addr);
454
455 return INTEL_SIP_SMC_STATUS_OK;
456}
457
458uint32_t intel_secure_reg_write(uint64_t reg_addr, uint32_t val,
459 uint32_t *retval)
460{
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800461 if (is_out_of_sec_range(reg_addr)) {
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800462 return INTEL_SIP_SMC_STATUS_ERROR;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800463 }
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800464
Jit Loon Lim4d122e52023-09-07 16:44:07 +0800465 switch (reg_addr) {
Jit Loon Lim4d122e52023-09-07 16:44:07 +0800466 case(SOCFPGA_ECC_QSPI(INTSTAT)): /* ECC_QSPI_INTSTAT */
467 case(SOCFPGA_ECC_QSPI(INTTEST)): /* ECC_QSPI_INTMODE */
468 mmio_write_16(reg_addr, val);
469 break;
Jit Loon Lim4d122e52023-09-07 16:44:07 +0800470 default:
471 mmio_write_32(reg_addr, val);
472 break;
473 }
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800474
475 return intel_secure_reg_read(reg_addr, retval);
476}
477
478uint32_t intel_secure_reg_update(uint64_t reg_addr, uint32_t mask,
479 uint32_t val, uint32_t *retval)
480{
481 if (!intel_secure_reg_read(reg_addr, retval)) {
482 *retval &= ~mask;
Siew Chin Limc9c07092021-07-10 00:55:35 +0800483 *retval |= val & mask;
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800484 return intel_secure_reg_write(reg_addr, *retval, retval);
485 }
486
487 return INTEL_SIP_SMC_STATUS_ERROR;
488}
489
Hadi Asyrafie1f97d92019-12-17 19:22:17 +0800490/* Intel Remote System Update (RSU) services */
491uint64_t intel_rsu_update_address;
492
Abdul Halim, Muhammad Hadi Asyrafid57318b2020-10-15 15:27:18 +0800493static uint32_t intel_rsu_status(uint64_t *respbuf, unsigned int respbuf_sz)
Hadi Asyrafie1f97d92019-12-17 19:22:17 +0800494{
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800495 if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) {
Abdul Halim, Muhammad Hadi Asyrafi960896e2020-02-27 10:23:48 +0800496 return INTEL_SIP_SMC_RSU_ERROR;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800497 }
Hadi Asyrafie1f97d92019-12-17 19:22:17 +0800498
499 return INTEL_SIP_SMC_STATUS_OK;
500}
501
Mahesh Raoe3c3a482023-05-23 14:33:45 +0800502uint32_t intel_rsu_update(uint64_t update_address)
Hadi Asyrafie1f97d92019-12-17 19:22:17 +0800503{
Jit Loon Limc4180642023-05-17 12:26:11 +0800504 if (update_address > SIZE_MAX) {
505 return INTEL_SIP_SMC_STATUS_REJECTED;
506 }
507
Hadi Asyrafie1f97d92019-12-17 19:22:17 +0800508 intel_rsu_update_address = update_address;
509 return INTEL_SIP_SMC_STATUS_OK;
510}
511
Abdul Halim, Muhammad Hadi Asyrafiea9b9622020-02-25 16:28:10 +0800512static uint32_t intel_rsu_notify(uint32_t execution_stage)
Hadi Asyrafie1f97d92019-12-17 19:22:17 +0800513{
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800514 if (mailbox_hps_stage_notify(execution_stage) < 0) {
Abdul Halim, Muhammad Hadi Asyrafi960896e2020-02-27 10:23:48 +0800515 return INTEL_SIP_SMC_RSU_ERROR;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800516 }
Hadi Asyrafie1f97d92019-12-17 19:22:17 +0800517
518 return INTEL_SIP_SMC_STATUS_OK;
519}
520
521static uint32_t intel_rsu_retry_counter(uint32_t *respbuf, uint32_t respbuf_sz,
522 uint32_t *ret_stat)
523{
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800524 if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) {
Abdul Halim, Muhammad Hadi Asyrafi960896e2020-02-27 10:23:48 +0800525 return INTEL_SIP_SMC_RSU_ERROR;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800526 }
Hadi Asyrafie1f97d92019-12-17 19:22:17 +0800527
528 *ret_stat = respbuf[8];
529 return INTEL_SIP_SMC_STATUS_OK;
530}
531
Chee Hong Ang44eb7822020-05-13 11:44:04 +0800532static uint32_t intel_rsu_copy_dcmf_version(uint64_t dcmf_ver_1_0,
533 uint64_t dcmf_ver_3_2)
534{
535 rsu_dcmf_ver[0] = dcmf_ver_1_0;
536 rsu_dcmf_ver[1] = dcmf_ver_1_0 >> 32;
537 rsu_dcmf_ver[2] = dcmf_ver_3_2;
538 rsu_dcmf_ver[3] = dcmf_ver_3_2 >> 32;
539
540 return INTEL_SIP_SMC_STATUS_OK;
541}
542
Sieu Mun Tang984e2362022-04-28 22:21:01 +0800543static uint32_t intel_rsu_copy_dcmf_status(uint64_t dcmf_stat)
544{
545 rsu_dcmf_stat[0] = 0xFFFF & (dcmf_stat >> (0 * 16));
546 rsu_dcmf_stat[1] = 0xFFFF & (dcmf_stat >> (1 * 16));
547 rsu_dcmf_stat[2] = 0xFFFF & (dcmf_stat >> (2 * 16));
548 rsu_dcmf_stat[3] = 0xFFFF & (dcmf_stat >> (3 * 16));
549
550 return INTEL_SIP_SMC_STATUS_OK;
551}
552
Kris Chaplin52cf9c22021-06-25 11:31:52 +0100553/* Intel HWMON services */
554static uint32_t intel_hwmon_readtemp(uint32_t chan, uint32_t *retval)
555{
Kris Chaplin52cf9c22021-06-25 11:31:52 +0100556 if (mailbox_hwmon_readtemp(chan, retval) < 0) {
557 return INTEL_SIP_SMC_STATUS_ERROR;
558 }
559
560 return INTEL_SIP_SMC_STATUS_OK;
561}
562
563static uint32_t intel_hwmon_readvolt(uint32_t chan, uint32_t *retval)
564{
Kris Chaplin52cf9c22021-06-25 11:31:52 +0100565 if (mailbox_hwmon_readvolt(chan, retval) < 0) {
566 return INTEL_SIP_SMC_STATUS_ERROR;
567 }
568
569 return INTEL_SIP_SMC_STATUS_OK;
570}
571
Hadi Asyrafi0c5d62a2019-12-17 19:30:41 +0800572/* Mailbox services */
Abdul Halim, Muhammad Hadi Asyrafic34b2a72021-02-05 11:50:58 +0800573static uint32_t intel_smc_fw_version(uint32_t *fw_version)
574{
Sieu Mun Tangc026dfe2022-04-27 18:54:10 +0800575 int status;
576 unsigned int resp_len = CONFIG_STATUS_WORD_SIZE;
577 uint32_t resp_data[CONFIG_STATUS_WORD_SIZE] = {0U};
578
579 status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CONFIG_STATUS, NULL, 0U,
580 CMD_CASUAL, resp_data, &resp_len);
581
582 if (status < 0) {
583 return INTEL_SIP_SMC_STATUS_ERROR;
584 }
585
586 if (resp_len <= CONFIG_STATUS_FW_VER_OFFSET) {
587 return INTEL_SIP_SMC_STATUS_ERROR;
588 }
589
590 *fw_version = resp_data[CONFIG_STATUS_FW_VER_OFFSET] & CONFIG_STATUS_FW_VER_MASK;
Abdul Halim, Muhammad Hadi Asyrafic34b2a72021-02-05 11:50:58 +0800591
592 return INTEL_SIP_SMC_STATUS_OK;
593}
594
Sieu Mun Tanga250c042022-02-19 21:49:48 +0800595static uint32_t intel_mbox_send_cmd(uint32_t cmd, uint32_t *args,
Sieu Mun Tangac097fd2022-05-10 23:17:04 +0800596 unsigned int len, uint32_t urgent, uint64_t response,
Sieu Mun Tanga250c042022-02-19 21:49:48 +0800597 unsigned int resp_len, int *mbox_status,
598 unsigned int *len_in_resp)
Hadi Asyrafi0c5d62a2019-12-17 19:30:41 +0800599{
Abdul Halim, Muhammad Hadi Asyrafi1a87db52020-02-06 19:18:41 +0800600 *len_in_resp = 0;
Sieu Mun Tang651841f2022-04-12 15:00:13 +0800601 *mbox_status = GENERIC_RESPONSE_ERROR;
Abdul Halim, Muhammad Hadi Asyrafi1a87db52020-02-06 19:18:41 +0800602
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800603 if (!is_address_in_ddr_range((uint64_t)args, sizeof(uint32_t) * len)) {
Abdul Halim, Muhammad Hadi Asyrafi1a87db52020-02-06 19:18:41 +0800604 return INTEL_SIP_SMC_STATUS_REJECTED;
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800605 }
Abdul Halim, Muhammad Hadi Asyrafi1a87db52020-02-06 19:18:41 +0800606
Hadi Asyrafi0c5d62a2019-12-17 19:30:41 +0800607 int status = mailbox_send_cmd(MBOX_JOB_ID, cmd, args, len, urgent,
Sieu Mun Tangac097fd2022-05-10 23:17:04 +0800608 (uint32_t *) response, &resp_len);
Hadi Asyrafi0c5d62a2019-12-17 19:30:41 +0800609
610 if (status < 0) {
Hadi Asyrafi0c5d62a2019-12-17 19:30:41 +0800611 *mbox_status = -status;
612 return INTEL_SIP_SMC_STATUS_ERROR;
613 }
614
615 *mbox_status = 0;
Sieu Mun Tanga250c042022-02-19 21:49:48 +0800616 *len_in_resp = resp_len;
Sieu Mun Tangac097fd2022-05-10 23:17:04 +0800617
618 flush_dcache_range(response, resp_len * MBOX_WORD_BYTE);
619
Hadi Asyrafi0c5d62a2019-12-17 19:30:41 +0800620 return INTEL_SIP_SMC_STATUS_OK;
621}
622
Sieu Mun Tang93a5b972022-04-27 18:57:29 +0800623static int intel_smc_get_usercode(uint32_t *user_code)
624{
625 int status;
626 unsigned int resp_len = sizeof(user_code) / MBOX_WORD_BYTE;
627
628 status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_GET_USERCODE, NULL,
629 0U, CMD_CASUAL, user_code, &resp_len);
630
631 if (status < 0) {
632 return INTEL_SIP_SMC_STATUS_ERROR;
633 }
634
635 return INTEL_SIP_SMC_STATUS_OK;
636}
637
Sieu Mun Tang4837a642022-05-07 00:50:37 +0800638uint32_t intel_smc_service_completed(uint64_t addr, uint32_t size,
639 uint32_t mode, uint32_t *job_id,
640 uint32_t *ret_size, uint32_t *mbox_error)
641{
642 int status = 0;
643 uint32_t resp_len = size / MBOX_WORD_BYTE;
644
645 if (resp_len > MBOX_DATA_MAX_LEN) {
646 return INTEL_SIP_SMC_STATUS_REJECTED;
647 }
648
649 if (!is_address_in_ddr_range(addr, size)) {
650 return INTEL_SIP_SMC_STATUS_REJECTED;
651 }
652
653 if (mode == SERVICE_COMPLETED_MODE_ASYNC) {
654 status = mailbox_read_response_async(job_id,
655 NULL, (uint32_t *) addr, &resp_len, 0);
656 } else {
657 status = mailbox_read_response(job_id,
658 (uint32_t *) addr, &resp_len);
659
660 if (status == MBOX_NO_RESPONSE) {
661 status = MBOX_BUSY;
662 }
663 }
664
665 if (status == MBOX_NO_RESPONSE) {
666 return INTEL_SIP_SMC_STATUS_NO_RESPONSE;
667 }
668
669 if (status == MBOX_BUSY) {
670 return INTEL_SIP_SMC_STATUS_BUSY;
671 }
672
673 *ret_size = resp_len * MBOX_WORD_BYTE;
674 flush_dcache_range(addr, *ret_size);
675
Sieu Mun Tang76ed3222022-12-04 01:43:35 +0800676 if (status == MBOX_RET_SDOS_DECRYPTION_ERROR_102 ||
677 status == MBOX_RET_SDOS_DECRYPTION_ERROR_103) {
678 *mbox_error = -status;
679 } else if (status != MBOX_RET_OK) {
Sieu Mun Tang4837a642022-05-07 00:50:37 +0800680 *mbox_error = -status;
681 return INTEL_SIP_SMC_STATUS_ERROR;
682 }
683
684 return INTEL_SIP_SMC_STATUS_OK;
685}
686
Sieu Mun Tangb703fac2022-05-11 10:23:13 +0800687/* Miscellaneous HPS services */
688uint32_t intel_hps_set_bridges(uint64_t enable, uint64_t mask)
689{
690 int status = 0;
691
Sieu Mun Tangad47f142022-05-11 10:45:19 +0800692 if ((enable & SOCFPGA_BRIDGE_ENABLE) != 0U) {
693 if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) {
Sieu Mun Tangb703fac2022-05-11 10:23:13 +0800694 status = socfpga_bridges_enable((uint32_t)mask);
695 } else {
696 status = socfpga_bridges_enable(~0);
697 }
698 } else {
Sieu Mun Tangad47f142022-05-11 10:45:19 +0800699 if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) {
Sieu Mun Tangb703fac2022-05-11 10:23:13 +0800700 status = socfpga_bridges_disable((uint32_t)mask);
701 } else {
702 status = socfpga_bridges_disable(~0);
703 }
704 }
705
706 if (status < 0) {
707 return INTEL_SIP_SMC_STATUS_ERROR;
708 }
709
710 return INTEL_SIP_SMC_STATUS_OK;
711}
712
Jit Loon Lim91239f22023-05-17 12:26:11 +0800713/* SDM SEU Error services */
Jit Loon Limfffcb252023-09-20 14:00:41 +0800714static uint32_t intel_sdm_seu_err_read(uint32_t *respbuf, unsigned int respbuf_sz)
Jit Loon Lim91239f22023-05-17 12:26:11 +0800715{
Jit Loon Limfffcb252023-09-20 14:00:41 +0800716 if (mailbox_seu_err_status(respbuf, respbuf_sz) < 0) {
717 return INTEL_SIP_SMC_SEU_ERR_READ_ERROR;
718 }
719
720 return INTEL_SIP_SMC_STATUS_OK;
721}
722
723/* SDM SAFE SEU Error inject services */
724static uint32_t intel_sdm_safe_inject_seu_err(uint32_t *command, uint32_t len)
725{
726 if (mailbox_safe_inject_seu_err(command, len) < 0) {
Jit Loon Lim91239f22023-05-17 12:26:11 +0800727 return INTEL_SIP_SMC_SEU_ERR_READ_ERROR;
728 }
729
730 return INTEL_SIP_SMC_STATUS_OK;
731}
732
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800733/*
734 * This function is responsible for handling all SiP calls from the NS world
735 */
736
Sieu Mun Tangad47f142022-05-11 10:45:19 +0800737uintptr_t sip_smc_handler_v1(uint32_t smc_fid,
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800738 u_register_t x1,
739 u_register_t x2,
740 u_register_t x3,
741 u_register_t x4,
742 void *cookie,
743 void *handle,
744 u_register_t flags)
745{
Sieu Mun Tangd1740832022-05-11 09:59:55 +0800746 uint32_t retval = 0, completed_addr[3];
747 uint32_t retval2 = 0;
Sieu Mun Tang77902fc2022-03-17 03:11:55 +0800748 uint32_t mbox_error = 0;
Jit Loon Limfffcb252023-09-20 14:00:41 +0800749 uint64_t retval64, rsu_respbuf[9];
750 uint32_t seu_respbuf[3];
Sieu Mun Tang286b96f2022-03-02 11:04:09 +0800751 int status = INTEL_SIP_SMC_STATUS_OK;
Sieu Mun Tanga250c042022-02-19 21:49:48 +0800752 int mbox_status;
753 unsigned int len_in_resp;
Sieu Mun Tangc05ea292022-05-10 17:27:12 +0800754 u_register_t x5, x6, x7;
Abdul Halim, Muhammad Hadi Asyrafif8e6a092020-05-14 15:32:43 +0800755
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800756 switch (smc_fid) {
757 case SIP_SVC_UID:
758 /* Return UID to the caller */
759 SMC_UUID_RET(handle, intl_svc_uid);
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800760
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800761 case INTEL_SIP_SMC_FPGA_CONFIG_ISDONE:
Sieu Mun Tang673afd62022-05-13 14:55:05 +0800762 status = intel_mailbox_fpga_config_isdone();
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800763 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800764
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800765 case INTEL_SIP_SMC_FPGA_CONFIG_GET_MEM:
766 SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
767 INTEL_SIP_SMC_FPGA_CONFIG_ADDR,
768 INTEL_SIP_SMC_FPGA_CONFIG_SIZE -
769 INTEL_SIP_SMC_FPGA_CONFIG_ADDR);
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800770
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800771 case INTEL_SIP_SMC_FPGA_CONFIG_START:
772 status = intel_fpga_config_start(x1);
773 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800774
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800775 case INTEL_SIP_SMC_FPGA_CONFIG_WRITE:
776 status = intel_fpga_config_write(x1, x2);
777 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800778
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800779 case INTEL_SIP_SMC_FPGA_CONFIG_COMPLETED_WRITE:
780 status = intel_fpga_config_completed_write(completed_addr,
Abdul Halim, Muhammad Hadi Asyrafiaad868b2020-05-18 11:16:48 +0800781 &retval, &rcv_id);
782 switch (retval) {
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800783 case 1:
784 SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
785 completed_addr[0], 0, 0);
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800786
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800787 case 2:
788 SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
789 completed_addr[0],
790 completed_addr[1], 0);
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800791
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800792 case 3:
793 SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
794 completed_addr[0],
795 completed_addr[1],
796 completed_addr[2]);
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800797
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800798 case 0:
799 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800800
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800801 default:
Tien Hock, Lohcefb37e2019-10-30 14:49:40 +0800802 mailbox_clear_response();
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800803 SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR);
804 }
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800805
806 case INTEL_SIP_SMC_REG_READ:
Abdul Halim, Muhammad Hadi Asyrafiaad868b2020-05-18 11:16:48 +0800807 status = intel_secure_reg_read(x1, &retval);
808 SMC_RET3(handle, status, retval, x1);
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800809
810 case INTEL_SIP_SMC_REG_WRITE:
Abdul Halim, Muhammad Hadi Asyrafiaad868b2020-05-18 11:16:48 +0800811 status = intel_secure_reg_write(x1, (uint32_t)x2, &retval);
812 SMC_RET3(handle, status, retval, x1);
Hadi Asyrafi13d33d52019-10-22 13:28:51 +0800813
814 case INTEL_SIP_SMC_REG_UPDATE:
815 status = intel_secure_reg_update(x1, (uint32_t)x2,
Abdul Halim, Muhammad Hadi Asyrafiaad868b2020-05-18 11:16:48 +0800816 (uint32_t)x3, &retval);
817 SMC_RET3(handle, status, retval, x1);
Hadi Asyrafi2f11d542019-06-27 11:34:03 +0800818
Hadi Asyrafie1f97d92019-12-17 19:22:17 +0800819 case INTEL_SIP_SMC_RSU_STATUS:
820 status = intel_rsu_status(rsu_respbuf,
821 ARRAY_SIZE(rsu_respbuf));
822 if (status) {
823 SMC_RET1(handle, status);
824 } else {
825 SMC_RET4(handle, rsu_respbuf[0], rsu_respbuf[1],
826 rsu_respbuf[2], rsu_respbuf[3]);
827 }
828
829 case INTEL_SIP_SMC_RSU_UPDATE:
830 status = intel_rsu_update(x1);
831 SMC_RET1(handle, status);
832
833 case INTEL_SIP_SMC_RSU_NOTIFY:
834 status = intel_rsu_notify(x1);
835 SMC_RET1(handle, status);
836
837 case INTEL_SIP_SMC_RSU_RETRY_COUNTER:
838 status = intel_rsu_retry_counter((uint32_t *)rsu_respbuf,
Abdul Halim, Muhammad Hadi Asyrafiaad868b2020-05-18 11:16:48 +0800839 ARRAY_SIZE(rsu_respbuf), &retval);
Hadi Asyrafie1f97d92019-12-17 19:22:17 +0800840 if (status) {
841 SMC_RET1(handle, status);
842 } else {
Abdul Halim, Muhammad Hadi Asyrafiaad868b2020-05-18 11:16:48 +0800843 SMC_RET2(handle, status, retval);
Hadi Asyrafie1f97d92019-12-17 19:22:17 +0800844 }
845
Chee Hong Ang44eb7822020-05-13 11:44:04 +0800846 case INTEL_SIP_SMC_RSU_DCMF_VERSION:
847 SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
848 ((uint64_t)rsu_dcmf_ver[1] << 32) | rsu_dcmf_ver[0],
849 ((uint64_t)rsu_dcmf_ver[3] << 32) | rsu_dcmf_ver[2]);
850
851 case INTEL_SIP_SMC_RSU_COPY_DCMF_VERSION:
852 status = intel_rsu_copy_dcmf_version(x1, x2);
853 SMC_RET1(handle, status);
854
Sieu Mun Tang984e2362022-04-28 22:21:01 +0800855 case INTEL_SIP_SMC_RSU_DCMF_STATUS:
856 SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK,
857 ((uint64_t)rsu_dcmf_stat[3] << 48) |
858 ((uint64_t)rsu_dcmf_stat[2] << 32) |
859 ((uint64_t)rsu_dcmf_stat[1] << 16) |
860 rsu_dcmf_stat[0]);
861
862 case INTEL_SIP_SMC_RSU_COPY_DCMF_STATUS:
863 status = intel_rsu_copy_dcmf_status(x1);
864 SMC_RET1(handle, status);
865
Chee Hong Ang4c269572020-07-01 14:22:25 +0800866 case INTEL_SIP_SMC_RSU_MAX_RETRY:
867 SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK, rsu_max_retry);
868
869 case INTEL_SIP_SMC_RSU_COPY_MAX_RETRY:
870 rsu_max_retry = x1;
871 SMC_RET1(handle, INTEL_SIP_SMC_STATUS_OK);
872
Sieu Mun Tangc703d752022-03-07 12:13:04 +0800873 case INTEL_SIP_SMC_ECC_DBE:
874 status = intel_ecc_dbe_notification(x1);
875 SMC_RET1(handle, status);
876
Sieu Mun Tangb703fac2022-05-11 10:23:13 +0800877 case INTEL_SIP_SMC_SERVICE_COMPLETED:
878 status = intel_smc_service_completed(x1, x2, x3, &rcv_id,
879 &len_in_resp, &mbox_error);
880 SMC_RET4(handle, status, mbox_error, x1, len_in_resp);
881
Abdul Halim, Muhammad Hadi Asyrafic34b2a72021-02-05 11:50:58 +0800882 case INTEL_SIP_SMC_FIRMWARE_VERSION:
883 status = intel_smc_fw_version(&retval);
Sieu Mun Tangc026dfe2022-04-27 18:54:10 +0800884 SMC_RET2(handle, status, retval);
Abdul Halim, Muhammad Hadi Asyrafic34b2a72021-02-05 11:50:58 +0800885
Hadi Asyrafi0c5d62a2019-12-17 19:30:41 +0800886 case INTEL_SIP_SMC_MBOX_SEND_CMD:
887 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
888 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
Sieu Mun Tangac097fd2022-05-10 23:17:04 +0800889 status = intel_mbox_send_cmd(x1, (uint32_t *)x2, x3, x4, x5, x6,
890 &mbox_status, &len_in_resp);
Sieu Mun Tang108514f2022-02-19 20:36:41 +0800891 SMC_RET3(handle, status, mbox_status, len_in_resp);
Hadi Asyrafi0c5d62a2019-12-17 19:30:41 +0800892
Sieu Mun Tang93a5b972022-04-27 18:57:29 +0800893 case INTEL_SIP_SMC_GET_USERCODE:
894 status = intel_smc_get_usercode(&retval);
895 SMC_RET2(handle, status, retval);
896
Sieu Mun Tang02d3ef32022-05-11 09:49:25 +0800897 case INTEL_SIP_SMC_FCS_CRYPTION:
898 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
899
900 if (x1 == FCS_MODE_DECRYPT) {
901 status = intel_fcs_decryption(x2, x3, x4, x5, &send_id);
902 } else if (x1 == FCS_MODE_ENCRYPT) {
903 status = intel_fcs_encryption(x2, x3, x4, x5, &send_id);
904 } else {
905 status = INTEL_SIP_SMC_STATUS_REJECTED;
906 }
907
908 SMC_RET3(handle, status, x4, x5);
909
Sieu Mun Tang537ff052022-05-09 16:05:58 +0800910 case INTEL_SIP_SMC_FCS_CRYPTION_EXT:
911 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
912 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
913 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
914
915 if (x3 == FCS_MODE_DECRYPT) {
916 status = intel_fcs_decryption_ext(x1, x2, x4, x5, x6,
917 (uint32_t *) &x7, &mbox_error);
918 } else if (x3 == FCS_MODE_ENCRYPT) {
919 status = intel_fcs_encryption_ext(x1, x2, x4, x5, x6,
920 (uint32_t *) &x7, &mbox_error);
921 } else {
922 status = INTEL_SIP_SMC_STATUS_REJECTED;
923 }
924
925 SMC_RET4(handle, status, mbox_error, x6, x7);
926
Sieu Mun Tang4837a642022-05-07 00:50:37 +0800927 case INTEL_SIP_SMC_FCS_RANDOM_NUMBER:
928 status = intel_fcs_random_number_gen(x1, &retval64,
929 &mbox_error);
930 SMC_RET4(handle, status, mbox_error, x1, retval64);
931
Sieu Mun Tang24f9dc82022-05-10 17:18:19 +0800932 case INTEL_SIP_SMC_FCS_RANDOM_NUMBER_EXT:
933 status = intel_fcs_random_number_gen_ext(x1, x2, x3,
934 &send_id);
935 SMC_RET1(handle, status);
936
Sieu Mun Tang4837a642022-05-07 00:50:37 +0800937 case INTEL_SIP_SMC_FCS_SEND_CERTIFICATE:
938 status = intel_fcs_send_cert(x1, x2, &send_id);
939 SMC_RET1(handle, status);
940
941 case INTEL_SIP_SMC_FCS_GET_PROVISION_DATA:
942 status = intel_fcs_get_provision_data(&send_id);
943 SMC_RET1(handle, status);
944
Sieu Mun Tang7facace2022-05-11 10:01:54 +0800945 case INTEL_SIP_SMC_FCS_CNTR_SET_PREAUTH:
946 status = intel_fcs_cntr_set_preauth(x1, x2, x3,
947 &mbox_error);
948 SMC_RET2(handle, status, mbox_error);
949
Sieu Mun Tang11f4f032022-05-05 17:07:21 +0800950 case INTEL_SIP_SMC_HPS_SET_BRIDGES:
951 status = intel_hps_set_bridges(x1, x2);
952 SMC_RET1(handle, status);
953
Sieu Mun Tangad47f142022-05-11 10:45:19 +0800954 case INTEL_SIP_SMC_HWMON_READTEMP:
955 status = intel_hwmon_readtemp(x1, &retval);
956 SMC_RET2(handle, status, retval);
957
958 case INTEL_SIP_SMC_HWMON_READVOLT:
959 status = intel_hwmon_readvolt(x1, &retval);
960 SMC_RET2(handle, status, retval);
961
Sieu Mun Tangd1740832022-05-11 09:59:55 +0800962 case INTEL_SIP_SMC_FCS_PSGSIGMA_TEARDOWN:
963 status = intel_fcs_sigma_teardown(x1, &mbox_error);
964 SMC_RET2(handle, status, mbox_error);
965
966 case INTEL_SIP_SMC_FCS_CHIP_ID:
967 status = intel_fcs_chip_id(&retval, &retval2, &mbox_error);
968 SMC_RET4(handle, status, mbox_error, retval, retval2);
969
970 case INTEL_SIP_SMC_FCS_ATTESTATION_SUBKEY:
971 status = intel_fcs_attestation_subkey(x1, x2, x3,
972 (uint32_t *) &x4, &mbox_error);
973 SMC_RET4(handle, status, mbox_error, x3, x4);
974
975 case INTEL_SIP_SMC_FCS_ATTESTATION_MEASUREMENTS:
976 status = intel_fcs_get_measurement(x1, x2, x3,
977 (uint32_t *) &x4, &mbox_error);
978 SMC_RET4(handle, status, mbox_error, x3, x4);
979
Sieu Mun Tang581182c2022-05-09 10:48:53 +0800980 case INTEL_SIP_SMC_FCS_GET_ATTESTATION_CERT:
981 status = intel_fcs_get_attestation_cert(x1, x2,
982 (uint32_t *) &x3, &mbox_error);
983 SMC_RET4(handle, status, mbox_error, x2, x3);
984
985 case INTEL_SIP_SMC_FCS_CREATE_CERT_ON_RELOAD:
986 status = intel_fcs_create_cert_on_reload(x1, &mbox_error);
987 SMC_RET2(handle, status, mbox_error);
988
Sieu Mun Tang6dc00c22022-05-09 12:08:42 +0800989 case INTEL_SIP_SMC_FCS_OPEN_CS_SESSION:
990 status = intel_fcs_open_crypto_service_session(&retval, &mbox_error);
991 SMC_RET3(handle, status, mbox_error, retval);
992
993 case INTEL_SIP_SMC_FCS_CLOSE_CS_SESSION:
994 status = intel_fcs_close_crypto_service_session(x1, &mbox_error);
995 SMC_RET2(handle, status, mbox_error);
996
Sieu Mun Tang342a0612022-05-09 14:16:14 +0800997 case INTEL_SIP_SMC_FCS_IMPORT_CS_KEY:
998 status = intel_fcs_import_crypto_service_key(x1, x2, &send_id);
999 SMC_RET1(handle, status);
1000
1001 case INTEL_SIP_SMC_FCS_EXPORT_CS_KEY:
1002 status = intel_fcs_export_crypto_service_key(x1, x2, x3,
1003 (uint32_t *) &x4, &mbox_error);
1004 SMC_RET4(handle, status, mbox_error, x3, x4);
1005
1006 case INTEL_SIP_SMC_FCS_REMOVE_CS_KEY:
1007 status = intel_fcs_remove_crypto_service_key(x1, x2,
1008 &mbox_error);
1009 SMC_RET2(handle, status, mbox_error);
1010
1011 case INTEL_SIP_SMC_FCS_GET_CS_KEY_INFO:
1012 status = intel_fcs_get_crypto_service_key_info(x1, x2, x3,
1013 (uint32_t *) &x4, &mbox_error);
1014 SMC_RET4(handle, status, mbox_error, x3, x4);
1015
Sieu Mun Tang7e8249a2022-05-10 17:24:05 +08001016 case INTEL_SIP_SMC_FCS_GET_DIGEST_INIT:
1017 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1018 status = intel_fcs_get_digest_init(x1, x2, x3,
1019 x4, x5, &mbox_error);
1020 SMC_RET2(handle, status, mbox_error);
1021
Sieu Mun Tang70a7e6a2022-04-28 16:28:48 +08001022 case INTEL_SIP_SMC_FCS_GET_DIGEST_UPDATE:
1023 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1024 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1025 status = intel_fcs_get_digest_update_finalize(x1, x2, x3,
1026 x4, x5, (uint32_t *) &x6, false,
1027 &mbox_error);
1028 SMC_RET4(handle, status, mbox_error, x5, x6);
1029
Sieu Mun Tang7e8249a2022-05-10 17:24:05 +08001030 case INTEL_SIP_SMC_FCS_GET_DIGEST_FINALIZE:
1031 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1032 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
Sieu Mun Tang70a7e6a2022-04-28 16:28:48 +08001033 status = intel_fcs_get_digest_update_finalize(x1, x2, x3,
1034 x4, x5, (uint32_t *) &x6, true,
1035 &mbox_error);
Sieu Mun Tang7e8249a2022-05-10 17:24:05 +08001036 SMC_RET4(handle, status, mbox_error, x5, x6);
1037
Sieu Mun Tang46870212022-09-28 15:58:28 +08001038 case INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_UPDATE:
1039 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1040 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1041 status = intel_fcs_get_digest_smmu_update_finalize(x1, x2, x3,
1042 x4, x5, (uint32_t *) &x6, false,
1043 &mbox_error, &send_id);
1044 SMC_RET4(handle, status, mbox_error, x5, x6);
1045
1046 case INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_FINALIZE:
1047 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1048 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1049 status = intel_fcs_get_digest_smmu_update_finalize(x1, x2, x3,
1050 x4, x5, (uint32_t *) &x6, true,
1051 &mbox_error, &send_id);
1052 SMC_RET4(handle, status, mbox_error, x5, x6);
1053
Sieu Mun Tangc05ea292022-05-10 17:27:12 +08001054 case INTEL_SIP_SMC_FCS_MAC_VERIFY_INIT:
1055 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1056 status = intel_fcs_mac_verify_init(x1, x2, x3,
1057 x4, x5, &mbox_error);
1058 SMC_RET2(handle, status, mbox_error);
1059
Sieu Mun Tang70a7e6a2022-04-28 16:28:48 +08001060 case INTEL_SIP_SMC_FCS_MAC_VERIFY_UPDATE:
1061 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1062 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1063 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1064 status = intel_fcs_mac_verify_update_finalize(x1, x2, x3,
1065 x4, x5, (uint32_t *) &x6, x7,
1066 false, &mbox_error);
1067 SMC_RET4(handle, status, mbox_error, x5, x6);
1068
Sieu Mun Tangc05ea292022-05-10 17:27:12 +08001069 case INTEL_SIP_SMC_FCS_MAC_VERIFY_FINALIZE:
1070 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1071 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1072 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
Sieu Mun Tang70a7e6a2022-04-28 16:28:48 +08001073 status = intel_fcs_mac_verify_update_finalize(x1, x2, x3,
1074 x4, x5, (uint32_t *) &x6, x7,
1075 true, &mbox_error);
Sieu Mun Tangc05ea292022-05-10 17:27:12 +08001076 SMC_RET4(handle, status, mbox_error, x5, x6);
1077
Sieu Mun Tang46870212022-09-28 15:58:28 +08001078 case INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_UPDATE:
1079 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1080 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1081 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1082 status = intel_fcs_mac_verify_smmu_update_finalize(x1, x2, x3,
1083 x4, x5, (uint32_t *) &x6, x7,
1084 false, &mbox_error, &send_id);
1085 SMC_RET4(handle, status, mbox_error, x5, x6);
1086
1087 case INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_FINALIZE:
1088 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1089 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1090 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1091 status = intel_fcs_mac_verify_smmu_update_finalize(x1, x2, x3,
1092 x4, x5, (uint32_t *) &x6, x7,
1093 true, &mbox_error, &send_id);
1094 SMC_RET4(handle, status, mbox_error, x5, x6);
1095
Sieu Mun Tang07912da2022-05-10 17:39:26 +08001096 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_INIT:
1097 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1098 status = intel_fcs_ecdsa_sha2_data_sign_init(x1, x2, x3,
1099 x4, x5, &mbox_error);
1100 SMC_RET2(handle, status, mbox_error);
1101
Sieu Mun Tang1d97dd72022-04-28 16:23:20 +08001102 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_UPDATE:
1103 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1104 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1105 status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(x1, x2,
1106 x3, x4, x5, (uint32_t *) &x6, false,
1107 &mbox_error);
1108 SMC_RET4(handle, status, mbox_error, x5, x6);
1109
Sieu Mun Tang07912da2022-05-10 17:39:26 +08001110 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_FINALIZE:
1111 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1112 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
Sieu Mun Tang1d97dd72022-04-28 16:23:20 +08001113 status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(x1, x2,
1114 x3, x4, x5, (uint32_t *) &x6, true,
1115 &mbox_error);
Sieu Mun Tang07912da2022-05-10 17:39:26 +08001116 SMC_RET4(handle, status, mbox_error, x5, x6);
1117
Sieu Mun Tang46870212022-09-28 15:58:28 +08001118 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_UPDATE:
1119 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1120 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1121 status = intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(x1,
1122 x2, x3, x4, x5, (uint32_t *) &x6, false,
1123 &mbox_error, &send_id);
1124 SMC_RET4(handle, status, mbox_error, x5, x6);
1125
1126 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_FINALIZE:
1127 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1128 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1129 status = intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(x1,
1130 x2, x3, x4, x5, (uint32_t *) &x6, true,
1131 &mbox_error, &send_id);
1132 SMC_RET4(handle, status, mbox_error, x5, x6);
1133
Sieu Mun Tang69254102022-05-10 17:50:30 +08001134 case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_INIT:
1135 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1136 status = intel_fcs_ecdsa_hash_sign_init(x1, x2, x3,
1137 x4, x5, &mbox_error);
1138 SMC_RET2(handle, status, mbox_error);
1139
1140 case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_FINALIZE:
1141 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1142 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1143 status = intel_fcs_ecdsa_hash_sign_finalize(x1, x2, x3,
1144 x4, x5, (uint32_t *) &x6, &mbox_error);
1145 SMC_RET4(handle, status, mbox_error, x5, x6);
1146
Sieu Mun Tang7e25eb82022-05-10 17:53:32 +08001147 case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_INIT:
1148 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1149 status = intel_fcs_ecdsa_hash_sig_verify_init(x1, x2, x3,
1150 x4, x5, &mbox_error);
1151 SMC_RET2(handle, status, mbox_error);
1152
1153 case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_FINALIZE:
1154 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1155 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1156 status = intel_fcs_ecdsa_hash_sig_verify_finalize(x1, x2, x3,
1157 x4, x5, (uint32_t *) &x6, &mbox_error);
1158 SMC_RET4(handle, status, mbox_error, x5, x6);
1159
Sieu Mun Tang58305062022-05-11 10:16:40 +08001160 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_INIT:
1161 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1162 status = intel_fcs_ecdsa_sha2_data_sig_verify_init(x1, x2, x3,
1163 x4, x5, &mbox_error);
1164 SMC_RET2(handle, status, mbox_error);
1165
Sieu Mun Tang1d97dd72022-04-28 16:23:20 +08001166 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_UPDATE:
1167 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1168 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1169 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1170 status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize(
1171 x1, x2, x3, x4, x5, (uint32_t *) &x6,
1172 x7, false, &mbox_error);
1173 SMC_RET4(handle, status, mbox_error, x5, x6);
1174
Sieu Mun Tang46870212022-09-28 15:58:28 +08001175 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_UPDATE:
1176 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1177 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1178 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1179 status = intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize(
1180 x1, x2, x3, x4, x5, (uint32_t *) &x6,
1181 x7, false, &mbox_error, &send_id);
1182 SMC_RET4(handle, status, mbox_error, x5, x6);
1183
1184 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_FINALIZE:
1185 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1186 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1187 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1188 status = intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize(
1189 x1, x2, x3, x4, x5, (uint32_t *) &x6,
1190 x7, true, &mbox_error, &send_id);
1191 SMC_RET4(handle, status, mbox_error, x5, x6);
1192
Sieu Mun Tang58305062022-05-11 10:16:40 +08001193 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_FINALIZE:
1194 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1195 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1196 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
Sieu Mun Tang1d97dd72022-04-28 16:23:20 +08001197 status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize(
1198 x1, x2, x3, x4, x5, (uint32_t *) &x6,
1199 x7, true, &mbox_error);
Sieu Mun Tang58305062022-05-11 10:16:40 +08001200 SMC_RET4(handle, status, mbox_error, x5, x6);
Sieu Mun Tang07912da2022-05-10 17:39:26 +08001201
Sieu Mun Tangd2fee942022-05-10 17:36:32 +08001202 case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_INIT:
1203 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1204 status = intel_fcs_ecdsa_get_pubkey_init(x1, x2, x3,
1205 x4, x5, &mbox_error);
1206 SMC_RET2(handle, status, mbox_error);
1207
1208 case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_FINALIZE:
1209 status = intel_fcs_ecdsa_get_pubkey_finalize(x1, x2, x3,
1210 (uint32_t *) &x4, &mbox_error);
1211 SMC_RET4(handle, status, mbox_error, x3, x4);
1212
Sieu Mun Tang49446862022-05-10 17:48:11 +08001213 case INTEL_SIP_SMC_FCS_ECDH_REQUEST_INIT:
1214 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1215 status = intel_fcs_ecdh_request_init(x1, x2, x3,
1216 x4, x5, &mbox_error);
1217 SMC_RET2(handle, status, mbox_error);
1218
1219 case INTEL_SIP_SMC_FCS_ECDH_REQUEST_FINALIZE:
1220 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1221 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1222 status = intel_fcs_ecdh_request_finalize(x1, x2, x3,
1223 x4, x5, (uint32_t *) &x6, &mbox_error);
1224 SMC_RET4(handle, status, mbox_error, x5, x6);
1225
Sieu Mun Tang67263902022-05-10 17:30:00 +08001226 case INTEL_SIP_SMC_FCS_AES_CRYPT_INIT:
1227 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1228 status = intel_fcs_aes_crypt_init(x1, x2, x3, x4, x5,
1229 &mbox_error);
1230 SMC_RET2(handle, status, mbox_error);
1231
Sieu Mun Tangdcb144f2022-04-28 16:15:54 +08001232 case INTEL_SIP_SMC_FCS_AES_CRYPT_UPDATE:
1233 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1234 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1235 status = intel_fcs_aes_crypt_update_finalize(x1, x2, x3, x4,
1236 x5, x6, false, &send_id);
1237 SMC_RET1(handle, status);
1238
Sieu Mun Tang67263902022-05-10 17:30:00 +08001239 case INTEL_SIP_SMC_FCS_AES_CRYPT_FINALIZE:
1240 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1241 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
Sieu Mun Tangdcb144f2022-04-28 16:15:54 +08001242 status = intel_fcs_aes_crypt_update_finalize(x1, x2, x3, x4,
1243 x5, x6, true, &send_id);
Sieu Mun Tang67263902022-05-10 17:30:00 +08001244 SMC_RET1(handle, status);
1245
Sieu Mun Tang77902fc2022-03-17 03:11:55 +08001246 case INTEL_SIP_SMC_GET_ROM_PATCH_SHA384:
1247 status = intel_fcs_get_rom_patch_sha384(x1, &retval64,
1248 &mbox_error);
1249 SMC_RET4(handle, status, mbox_error, x1, retval64);
1250
Sieu Mun Tangf0c40b82022-04-27 18:24:06 +08001251 case INTEL_SIP_SMC_SVC_VERSION:
1252 SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
1253 SIP_SVC_VERSION_MAJOR,
1254 SIP_SVC_VERSION_MINOR);
1255
Jit Loon Lim91239f22023-05-17 12:26:11 +08001256 case INTEL_SIP_SMC_SEU_ERR_STATUS:
1257 status = intel_sdm_seu_err_read(seu_respbuf,
1258 ARRAY_SIZE(seu_respbuf));
1259 if (status) {
1260 SMC_RET1(handle, status);
1261 } else {
1262 SMC_RET3(handle, seu_respbuf[0], seu_respbuf[1], seu_respbuf[2]);
1263 }
1264
Jit Loon Limfffcb252023-09-20 14:00:41 +08001265 case INTEL_SIP_SMC_SAFE_INJECT_SEU_ERR:
1266 status = intel_sdm_safe_inject_seu_err((uint32_t *)&x1, (uint32_t)x2);
1267 SMC_RET1(handle, status);
1268
Hadi Asyrafi2f11d542019-06-27 11:34:03 +08001269 default:
1270 return socfpga_sip_handler(smc_fid, x1, x2, x3, x4,
1271 cookie, handle, flags);
1272 }
1273}
1274
Sieu Mun Tangad47f142022-05-11 10:45:19 +08001275uintptr_t sip_smc_handler(uint32_t smc_fid,
1276 u_register_t x1,
1277 u_register_t x2,
1278 u_register_t x3,
1279 u_register_t x4,
1280 void *cookie,
1281 void *handle,
1282 u_register_t flags)
1283{
1284 uint32_t cmd = smc_fid & INTEL_SIP_SMC_CMD_MASK;
1285
1286 if (cmd >= INTEL_SIP_SMC_CMD_V2_RANGE_BEGIN &&
1287 cmd <= INTEL_SIP_SMC_CMD_V2_RANGE_END) {
1288 return sip_smc_handler_v2(smc_fid, x1, x2, x3, x4,
1289 cookie, handle, flags);
1290 } else {
1291 return sip_smc_handler_v1(smc_fid, x1, x2, x3, x4,
1292 cookie, handle, flags);
1293 }
1294}
1295
Hadi Asyrafi2f11d542019-06-27 11:34:03 +08001296DECLARE_RT_SVC(
Hadi Asyrafic76d4232019-10-23 17:35:32 +08001297 socfpga_sip_svc,
Hadi Asyrafi2f11d542019-06-27 11:34:03 +08001298 OEN_SIP_START,
1299 OEN_SIP_END,
1300 SMC_TYPE_FAST,
1301 NULL,
1302 sip_smc_handler
1303);
1304
1305DECLARE_RT_SVC(
Hadi Asyrafic76d4232019-10-23 17:35:32 +08001306 socfpga_sip_svc_std,
Hadi Asyrafi2f11d542019-06-27 11:34:03 +08001307 OEN_SIP_START,
1308 OEN_SIP_END,
1309 SMC_TYPE_YIELD,
1310 NULL,
1311 sip_smc_handler
1312);