blob: e9f725c04cf4a58fb818e03d61ee270f3b6d15c6 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Manish V Badarkhe88c51c32022-01-08 23:08:02 +00002 * Copyright (c) 2013-2022, Arm Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-arm82cb2c12017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +00007#include <assert.h>
8
9#include <common/debug.h>
10#include <drivers/arm/cci.h>
11#include <drivers/arm/ccn.h>
12#include <drivers/arm/gicv2.h>
Alexei Fedorov1b597c22019-08-16 14:15:59 +010013#include <drivers/arm/sp804_delay_timer.h>
14#include <drivers/generic_delay_timer.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000015#include <lib/mmio.h>
Manish V Badarkheed9653f2020-08-04 17:09:10 +010016#include <lib/smccc.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000017#include <lib/xlat_tables/xlat_tables_compat.h>
Antonio Nino Diaz234bc7f2019-01-15 14:19:50 +000018#include <platform_def.h>
Manish V Badarkheed9653f2020-08-04 17:09:10 +010019#include <services/arm_arch_svc.h>
Olivier Deprez9d9ae972020-07-30 17:18:33 +020020#if SPM_MM
Paul Beesleyaeaa2252019-10-15 10:57:42 +000021#include <services/spm_mm_partition.h>
Olivier Deprez9d9ae972020-07-30 17:18:33 +020022#endif
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000023
Manish V Badarkheed9653f2020-08-04 17:09:10 +010024#include <plat/arm/common/arm_config.h>
25#include <plat/arm/common/plat_arm.h>
26#include <plat/common/platform.h>
27
Roberto Vargas1af540e2018-02-12 12:36:17 +000028#include "fvp_private.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010029
Achin Gupta27573c52015-11-03 14:18:34 +000030/* Defines for GIC Driver build time selection */
31#define FVP_GICV2 1
32#define FVP_GICV3 2
Achin Gupta27573c52015-11-03 14:18:34 +000033
Achin Gupta4f6ad662013-10-25 09:08:21 +010034/*******************************************************************************
Dan Handley60eea552015-03-19 19:17:53 +000035 * arm_config holds the characteristics of the differences between the three FVP
36 * platforms (Base, A53_A57 & Foundation). It will be populated during cold boot
Vikram Kanigiri6355f232016-02-15 11:54:14 +000037 * at each boot stage by the primary before enabling the MMU (to allow
38 * interconnect configuration) & used thereafter. Each BL will have its own copy
39 * to allow independent operation.
Achin Gupta4f6ad662013-10-25 09:08:21 +010040 ******************************************************************************/
Dan Handley60eea552015-03-19 19:17:53 +000041arm_config_t arm_config;
Soby Mathewd0ecd972014-09-03 17:48:44 +010042
43#define MAP_DEVICE0 MAP_REGION_FLAT(DEVICE0_BASE, \
44 DEVICE0_SIZE, \
45 MT_DEVICE | MT_RW | MT_SECURE)
46
47#define MAP_DEVICE1 MAP_REGION_FLAT(DEVICE1_BASE, \
48 DEVICE1_SIZE, \
49 MT_DEVICE | MT_RW | MT_SECURE)
50
Manish V Badarkhef98630f2021-01-24 03:26:50 +000051#if FVP_GICR_REGION_PROTECTION
52#define MAP_GICD_MEM MAP_REGION_FLAT(BASE_GICD_BASE, \
53 BASE_GICD_SIZE, \
54 MT_DEVICE | MT_RW | MT_SECURE)
55
56/* Map all core's redistributor memory as read-only. After boots up,
57 * per-core map its redistributor memory as read-write */
58#define MAP_GICR_MEM MAP_REGION_FLAT(BASE_GICR_BASE, \
59 (BASE_GICR_SIZE * PLATFORM_CORE_COUNT),\
60 MT_DEVICE | MT_RO | MT_SECURE)
61#endif /* FVP_GICR_REGION_PROTECTION */
62
Sandrine Bailleux284c3d62017-05-26 15:48:10 +010063/*
64 * Need to be mapped with write permissions in order to set a new non-volatile
65 * counter value.
66 */
Juan Castillo95cfd4a2015-04-14 12:49:03 +010067#define MAP_DEVICE2 MAP_REGION_FLAT(DEVICE2_BASE, \
68 DEVICE2_SIZE, \
Antonio Nino Diazfe7de032016-05-20 14:14:16 +010069 MT_DEVICE | MT_RW | MT_SECURE)
Juan Castillo95cfd4a2015-04-14 12:49:03 +010070
Jon Medhurst38aa76a2014-02-26 16:27:53 +000071/*
Sandrine Bailleuxb5fa6562016-05-18 16:11:47 +010072 * Table of memory regions for various BL stages to map using the MMU.
Roberto Vargas0916c382018-10-19 16:44:18 +010073 * This doesn't include Trusted SRAM as setup_page_tables() already takes care
74 * of mapping it.
Jon Medhurst38aa76a2014-02-26 16:27:53 +000075 */
Masahiro Yamada3d8256b2016-12-25 23:36:24 +090076#ifdef IMAGE_BL1
Dan Handley60eea552015-03-19 19:17:53 +000077const mmap_region_t plat_arm_mmap[] = {
78 ARM_MAP_SHARED_RAM,
Manish V Badarkhe79d8be3c2021-06-16 16:50:43 +010079 V2M_MAP_FLASH0_RO,
Dan Handley60eea552015-03-19 19:17:53 +000080 V2M_MAP_IOFPGA,
Soby Mathewd0ecd972014-09-03 17:48:44 +010081 MAP_DEVICE0,
Manish V Badarkhee0cea782021-01-23 10:55:12 +000082#if FVP_INTERCONNECT_DRIVER == FVP_CCN
Soby Mathewd0ecd972014-09-03 17:48:44 +010083 MAP_DEVICE1,
Manish V Badarkhee0cea782021-01-23 10:55:12 +000084#endif
Yatharth Kochar436223d2015-10-11 14:14:55 +010085#if TRUSTED_BOARD_BOOT
Sandrine Bailleux284c3d62017-05-26 15:48:10 +010086 /* To access the Root of Trust Public Key registers. */
87 MAP_DEVICE2,
88 /* Map DRAM to authenticate NS_BL2U image. */
Yatharth Kochar436223d2015-10-11 14:14:55 +010089 ARM_MAP_NS_DRAM1,
90#endif
Jon Medhurst38aa76a2014-02-26 16:27:53 +000091 {0}
92};
Soby Mathewd0ecd972014-09-03 17:48:44 +010093#endif
Masahiro Yamada3d8256b2016-12-25 23:36:24 +090094#ifdef IMAGE_BL2
Dan Handley60eea552015-03-19 19:17:53 +000095const mmap_region_t plat_arm_mmap[] = {
96 ARM_MAP_SHARED_RAM,
Juan Castillo7b4c1402015-10-06 14:01:35 +010097 V2M_MAP_FLASH0_RW,
Dan Handley60eea552015-03-19 19:17:53 +000098 V2M_MAP_IOFPGA,
Soby Mathewd0ecd972014-09-03 17:48:44 +010099 MAP_DEVICE0,
Manish V Badarkhee0cea782021-01-23 10:55:12 +0000100#if FVP_INTERCONNECT_DRIVER == FVP_CCN
Soby Mathewd0ecd972014-09-03 17:48:44 +0100101 MAP_DEVICE1,
Manish V Badarkhee0cea782021-01-23 10:55:12 +0000102#endif
Dan Handley60eea552015-03-19 19:17:53 +0000103 ARM_MAP_NS_DRAM1,
Julius Werner402b3cf2019-07-09 14:02:43 -0700104#ifdef __aarch64__
Roberto Vargasb09ba052017-08-08 11:27:20 +0100105 ARM_MAP_DRAM2,
106#endif
Manish V Badarkhe39f0b862022-03-15 16:05:58 +0000107 /*
108 * Required to load HW_CONFIG, SPMC and SPs to trusted DRAM.
109 */
Achin Gupta64758c92019-10-11 15:15:19 +0100110 ARM_MAP_TRUSTED_DRAM,
Zelalem Awekec8720722021-07-12 23:41:05 -0500111#if ENABLE_RME
112 ARM_MAP_RMM_DRAM,
113 ARM_MAP_GPT_L1_DRAM,
114#endif /* ENABLE_RME */
Sandrine Bailleux3eb2d672017-08-30 10:59:22 +0100115#ifdef SPD_tspd
Dan Handley60eea552015-03-19 19:17:53 +0000116 ARM_MAP_TSP_SEC_MEM,
Sandrine Bailleux3eb2d672017-08-30 10:59:22 +0100117#endif
Sandrine Bailleux284c3d62017-05-26 15:48:10 +0100118#if TRUSTED_BOARD_BOOT
119 /* To access the Root of Trust Public Key registers. */
120 MAP_DEVICE2,
John Tsichritzisba597da2018-07-30 13:41:52 +0100121#endif /* TRUSTED_BOARD_BOOT */
Manish V Badarkhe88c51c32022-01-08 23:08:02 +0000122
123#if CRYPTO_SUPPORT && !BL2_AT_EL3
124 /*
125 * To access shared the Mbed TLS heap while booting the
126 * system with Crypto support
127 */
128 ARM_MAP_BL1_RW,
129#endif /* CRYPTO_SUPPORT && !BL2_AT_EL3 */
Paul Beesley3f3c3412019-09-16 11:29:03 +0000130#if SPM_MM
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000131 ARM_SP_IMAGE_MMAP,
132#endif
David Wang4518dd92016-03-07 11:02:57 +0800133#if ARM_BL31_IN_DRAM
134 ARM_MAP_BL31_SEC_DRAM,
135#endif
Jens Wiklander810d9212017-08-25 10:07:20 +0200136#ifdef SPD_opteed
Soby Mathewb3ba6fd2017-09-01 13:43:50 +0100137 ARM_MAP_OPTEE_CORE_MEM,
Jens Wiklander810d9212017-08-25 10:07:20 +0200138 ARM_OPTEE_PAGEABLE_LOAD_MEM,
139#endif
Soby Mathewd0ecd972014-09-03 17:48:44 +0100140 {0}
141};
142#endif
Masahiro Yamada3d8256b2016-12-25 23:36:24 +0900143#ifdef IMAGE_BL2U
Yatharth Kochardcda29f2015-10-14 15:28:11 +0100144const mmap_region_t plat_arm_mmap[] = {
145 MAP_DEVICE0,
146 V2M_MAP_IOFPGA,
147 {0}
148};
149#endif
Masahiro Yamada3d8256b2016-12-25 23:36:24 +0900150#ifdef IMAGE_BL31
Dan Handley60eea552015-03-19 19:17:53 +0000151const mmap_region_t plat_arm_mmap[] = {
152 ARM_MAP_SHARED_RAM,
Ambroise Vincent992f0912019-07-12 13:47:03 +0100153#if USE_DEBUGFS
154 /* Required by devfip, can be removed if devfip is not used */
155 V2M_MAP_FLASH0_RW,
156#endif /* USE_DEBUGFS */
Soby Mathewe35a3fb2017-10-11 16:08:58 +0100157 ARM_MAP_EL3_TZC_DRAM,
Dan Handley60eea552015-03-19 19:17:53 +0000158 V2M_MAP_IOFPGA,
Soby Mathewd0ecd972014-09-03 17:48:44 +0100159 MAP_DEVICE0,
Manish V Badarkhef98630f2021-01-24 03:26:50 +0000160#if FVP_GICR_REGION_PROTECTION
161 MAP_GICD_MEM,
162 MAP_GICR_MEM,
163#else
Soby Mathewd0ecd972014-09-03 17:48:44 +0100164 MAP_DEVICE1,
Manish V Badarkhef98630f2021-01-24 03:26:50 +0000165#endif /* FVP_GICR_REGION_PROTECTION */
Roberto Vargasf1454032017-08-03 09:16:43 +0100166 ARM_V2M_MAP_MEM_PROTECT,
Paul Beesley3f3c3412019-09-16 11:29:03 +0000167#if SPM_MM
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000168 ARM_SPM_BUF_EL3_MMAP,
169#endif
Zelalem Awekec8720722021-07-12 23:41:05 -0500170#if ENABLE_RME
171 ARM_MAP_GPT_L1_DRAM,
172#endif
Soby Mathewd0ecd972014-09-03 17:48:44 +0100173 {0}
174};
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000175
Paul Beesley3f3c3412019-09-16 11:29:03 +0000176#if defined(IMAGE_BL31) && SPM_MM
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000177const mmap_region_t plat_arm_secure_partition_mmap[] = {
178 V2M_MAP_IOFPGA_EL0, /* for the UART */
Sandrine Bailleuxc4fa1732018-01-12 15:50:12 +0100179 MAP_REGION_FLAT(DEVICE0_BASE, \
180 DEVICE0_SIZE, \
181 MT_DEVICE | MT_RO | MT_SECURE | MT_USER),
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000182 ARM_SP_IMAGE_MMAP,
183 ARM_SP_IMAGE_NS_BUF_MMAP,
184 ARM_SP_IMAGE_RW_MMAP,
185 ARM_SPM_BUF_EL0_MMAP,
186 {0}
187};
188#endif
Soby Mathewd0ecd972014-09-03 17:48:44 +0100189#endif
Masahiro Yamada3d8256b2016-12-25 23:36:24 +0900190#ifdef IMAGE_BL32
Dan Handley60eea552015-03-19 19:17:53 +0000191const mmap_region_t plat_arm_mmap[] = {
Julius Werner402b3cf2019-07-09 14:02:43 -0700192#ifndef __aarch64__
Soby Mathew877cf3f2016-07-11 14:13:56 +0100193 ARM_MAP_SHARED_RAM,
Joel Hutton950c6952018-03-15 11:33:44 +0000194 ARM_V2M_MAP_MEM_PROTECT,
Soby Mathew877cf3f2016-07-11 14:13:56 +0100195#endif
Dan Handley60eea552015-03-19 19:17:53 +0000196 V2M_MAP_IOFPGA,
Soby Mathewd0ecd972014-09-03 17:48:44 +0100197 MAP_DEVICE0,
198 MAP_DEVICE1,
199 {0}
200};
201#endif
Jon Medhurst38aa76a2014-02-26 16:27:53 +0000202
Zelalem Aweke9d870b72021-07-11 18:39:39 -0500203#ifdef IMAGE_RMM
204const mmap_region_t plat_arm_mmap[] = {
205 V2M_MAP_IOFPGA,
206 MAP_DEVICE0,
207 MAP_DEVICE1,
208 {0}
209};
210#endif
211
Dan Handley60eea552015-03-19 19:17:53 +0000212ARM_CASSERT_MMAP
Soby Mathewce412502015-01-22 11:22:22 +0000213
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100214#if FVP_INTERCONNECT_DRIVER != FVP_CCN
215static const int fvp_cci400_map[] = {
216 PLAT_FVP_CCI400_CLUS0_SL_PORT,
217 PLAT_FVP_CCI400_CLUS1_SL_PORT,
218};
219
220static const int fvp_cci5xx_map[] = {
221 PLAT_FVP_CCI5XX_CLUS0_SL_PORT,
222 PLAT_FVP_CCI5XX_CLUS1_SL_PORT,
223};
224
225static unsigned int get_interconnect_master(void)
226{
227 unsigned int master;
228 u_register_t mpidr;
229
230 mpidr = read_mpidr_el1();
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000231 master = ((arm_config.flags & ARM_CONFIG_FVP_SHIFTED_AFF) != 0U) ?
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100232 MPIDR_AFFLVL2_VAL(mpidr) : MPIDR_AFFLVL1_VAL(mpidr);
233
234 assert(master < FVP_CLUSTER_COUNT);
235 return master;
236}
237#endif
Dan Handley60eea552015-03-19 19:17:53 +0000238
Paul Beesley3f3c3412019-09-16 11:29:03 +0000239#if defined(IMAGE_BL31) && SPM_MM
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000240/*
241 * Boot information passed to a secure partition during initialisation. Linear
242 * indices in MP information will be filled at runtime.
243 */
Paul Beesleyaeaa2252019-10-15 10:57:42 +0000244static spm_mm_mp_info_t sp_mp_info[] = {
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000245 [0] = {0x80000000, 0},
246 [1] = {0x80000001, 0},
247 [2] = {0x80000002, 0},
248 [3] = {0x80000003, 0},
249 [4] = {0x80000100, 0},
250 [5] = {0x80000101, 0},
251 [6] = {0x80000102, 0},
252 [7] = {0x80000103, 0},
253};
254
Paul Beesleyaeaa2252019-10-15 10:57:42 +0000255const spm_mm_boot_info_t plat_arm_secure_partition_boot_info = {
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000256 .h.type = PARAM_SP_IMAGE_BOOT_INFO,
257 .h.version = VERSION_1,
Paul Beesleyaeaa2252019-10-15 10:57:42 +0000258 .h.size = sizeof(spm_mm_boot_info_t),
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000259 .h.attr = 0,
260 .sp_mem_base = ARM_SP_IMAGE_BASE,
261 .sp_mem_limit = ARM_SP_IMAGE_LIMIT,
262 .sp_image_base = ARM_SP_IMAGE_BASE,
263 .sp_stack_base = PLAT_SP_IMAGE_STACK_BASE,
264 .sp_heap_base = ARM_SP_IMAGE_HEAP_BASE,
Ard Biesheuvel0560efb2018-12-29 19:43:21 +0100265 .sp_ns_comm_buf_base = PLAT_SP_IMAGE_NS_BUF_BASE,
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000266 .sp_shared_buf_base = PLAT_SPM_BUF_BASE,
267 .sp_image_size = ARM_SP_IMAGE_SIZE,
268 .sp_pcpu_stack_size = PLAT_SP_IMAGE_STACK_PCPU_SIZE,
269 .sp_heap_size = ARM_SP_IMAGE_HEAP_SIZE,
Ard Biesheuvel0560efb2018-12-29 19:43:21 +0100270 .sp_ns_comm_buf_size = PLAT_SP_IMAGE_NS_BUF_SIZE,
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000271 .sp_shared_buf_size = PLAT_SPM_BUF_SIZE,
272 .num_sp_mem_regions = ARM_SP_IMAGE_NUM_MEM_REGIONS,
273 .num_cpus = PLATFORM_CORE_COUNT,
274 .mp_info = &sp_mp_info[0],
275};
276
277const struct mmap_region *plat_get_secure_partition_mmap(void *cookie)
278{
279 return plat_arm_secure_partition_mmap;
280}
281
Paul Beesleyaeaa2252019-10-15 10:57:42 +0000282const struct spm_mm_boot_info *plat_get_secure_partition_boot_info(
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000283 void *cookie)
284{
285 return &plat_arm_secure_partition_boot_info;
286}
Antonio Nino Diaze29efeb2017-11-09 11:34:09 +0000287#endif
288
Achin Gupta4f6ad662013-10-25 09:08:21 +0100289/*******************************************************************************
290 * A single boot loader stack is expected to work on both the Foundation FVP
291 * models and the two flavours of the Base FVP models (AEMv8 & Cortex). The
292 * SYS_ID register provides a mechanism for detecting the differences between
293 * these platforms. This information is stored in a per-BL array to allow the
294 * code to take the correct path.Per BL platform configuration.
295 ******************************************************************************/
Daniel Boulby4d010d02018-09-18 13:26:03 +0100296void __init fvp_config_setup(void)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100297{
Soby Mathewadd40352014-08-14 12:49:05 +0100298 unsigned int rev, hbi, bld, arch, sys_id;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100299
Dan Handley60eea552015-03-19 19:17:53 +0000300 sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID);
301 rev = (sys_id >> V2M_SYS_ID_REV_SHIFT) & V2M_SYS_ID_REV_MASK;
302 hbi = (sys_id >> V2M_SYS_ID_HBI_SHIFT) & V2M_SYS_ID_HBI_MASK;
303 bld = (sys_id >> V2M_SYS_ID_BLD_SHIFT) & V2M_SYS_ID_BLD_MASK;
304 arch = (sys_id >> V2M_SYS_ID_ARCH_SHIFT) & V2M_SYS_ID_ARCH_MASK;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100305
Andrew Thoelke90e31472014-06-26 14:27:26 +0100306 if (arch != ARCH_MODEL) {
307 ERROR("This firmware is for FVP models\n");
James Morrissey40a6f642014-02-10 14:24:36 +0000308 panic();
Andrew Thoelke90e31472014-06-26 14:27:26 +0100309 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100310
311 /*
312 * The build field in the SYS_ID tells which variant of the GIC
313 * memory is implemented by the model.
314 */
315 switch (bld) {
316 case BLD_GIC_VE_MMAP:
Soby Mathew21a39732016-01-13 17:06:00 +0000317 ERROR("Legacy Versatile Express memory map for GIC peripheral"
318 " is not supported\n");
Achin Gupta27573c52015-11-03 14:18:34 +0000319 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100320 break;
321 case BLD_GIC_A53A57_MMAP:
Achin Gupta4f6ad662013-10-25 09:08:21 +0100322 break;
323 default:
Andrew Thoelke90e31472014-06-26 14:27:26 +0100324 ERROR("Unsupported board build %x\n", bld);
325 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100326 }
327
328 /*
329 * The hbi field in the SYS_ID is 0x020 for the Base FVP & 0x010
330 * for the Foundation FVP.
331 */
332 switch (hbi) {
Dan Handley60eea552015-03-19 19:17:53 +0000333 case HBI_FOUNDATION_FVP:
Dan Handley60eea552015-03-19 19:17:53 +0000334 arm_config.flags = 0;
Andrew Thoelke90e31472014-06-26 14:27:26 +0100335
336 /*
337 * Check for supported revisions of Foundation FVP
338 * Allow future revisions to run but emit warning diagnostic
339 */
340 switch (rev) {
Dan Handley60eea552015-03-19 19:17:53 +0000341 case REV_FOUNDATION_FVP_V2_0:
342 case REV_FOUNDATION_FVP_V2_1:
343 case REV_FOUNDATION_FVP_v9_1:
Sandrine Bailleux4faa4a12016-09-22 09:46:50 +0100344 case REV_FOUNDATION_FVP_v9_6:
Andrew Thoelke90e31472014-06-26 14:27:26 +0100345 break;
346 default:
347 WARN("Unrecognized Foundation FVP revision %x\n", rev);
348 break;
349 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100350 break;
Dan Handley60eea552015-03-19 19:17:53 +0000351 case HBI_BASE_FVP:
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100352 arm_config.flags |= (ARM_CONFIG_BASE_MMAP | ARM_CONFIG_HAS_TZC);
Andrew Thoelke90e31472014-06-26 14:27:26 +0100353
354 /*
355 * Check for supported revisions
356 * Allow future revisions to run but emit warning diagnostic
357 */
358 switch (rev) {
Dan Handley60eea552015-03-19 19:17:53 +0000359 case REV_BASE_FVP_V0:
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100360 arm_config.flags |= ARM_CONFIG_FVP_HAS_CCI400;
361 break;
362 case REV_BASE_FVP_REVC:
Isla Mitchell84316352017-08-17 12:25:34 +0100363 arm_config.flags |= (ARM_CONFIG_FVP_HAS_SMMUV3 |
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100364 ARM_CONFIG_FVP_HAS_CCI5XX);
Andrew Thoelke90e31472014-06-26 14:27:26 +0100365 break;
366 default:
367 WARN("Unrecognized Base FVP revision %x\n", rev);
368 break;
369 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100370 break;
371 default:
Andrew Thoelke90e31472014-06-26 14:27:26 +0100372 ERROR("Unsupported board HBI number 0x%x\n", hbi);
373 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100374 }
Isla Mitchell84316352017-08-17 12:25:34 +0100375
376 /*
377 * We assume that the presence of MT bit, and therefore shifted
378 * affinities, is uniform across the platform: either all CPUs, or no
379 * CPUs implement it.
380 */
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000381 if ((read_mpidr_el1() & MPIDR_MT_MASK) != 0U)
Isla Mitchell84316352017-08-17 12:25:34 +0100382 arm_config.flags |= ARM_CONFIG_FVP_SHIFTED_AFF;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100383}
384
Vikram Kanigiri4991ecd2015-02-26 15:25:58 +0000385
Daniel Boulby4d010d02018-09-18 13:26:03 +0100386void __init fvp_interconnect_init(void)
Vikram Kanigiridbad1ba2014-04-24 11:02:16 +0100387{
Soby Mathew71237872016-03-24 10:12:42 +0000388#if FVP_INTERCONNECT_DRIVER == FVP_CCN
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100389 if (ccn_get_part0_id(PLAT_ARM_CCN_BASE) != CCN_502_PART0_ID) {
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000390 ERROR("Unrecognized CCN variant detected. Only CCN-502 is supported");
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100391 panic();
Soby Mathew71237872016-03-24 10:12:42 +0000392 }
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100393
394 plat_arm_interconnect_init();
395#else
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000396 uintptr_t cci_base = 0U;
397 const int *cci_map = NULL;
398 unsigned int map_size = 0U;
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100399
400 /* Initialize the right interconnect */
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000401 if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI5XX) != 0U) {
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100402 cci_base = PLAT_FVP_CCI5XX_BASE;
403 cci_map = fvp_cci5xx_map;
404 map_size = ARRAY_SIZE(fvp_cci5xx_map);
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000405 } else if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI400) != 0U) {
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100406 cci_base = PLAT_FVP_CCI400_BASE;
407 cci_map = fvp_cci400_map;
408 map_size = ARRAY_SIZE(fvp_cci400_map);
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000409 } else {
410 return;
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100411 }
412
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000413 assert(cci_base != 0U);
414 assert(cci_map != NULL);
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100415 cci_init(cci_base, cci_map, map_size);
416#endif
Dan Handleycae3ef92014-08-04 16:11:15 +0100417}
418
Vikram Kanigiri6355f232016-02-15 11:54:14 +0000419void fvp_interconnect_enable(void)
Dan Handleycae3ef92014-08-04 16:11:15 +0100420{
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100421#if FVP_INTERCONNECT_DRIVER == FVP_CCN
422 plat_arm_interconnect_enter_coherency();
423#else
424 unsigned int master;
425
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000426 if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
427 ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) {
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100428 master = get_interconnect_master();
429 cci_enable_snoop_dvm_reqs(master);
430 }
431#endif
Vikram Kanigiri4991ecd2015-02-26 15:25:58 +0000432}
433
Vikram Kanigiri6355f232016-02-15 11:54:14 +0000434void fvp_interconnect_disable(void)
Vikram Kanigiri4991ecd2015-02-26 15:25:58 +0000435{
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100436#if FVP_INTERCONNECT_DRIVER == FVP_CCN
437 plat_arm_interconnect_exit_coherency();
438#else
439 unsigned int master;
440
Antonio Nino Diaz583e0792018-11-06 13:14:21 +0000441 if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
442 ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) {
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100443 master = get_interconnect_master();
444 cci_disable_snoop_dvm_reqs(master);
445 }
446#endif
Vikram Kanigiridbad1ba2014-04-24 11:02:16 +0100447}
John Tsichritzisba597da2018-07-30 13:41:52 +0100448
Manish V Badarkhe88c51c32022-01-08 23:08:02 +0000449#if CRYPTO_SUPPORT
John Tsichritzisba597da2018-07-30 13:41:52 +0100450int plat_get_mbedtls_heap(void **heap_addr, size_t *heap_size)
451{
452 assert(heap_addr != NULL);
453 assert(heap_size != NULL);
454
455 return arm_get_mbedtls_heap(heap_addr, heap_size);
456}
Manish V Badarkhe88c51c32022-01-08 23:08:02 +0000457#endif /* CRYPTO_SUPPORT */
Alexei Fedorov1b597c22019-08-16 14:15:59 +0100458
459void fvp_timer_init(void)
460{
Madhukar Pappireddyfddfb3b2020-08-12 13:18:19 -0500461#if USE_SP804_TIMER
Alexei Fedorov1b597c22019-08-16 14:15:59 +0100462 /* Enable the clock override for SP804 timer 0, which means that no
463 * clock dividers are applied and the raw (35MHz) clock will be used.
464 */
465 mmio_write_32(V2M_SP810_BASE, FVP_SP810_CTRL_TIM0_OV);
466
467 /* Initialize delay timer driver using SP804 dual timer 0 */
468 sp804_timer_init(V2M_SP804_TIMER0_BASE,
469 SP804_TIMER_CLKMULT, SP804_TIMER_CLKDIV);
470#else
471 generic_delay_timer_init();
472
473 /* Enable System level generic timer */
474 mmio_write_32(ARM_SYS_CNTCTL_BASE + CNTCR_OFF,
475 CNTCR_FCREQ(0U) | CNTCR_EN);
Madhukar Pappireddyfddfb3b2020-08-12 13:18:19 -0500476#endif /* USE_SP804_TIMER */
Alexei Fedorov1b597c22019-08-16 14:15:59 +0100477}
Manish V Badarkheed9653f2020-08-04 17:09:10 +0100478
479/*****************************************************************************
480 * plat_is_smccc_feature_available() - This function checks whether SMCCC
481 * feature is availabile for platform.
482 * @fid: SMCCC function id
483 *
484 * Return SMC_ARCH_CALL_SUCCESS if SMCCC feature is available and
485 * SMC_ARCH_CALL_NOT_SUPPORTED otherwise.
486 *****************************************************************************/
487int32_t plat_is_smccc_feature_available(u_register_t fid)
488{
489 switch (fid) {
490 case SMCCC_ARCH_SOC_ID:
491 return SMC_ARCH_CALL_SUCCESS;
492 default:
493 return SMC_ARCH_CALL_NOT_SUPPORTED;
494 }
495}
496
497/* Get SOC version */
498int32_t plat_get_soc_version(void)
499{
500 return (int32_t)
Yann Gautierdfff4682021-05-20 14:57:34 +0200501 (SOC_ID_SET_JEP_106(ARM_SOC_CONTINUATION_CODE,
502 ARM_SOC_IDENTIFICATION_CODE) |
503 (FVP_SOC_ID & SOC_ID_IMPL_DEF_MASK));
Manish V Badarkheed9653f2020-08-04 17:09:10 +0100504}
505
506/* Get SOC revision */
507int32_t plat_get_soc_revision(void)
508{
509 unsigned int sys_id;
510
511 sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID);
Yann Gautierdfff4682021-05-20 14:57:34 +0200512 return (int32_t)(((sys_id >> V2M_SYS_ID_REV_SHIFT) &
513 V2M_SYS_ID_REV_MASK) & SOC_ID_REV_MASK);
Manish V Badarkheed9653f2020-08-04 17:09:10 +0100514}