blob: 0774e7b11efc49eb035d54f337c2321280199a36 [file] [log] [blame]
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001/*
Arvind Ram Prakash2f2c9592024-06-06 16:34:28 -05002 * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00007#ifndef ARCH_HELPERS_H
8#define ARCH_HELPERS_H
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02009
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000010#include <arch.h>
11#include <cdefs.h>
12#include <stdbool.h>
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020013#include <stdint.h>
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000014#include <string.h>
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020015
16/**********************************************************************
17 * Macros which create inline functions to read or write CPU system
18 * registers
19 *********************************************************************/
20
21#define _DEFINE_SYSREG_READ_FUNC(_name, _reg_name) \
22static inline u_register_t read_ ## _name(void) \
23{ \
24 u_register_t v; \
25 __asm__ volatile ("mrs %0, " #_reg_name : "=r" (v)); \
26 return v; \
27}
28
29#define _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name) \
30static inline void write_ ## _name(u_register_t v) \
31{ \
32 __asm__ volatile ("msr " #_reg_name ", %0" : : "r" (v)); \
33}
34
35#define SYSREG_WRITE_CONST(reg_name, v) \
36 __asm__ volatile ("msr " #reg_name ", %0" : : "i" (v))
37
38/* Define read function for system register */
39#define DEFINE_SYSREG_READ_FUNC(_name) \
40 _DEFINE_SYSREG_READ_FUNC(_name, _name)
41
42/* Define read & write function for system register */
43#define DEFINE_SYSREG_RW_FUNCS(_name) \
44 _DEFINE_SYSREG_READ_FUNC(_name, _name) \
45 _DEFINE_SYSREG_WRITE_FUNC(_name, _name)
46
47/* Define read & write function for renamed system register */
48#define DEFINE_RENAME_SYSREG_RW_FUNCS(_name, _reg_name) \
49 _DEFINE_SYSREG_READ_FUNC(_name, _reg_name) \
50 _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name)
51
52/* Define read function for renamed system register */
53#define DEFINE_RENAME_SYSREG_READ_FUNC(_name, _reg_name) \
54 _DEFINE_SYSREG_READ_FUNC(_name, _reg_name)
55
56/* Define write function for renamed system register */
57#define DEFINE_RENAME_SYSREG_WRITE_FUNC(_name, _reg_name) \
58 _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name)
59
60/**********************************************************************
61 * Macros to create inline functions for system instructions
62 *********************************************************************/
63
64/* Define function for simple system instruction */
65#define DEFINE_SYSOP_FUNC(_op) \
66static inline void _op(void) \
67{ \
68 __asm__ (#_op); \
69}
70
71/* Define function for system instruction with type specifier */
72#define DEFINE_SYSOP_TYPE_FUNC(_op, _type) \
73static inline void _op ## _type(void) \
74{ \
75 __asm__ (#_op " " #_type); \
76}
77
Manish V Badarkheb31bc752021-12-24 08:52:52 +000078/* Define function for system instruction with register with variable parameter */
79#define DEFINE_SYSOP_PARAM_FUNC(_op) \
80static inline void _op(uint64_t v) \
81{ \
82 __asm__ (#_op " " "%0" : : "r" (v)); \
83}
84
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020085/* Define function for system instruction with register parameter */
86#define DEFINE_SYSOP_TYPE_PARAM_FUNC(_op, _type) \
87static inline void _op ## _type(uint64_t v) \
88{ \
89 __asm__ (#_op " " #_type ", %0" : : "r" (v)); \
90}
91
92/*******************************************************************************
93 * TLB maintenance accessor prototypes
94 ******************************************************************************/
95
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000096#if ERRATA_A57_813419
97/*
98 * Define function for TLBI instruction with type specifier that implements
99 * the workaround for errata 813419 of Cortex-A57.
100 */
101#define DEFINE_TLBIOP_ERRATA_A57_813419_TYPE_FUNC(_type)\
102static inline void tlbi ## _type(void) \
103{ \
104 __asm__("tlbi " #_type "\n" \
105 "dsb ish\n" \
106 "tlbi " #_type); \
107}
108
109/*
110 * Define function for TLBI instruction with register parameter that implements
111 * the workaround for errata 813419 of Cortex-A57.
112 */
113#define DEFINE_TLBIOP_ERRATA_A57_813419_TYPE_PARAM_FUNC(_type) \
114static inline void tlbi ## _type(uint64_t v) \
115{ \
116 __asm__("tlbi " #_type ", %0\n" \
117 "dsb ish\n" \
118 "tlbi " #_type ", %0" : : "r" (v)); \
119}
120#endif /* ERRATA_A57_813419 */
121
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200122DEFINE_SYSOP_TYPE_FUNC(tlbi, alle1)
123DEFINE_SYSOP_TYPE_FUNC(tlbi, alle1is)
124DEFINE_SYSOP_TYPE_FUNC(tlbi, alle2)
125DEFINE_SYSOP_TYPE_FUNC(tlbi, alle2is)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000126#if ERRATA_A57_813419
127DEFINE_TLBIOP_ERRATA_A57_813419_TYPE_FUNC(alle3)
128DEFINE_TLBIOP_ERRATA_A57_813419_TYPE_FUNC(alle3is)
129#else
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200130DEFINE_SYSOP_TYPE_FUNC(tlbi, alle3)
131DEFINE_SYSOP_TYPE_FUNC(tlbi, alle3is)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000132#endif
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200133DEFINE_SYSOP_TYPE_FUNC(tlbi, vmalle1)
134
135DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vaae1is)
136DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vaale1is)
137DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vae2is)
138DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vale2is)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000139#if ERRATA_A57_813419
140DEFINE_TLBIOP_ERRATA_A57_813419_TYPE_PARAM_FUNC(vae3is)
141DEFINE_TLBIOP_ERRATA_A57_813419_TYPE_PARAM_FUNC(vale3is)
142#else
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200143DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vae3is)
144DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vale3is)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000145#endif
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200146
147/*******************************************************************************
148 * Cache maintenance accessor prototypes
149 ******************************************************************************/
150DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, isw)
151DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, cisw)
152DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, csw)
153DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, cvac)
154DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, ivac)
155DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, civac)
156DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, cvau)
157DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, zva)
158
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000159/*******************************************************************************
160 * Address translation accessor prototypes
161 ******************************************************************************/
162DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e1r)
163DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e1w)
164DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e0r)
165DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e0w)
166DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s1e1r)
167DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s1e2r)
168DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s1e3r)
169
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200170void flush_dcache_range(uintptr_t addr, size_t size);
171void clean_dcache_range(uintptr_t addr, size_t size);
172void inv_dcache_range(uintptr_t addr, size_t size);
173
174void dcsw_op_louis(u_register_t op_type);
175void dcsw_op_all(u_register_t op_type);
176
177void disable_mmu(void);
178void disable_mmu_icache(void);
179
180/*******************************************************************************
181 * Misc. accessor prototypes
182 ******************************************************************************/
183
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000184#define write_daifclr(val) SYSREG_WRITE_CONST(daifclr, val)
185#define write_daifset(val) SYSREG_WRITE_CONST(daifset, val)
186
187DEFINE_SYSREG_RW_FUNCS(par_el1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200188DEFINE_SYSREG_READ_FUNC(id_pfr1_el1)
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500189DEFINE_SYSREG_READ_FUNC(id_aa64isar0_el1)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100190DEFINE_SYSREG_READ_FUNC(id_aa64isar1_el1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200191DEFINE_SYSREG_READ_FUNC(id_aa64pfr0_el1)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100192DEFINE_SYSREG_READ_FUNC(id_aa64pfr1_el1)
Arvind Ram Prakash1ab21e52024-11-12 10:52:08 -0600193DEFINE_RENAME_SYSREG_RW_FUNCS(id_aa64pfr2_el1, ID_AA64PFR2_EL1)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000194DEFINE_SYSREG_READ_FUNC(id_aa64dfr0_el1)
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000195DEFINE_SYSREG_READ_FUNC(id_afr0_el1)
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500196DEFINE_SYSREG_READ_FUNC(id_pfr0_el1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200197DEFINE_SYSREG_READ_FUNC(CurrentEl)
198DEFINE_SYSREG_READ_FUNC(ctr_el0)
199DEFINE_SYSREG_RW_FUNCS(daif)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000200DEFINE_SYSREG_RW_FUNCS(nzcv)
201DEFINE_SYSREG_READ_FUNC(spsel)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200202DEFINE_SYSREG_RW_FUNCS(spsr_el1)
203DEFINE_SYSREG_RW_FUNCS(spsr_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000204DEFINE_SYSREG_RW_FUNCS(spsr_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200205DEFINE_SYSREG_RW_FUNCS(elr_el1)
206DEFINE_SYSREG_RW_FUNCS(elr_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000207DEFINE_SYSREG_RW_FUNCS(elr_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200208
209DEFINE_SYSOP_FUNC(wfi)
210DEFINE_SYSOP_FUNC(wfe)
211DEFINE_SYSOP_FUNC(sev)
Manish V Badarkheb31bc752021-12-24 08:52:52 +0000212DEFINE_SYSOP_FUNC(sevl)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200213DEFINE_SYSOP_TYPE_FUNC(dsb, sy)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000214DEFINE_SYSOP_TYPE_FUNC(dmb, sy)
215DEFINE_SYSOP_TYPE_FUNC(dmb, st)
216DEFINE_SYSOP_TYPE_FUNC(dmb, ld)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200217DEFINE_SYSOP_TYPE_FUNC(dsb, ish)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000218DEFINE_SYSOP_TYPE_FUNC(dsb, nsh)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200219DEFINE_SYSOP_TYPE_FUNC(dsb, ishst)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200220DEFINE_SYSOP_TYPE_FUNC(dmb, oshld)
221DEFINE_SYSOP_TYPE_FUNC(dmb, oshst)
222DEFINE_SYSOP_TYPE_FUNC(dmb, osh)
223DEFINE_SYSOP_TYPE_FUNC(dmb, nshld)
224DEFINE_SYSOP_TYPE_FUNC(dmb, nshst)
225DEFINE_SYSOP_TYPE_FUNC(dmb, nsh)
226DEFINE_SYSOP_TYPE_FUNC(dmb, ishld)
227DEFINE_SYSOP_TYPE_FUNC(dmb, ishst)
228DEFINE_SYSOP_TYPE_FUNC(dmb, ish)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000229DEFINE_SYSOP_FUNC(isb)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200230
Manish V Badarkheb31bc752021-12-24 08:52:52 +0000231DEFINE_SYSOP_PARAM_FUNC(wfit)
232DEFINE_SYSOP_PARAM_FUNC(wfet)
233
Andre Przywara72b7ce12024-11-04 13:44:39 +0000234DEFINE_RENAME_SYSREG_RW_FUNCS(sys_accdata_el1, SYS_ACCDATA_EL1)
235
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200236static inline void enable_irq(void)
237{
238 /*
239 * The compiler memory barrier will prevent the compiler from
240 * scheduling non-volatile memory access after the write to the
241 * register.
242 *
243 * This could happen if some initialization code issues non-volatile
244 * accesses to an area used by an interrupt handler, in the assumption
245 * that it is safe as the interrupts are disabled at the time it does
246 * that (according to program order). However, non-volatile accesses
247 * are not necessarily in program order relatively with volatile inline
248 * assembly statements (and volatile accesses).
249 */
250 COMPILER_BARRIER();
251 write_daifclr(DAIF_IRQ_BIT);
252 isb();
253}
254
255static inline void enable_fiq(void)
256{
257 COMPILER_BARRIER();
258 write_daifclr(DAIF_FIQ_BIT);
259 isb();
260}
261
262static inline void enable_serror(void)
263{
264 COMPILER_BARRIER();
265 write_daifclr(DAIF_ABT_BIT);
266 isb();
267}
268
269static inline void enable_debug_exceptions(void)
270{
271 COMPILER_BARRIER();
272 write_daifclr(DAIF_DBG_BIT);
273 isb();
274}
275
276static inline void disable_irq(void)
277{
278 COMPILER_BARRIER();
279 write_daifset(DAIF_IRQ_BIT);
280 isb();
281}
282
283static inline void disable_fiq(void)
284{
285 COMPILER_BARRIER();
286 write_daifset(DAIF_FIQ_BIT);
287 isb();
288}
289
290static inline void disable_serror(void)
291{
292 COMPILER_BARRIER();
293 write_daifset(DAIF_ABT_BIT);
294 isb();
295}
296
297static inline void disable_debug_exceptions(void)
298{
299 COMPILER_BARRIER();
300 write_daifset(DAIF_DBG_BIT);
301 isb();
302}
303
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200304void __dead2 smc(uint64_t x0, uint64_t x1, uint64_t x2, uint64_t x3,
305 uint64_t x4, uint64_t x5, uint64_t x6, uint64_t x7);
306
307/*******************************************************************************
308 * System register accessor prototypes
309 ******************************************************************************/
310DEFINE_SYSREG_READ_FUNC(midr_el1)
311DEFINE_SYSREG_READ_FUNC(mpidr_el1)
312DEFINE_SYSREG_READ_FUNC(id_aa64mmfr0_el1)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000313DEFINE_SYSREG_READ_FUNC(id_aa64mmfr1_el1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200314
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000315DEFINE_SYSREG_RW_FUNCS(scr_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200316DEFINE_SYSREG_RW_FUNCS(hcr_el2)
317
318DEFINE_SYSREG_RW_FUNCS(vbar_el1)
319DEFINE_SYSREG_RW_FUNCS(vbar_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000320DEFINE_SYSREG_RW_FUNCS(vbar_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200321
322DEFINE_SYSREG_RW_FUNCS(sctlr_el1)
323DEFINE_SYSREG_RW_FUNCS(sctlr_el2)
324DEFINE_SYSREG_RW_FUNCS(sctlr_el3)
325
Javier Almansa Sobrino7c78f7b2024-10-25 11:44:32 +0100326DEFINE_RENAME_SYSREG_RW_FUNCS(sctlr2_el1, SCTLR2_EL1)
327
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200328DEFINE_SYSREG_RW_FUNCS(actlr_el1)
329DEFINE_SYSREG_RW_FUNCS(actlr_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000330DEFINE_SYSREG_RW_FUNCS(actlr_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200331
332DEFINE_SYSREG_RW_FUNCS(esr_el1)
333DEFINE_SYSREG_RW_FUNCS(esr_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000334DEFINE_SYSREG_RW_FUNCS(esr_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200335
336DEFINE_SYSREG_RW_FUNCS(afsr0_el1)
337DEFINE_SYSREG_RW_FUNCS(afsr0_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000338DEFINE_SYSREG_RW_FUNCS(afsr0_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200339
340DEFINE_SYSREG_RW_FUNCS(afsr1_el1)
341DEFINE_SYSREG_RW_FUNCS(afsr1_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000342DEFINE_SYSREG_RW_FUNCS(afsr1_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200343
344DEFINE_SYSREG_RW_FUNCS(far_el1)
345DEFINE_SYSREG_RW_FUNCS(far_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000346DEFINE_SYSREG_RW_FUNCS(far_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200347
348DEFINE_SYSREG_RW_FUNCS(mair_el1)
349DEFINE_SYSREG_RW_FUNCS(mair_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000350DEFINE_SYSREG_RW_FUNCS(mair_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200351
352DEFINE_SYSREG_RW_FUNCS(amair_el1)
353DEFINE_SYSREG_RW_FUNCS(amair_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000354DEFINE_SYSREG_RW_FUNCS(amair_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200355
356DEFINE_SYSREG_READ_FUNC(rvbar_el1)
357DEFINE_SYSREG_READ_FUNC(rvbar_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000358DEFINE_SYSREG_READ_FUNC(rvbar_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200359
360DEFINE_SYSREG_RW_FUNCS(rmr_el1)
361DEFINE_SYSREG_RW_FUNCS(rmr_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000362DEFINE_SYSREG_RW_FUNCS(rmr_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200363
364DEFINE_SYSREG_RW_FUNCS(tcr_el1)
365DEFINE_SYSREG_RW_FUNCS(tcr_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000366DEFINE_SYSREG_RW_FUNCS(tcr_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200367
368DEFINE_SYSREG_RW_FUNCS(ttbr0_el1)
369DEFINE_SYSREG_RW_FUNCS(ttbr0_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000370DEFINE_SYSREG_RW_FUNCS(ttbr0_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200371
372DEFINE_SYSREG_RW_FUNCS(ttbr1_el1)
Igor Podgainõi0db4a3c2024-09-23 12:52:15 +0200373DEFINE_RENAME_SYSREG_RW_FUNCS(ttbr1_el2, TTBR1_EL2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200374
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000375DEFINE_SYSREG_RW_FUNCS(vttbr_el2)
376
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200377DEFINE_SYSREG_RW_FUNCS(cptr_el2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000378DEFINE_SYSREG_RW_FUNCS(cptr_el3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200379
380DEFINE_SYSREG_RW_FUNCS(cpacr_el1)
381DEFINE_SYSREG_RW_FUNCS(cntfrq_el0)
382DEFINE_SYSREG_RW_FUNCS(cnthp_ctl_el2)
383DEFINE_SYSREG_RW_FUNCS(cnthp_tval_el2)
384DEFINE_SYSREG_RW_FUNCS(cnthp_cval_el2)
385DEFINE_SYSREG_RW_FUNCS(cntps_ctl_el1)
386DEFINE_SYSREG_RW_FUNCS(cntps_tval_el1)
387DEFINE_SYSREG_RW_FUNCS(cntps_cval_el1)
388DEFINE_SYSREG_RW_FUNCS(cntp_ctl_el0)
389DEFINE_SYSREG_RW_FUNCS(cntp_tval_el0)
390DEFINE_SYSREG_RW_FUNCS(cntp_cval_el0)
391DEFINE_SYSREG_READ_FUNC(cntpct_el0)
Manish Pandeye5400572021-01-12 15:15:32 +0000392DEFINE_SYSREG_READ_FUNC(cntvct_el0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200393DEFINE_SYSREG_RW_FUNCS(cnthctl_el2)
394
Jayanth Dodderi Chidanandaf493072024-08-12 17:26:10 +0100395DEFINE_SYSREG_RW_FUNCS(csselr_el1)
396DEFINE_SYSREG_RW_FUNCS(sp_el1)
397DEFINE_SYSREG_RW_FUNCS(tpidr_el0)
398DEFINE_SYSREG_RW_FUNCS(tpidr_el1)
399DEFINE_SYSREG_RW_FUNCS(tpidrro_el0)
400DEFINE_SYSREG_RW_FUNCS(contextidr_el1)
401DEFINE_SYSREG_RW_FUNCS(mdccint_el1)
402DEFINE_SYSREG_RW_FUNCS(mdscr_el1)
403DEFINE_SYSREG_RW_FUNCS(spsr_abt)
404DEFINE_SYSREG_RW_FUNCS(spsr_und)
405DEFINE_SYSREG_RW_FUNCS(spsr_irq)
406DEFINE_SYSREG_RW_FUNCS(spsr_fiq)
407DEFINE_SYSREG_RW_FUNCS(dacr32_el2)
408DEFINE_SYSREG_RW_FUNCS(ifsr32_el2)
409DEFINE_SYSREG_RW_FUNCS(cntv_ctl_el0)
410DEFINE_SYSREG_RW_FUNCS(cntv_cval_el0)
411DEFINE_SYSREG_RW_FUNCS(cntkctl_el1)
412
Antonio Nino Diaz1454f502018-11-23 13:52:54 +0000413#define get_cntp_ctl_enable(x) (((x) >> CNTP_CTL_ENABLE_SHIFT) & \
414 CNTP_CTL_ENABLE_MASK)
415#define get_cntp_ctl_imask(x) (((x) >> CNTP_CTL_IMASK_SHIFT) & \
416 CNTP_CTL_IMASK_MASK)
417#define get_cntp_ctl_istatus(x) (((x) >> CNTP_CTL_ISTATUS_SHIFT) & \
418 CNTP_CTL_ISTATUS_MASK)
419
420#define set_cntp_ctl_enable(x) ((x) |= (U(1) << CNTP_CTL_ENABLE_SHIFT))
421#define set_cntp_ctl_imask(x) ((x) |= (U(1) << CNTP_CTL_IMASK_SHIFT))
422
423#define clr_cntp_ctl_enable(x) ((x) &= ~(U(1) << CNTP_CTL_ENABLE_SHIFT))
424#define clr_cntp_ctl_imask(x) ((x) &= ~(U(1) << CNTP_CTL_IMASK_SHIFT))
425
Sona Mathew07384212022-11-28 13:19:11 -0600426#define read_midr() read_midr_el1()
427
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000428DEFINE_SYSREG_RW_FUNCS(tpidr_el3)
429
430DEFINE_SYSREG_RW_FUNCS(cntvoff_el2)
431
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200432DEFINE_SYSREG_RW_FUNCS(vpidr_el2)
433DEFINE_SYSREG_RW_FUNCS(vmpidr_el2)
434
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000435DEFINE_SYSREG_READ_FUNC(isr_el1)
436
437DEFINE_SYSREG_RW_FUNCS(mdcr_el2)
438DEFINE_SYSREG_RW_FUNCS(mdcr_el3)
439DEFINE_SYSREG_RW_FUNCS(hstr_el2)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100440
AlexeiFedorov2f30f102023-03-13 19:37:46 +0000441DEFINE_SYSREG_RW_FUNCS(pmcr_el0)
442DEFINE_SYSREG_RW_FUNCS(pmcntenclr_el0)
443DEFINE_SYSREG_RW_FUNCS(pmcntenset_el0)
444DEFINE_SYSREG_RW_FUNCS(pmccntr_el0)
445DEFINE_SYSREG_RW_FUNCS(pmccfiltr_el0)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100446DEFINE_SYSREG_RW_FUNCS(pmevtyper0_el0)
AlexeiFedorov2f30f102023-03-13 19:37:46 +0000447DEFINE_SYSREG_RW_FUNCS(pmevcntr0_el0)
448DEFINE_SYSREG_RW_FUNCS(pmovsclr_el0)
449DEFINE_SYSREG_RW_FUNCS(pmovsset_el0)
Boyan Karatotev35e3ca02022-10-10 16:39:45 +0100450DEFINE_SYSREG_RW_FUNCS(pmselr_el0)
AlexeiFedorov2f30f102023-03-13 19:37:46 +0000451DEFINE_SYSREG_RW_FUNCS(pmuserenr_el0);
Boyan Karatotev35e3ca02022-10-10 16:39:45 +0100452DEFINE_SYSREG_RW_FUNCS(pmxevtyper_el0)
453DEFINE_SYSREG_RW_FUNCS(pmxevcntr_el0)
AlexeiFedorov2f30f102023-03-13 19:37:46 +0000454DEFINE_SYSREG_RW_FUNCS(pmintenclr_el1)
455DEFINE_SYSREG_RW_FUNCS(pmintenset_el1)
Boyan Karatotev35e3ca02022-10-10 16:39:45 +0100456
457/* parameterised event counter accessors */
458static inline u_register_t read_pmevcntrn_el0(int ctr_num)
459{
460 write_pmselr_el0(ctr_num & PMSELR_EL0_SEL_MASK);
461 return read_pmxevcntr_el0();
462}
463
464static inline void write_pmevcntrn_el0(int ctr_num, u_register_t val)
465{
466 write_pmselr_el0(ctr_num & PMSELR_EL0_SEL_MASK);
467 write_pmxevcntr_el0(val);
468}
469
470static inline u_register_t read_pmevtypern_el0(int ctr_num)
471{
472 write_pmselr_el0(ctr_num & PMSELR_EL0_SEL_MASK);
473 return read_pmxevtyper_el0();
474}
475
476static inline void write_pmevtypern_el0(int ctr_num, u_register_t val)
477{
478 write_pmselr_el0(ctr_num & PMSELR_EL0_SEL_MASK);
479 write_pmxevtyper_el0(val);
480}
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000481
Juan Pablo Conde9303f4d2022-07-25 16:38:01 -0400482/* Armv8.5 FEAT_RNG Registers */
483DEFINE_SYSREG_READ_FUNC(rndr)
484DEFINE_SYSREG_READ_FUNC(rndrrs)
485
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200486/* GICv3 System Registers */
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200487DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sre_el1, ICC_SRE_EL1)
488DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sre_el2, ICC_SRE_EL2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000489DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sre_el3, ICC_SRE_EL3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200490DEFINE_RENAME_SYSREG_RW_FUNCS(icc_pmr_el1, ICC_PMR_EL1)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000491DEFINE_RENAME_SYSREG_READ_FUNC(icc_rpr_el1, ICC_RPR_EL1)
492DEFINE_RENAME_SYSREG_RW_FUNCS(icc_igrpen1_el3, ICC_IGRPEN1_EL3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200493DEFINE_RENAME_SYSREG_RW_FUNCS(icc_igrpen1_el1, ICC_IGRPEN1_EL1)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000494DEFINE_RENAME_SYSREG_RW_FUNCS(icc_igrpen0_el1, ICC_IGRPEN0_EL1)
495DEFINE_RENAME_SYSREG_READ_FUNC(icc_hppir0_el1, ICC_HPPIR0_EL1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200496DEFINE_RENAME_SYSREG_READ_FUNC(icc_hppir1_el1, ICC_HPPIR1_EL1)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000497DEFINE_RENAME_SYSREG_READ_FUNC(icc_iar0_el1, ICC_IAR0_EL1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200498DEFINE_RENAME_SYSREG_READ_FUNC(icc_iar1_el1, ICC_IAR1_EL1)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000499DEFINE_RENAME_SYSREG_WRITE_FUNC(icc_eoir0_el1, ICC_EOIR0_EL1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200500DEFINE_RENAME_SYSREG_WRITE_FUNC(icc_eoir1_el1, ICC_EOIR1_EL1)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000501DEFINE_RENAME_SYSREG_WRITE_FUNC(icc_sgi0r_el1, ICC_SGI0R_EL1)
502DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sgi1r, ICC_SGI1R)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200503
AlexeiFedorov2f30f102023-03-13 19:37:46 +0000504DEFINE_RENAME_SYSREG_RW_FUNCS(icv_ctrl_el1, ICV_CTRL_EL1)
505DEFINE_RENAME_SYSREG_READ_FUNC(icv_iar1_el1, ICV_IAR1_EL1)
506DEFINE_RENAME_SYSREG_RW_FUNCS(icv_igrpen1_el1, ICV_IGRPEN1_EL1)
507DEFINE_RENAME_SYSREG_WRITE_FUNC(icv_eoir1_el1, ICV_EOIR1_EL1)
508DEFINE_RENAME_SYSREG_RW_FUNCS(icv_pmr_el1, ICV_PMR_EL1)
509
johpow01b7d752a2020-10-08 17:29:11 -0500510DEFINE_RENAME_SYSREG_RW_FUNCS(amcr_el0, AMCR_EL0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200511DEFINE_RENAME_SYSREG_RW_FUNCS(amcgcr_el0, AMCGCR_EL0)
johpow01b7d752a2020-10-08 17:29:11 -0500512DEFINE_RENAME_SYSREG_READ_FUNC(amcfgr_el0, AMCFGR_EL0)
513DEFINE_RENAME_SYSREG_READ_FUNC(amcg1idr_el0, AMCG1IDR_EL0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200514DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenclr0_el0, AMCNTENCLR0_EL0)
515DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenset0_el0, AMCNTENSET0_EL0)
516DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenclr1_el0, AMCNTENCLR1_EL0)
517DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenset1_el0, AMCNTENSET1_EL0)
518
Igor Podgainõi0db4a3c2024-09-23 12:52:15 +0200519/* Armv8.4 Memory Partitioning and Monitoring Extension Registers */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000520DEFINE_RENAME_SYSREG_READ_FUNC(mpamidr_el1, MPAMIDR_EL1)
521DEFINE_RENAME_SYSREG_RW_FUNCS(mpam3_el3, MPAM3_EL3)
522DEFINE_RENAME_SYSREG_RW_FUNCS(mpam2_el2, MPAM2_EL2)
523DEFINE_RENAME_SYSREG_RW_FUNCS(mpamhcr_el2, MPAMHCR_EL2)
524
Igor Podgainõi0db4a3c2024-09-23 12:52:15 +0200525DEFINE_RENAME_SYSREG_RW_FUNCS(scxtnum_el2, SCXTNUM_EL2)
Jayanth Dodderi Chidanandaf493072024-08-12 17:26:10 +0100526DEFINE_RENAME_SYSREG_RW_FUNCS(scxtnum_el1, SCXTNUM_EL1)
527DEFINE_RENAME_SYSREG_RW_FUNCS(scxtnum_el0, SCXTNUM_EL0)
528
Manish V Badarkhe589a1122021-12-31 15:20:08 +0000529/* Static profiling control registers */
530DEFINE_RENAME_SYSREG_RW_FUNCS(pmscr_el1, PMSCR_EL1)
531DEFINE_RENAME_SYSREG_RW_FUNCS(pmsevfr_el1, PMSEVFR_EL1)
532DEFINE_RENAME_SYSREG_RW_FUNCS(pmsfcr_el1, PMSFCR_EL1)
533DEFINE_RENAME_SYSREG_RW_FUNCS(pmsicr_el1, PMSICR_EL1)
534DEFINE_RENAME_SYSREG_RW_FUNCS(pmsidr_el1, PMSIDR_EL1)
535DEFINE_RENAME_SYSREG_RW_FUNCS(pmsirr_el1, PMSIRR_EL1)
536DEFINE_RENAME_SYSREG_RW_FUNCS(pmslatfr_el1, PMSLATFR_EL1)
537DEFINE_RENAME_SYSREG_RW_FUNCS(pmsnevfr_el1, PMSNEVFR_EL1)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000538DEFINE_RENAME_SYSREG_RW_FUNCS(pmblimitr_el1, PMBLIMITR_EL1)
Manish V Badarkhe589a1122021-12-31 15:20:08 +0000539DEFINE_RENAME_SYSREG_RW_FUNCS(pmbptr_el1, PMBPTR_EL1)
540DEFINE_RENAME_SYSREG_RW_FUNCS(pmbsr_el1, PMBSR_EL1)
541DEFINE_RENAME_SYSREG_RW_FUNCS(pmscr_el2, PMSCR_EL2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000542
Arunachalam Ganapathy0bbdc2d2023-04-05 15:30:18 +0100543/* Definitions for system register interface to SVE */
544DEFINE_RENAME_SYSREG_READ_FUNC(id_aa64zfr0_el1, ID_AA64ZFR0_EL1)
545DEFINE_RENAME_SYSREG_RW_FUNCS(zcr_el2, ZCR_EL2)
546DEFINE_RENAME_SYSREG_RW_FUNCS(zcr_el1, ZCR_EL1)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000547
johpow0150ccb552020-11-10 19:22:13 -0600548DEFINE_RENAME_SYSREG_READ_FUNC(id_aa64smfr0_el1, ID_AA64SMFR0_EL1)
549DEFINE_RENAME_SYSREG_RW_FUNCS(svcr, SVCR)
550DEFINE_RENAME_SYSREG_RW_FUNCS(tpidr2_el0, TPIDR2_EL0)
551DEFINE_RENAME_SYSREG_RW_FUNCS(smcr_el2, SMCR_EL2)
552
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000553DEFINE_RENAME_SYSREG_READ_FUNC(erridr_el1, ERRIDR_EL1)
554DEFINE_RENAME_SYSREG_WRITE_FUNC(errselr_el1, ERRSELR_EL1)
555
556DEFINE_RENAME_SYSREG_READ_FUNC(erxfr_el1, ERXFR_EL1)
557DEFINE_RENAME_SYSREG_RW_FUNCS(erxctlr_el1, ERXCTLR_EL1)
558DEFINE_RENAME_SYSREG_RW_FUNCS(erxstatus_el1, ERXSTATUS_EL1)
559DEFINE_RENAME_SYSREG_READ_FUNC(erxaddr_el1, ERXADDR_EL1)
560DEFINE_RENAME_SYSREG_READ_FUNC(erxmisc0_el1, ERXMISC0_EL1)
561DEFINE_RENAME_SYSREG_READ_FUNC(erxmisc1_el1, ERXMISC1_EL1)
562
Daniel Boulby39e4df22021-02-02 19:27:41 +0000563/* Armv8.1 Registers */
564DEFINE_RENAME_SYSREG_RW_FUNCS(pan, PAN)
565
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000566/* Armv8.2 Registers */
567DEFINE_RENAME_SYSREG_READ_FUNC(id_aa64mmfr2_el1, ID_AA64MMFR2_EL1)
Jayanth Dodderi Chidanandaf493072024-08-12 17:26:10 +0100568DEFINE_RENAME_SYSREG_READ_FUNC(id_aa64mmfr3_el1, ID_AA64MMFR3_EL1)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000569
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100570/* Armv8.3 Pointer Authentication Registers */
Joel Hutton8790f022019-03-15 14:47:02 +0000571/* Instruction keys A and B */
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000572DEFINE_RENAME_SYSREG_RW_FUNCS(apiakeyhi_el1, APIAKeyHi_EL1)
573DEFINE_RENAME_SYSREG_RW_FUNCS(apiakeylo_el1, APIAKeyLo_EL1)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100574
Joel Hutton8790f022019-03-15 14:47:02 +0000575DEFINE_RENAME_SYSREG_RW_FUNCS(apibkeyhi_el1, APIBKeyHi_EL1)
576DEFINE_RENAME_SYSREG_RW_FUNCS(apibkeylo_el1, APIBKeyLo_EL1)
577
578/* Data keys A and B */
579DEFINE_RENAME_SYSREG_RW_FUNCS(apdakeyhi_el1, APDAKeyHi_EL1)
580DEFINE_RENAME_SYSREG_RW_FUNCS(apdakeylo_el1, APDAKeyLo_EL1)
581
582DEFINE_RENAME_SYSREG_RW_FUNCS(apdbkeyhi_el1, APDBKeyHi_EL1)
583DEFINE_RENAME_SYSREG_RW_FUNCS(apdbkeylo_el1, APDBKeyLo_EL1)
584
585/* Generic key */
586DEFINE_RENAME_SYSREG_RW_FUNCS(apgakeyhi_el1, APGAKeyHi_EL1)
587DEFINE_RENAME_SYSREG_RW_FUNCS(apgakeylo_el1, APGAKeyLo_EL1)
588
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200589/* MTE registers */
590DEFINE_RENAME_SYSREG_RW_FUNCS(tfsre0_el1, TFSRE0_EL1)
591DEFINE_RENAME_SYSREG_RW_FUNCS(tfsr_el1, TFSR_EL1)
592DEFINE_RENAME_SYSREG_RW_FUNCS(rgsr_el1, RGSR_EL1)
593DEFINE_RENAME_SYSREG_RW_FUNCS(gcr_el1, GCR_EL1)
Igor Podgainõi0db4a3c2024-09-23 12:52:15 +0200594DEFINE_RENAME_SYSREG_RW_FUNCS(tfsr_el2, TFSR_EL2)
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200595
Daniel Boulby39e4df22021-02-02 19:27:41 +0000596/* Armv8.4 Data Independent Timing */
597DEFINE_RENAME_SYSREG_RW_FUNCS(dit, DIT)
598
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -0500599/* Armv8.6 Fine Grained Virtualization Traps Registers */
600DEFINE_RENAME_SYSREG_RW_FUNCS(hfgrtr_el2, HFGRTR_EL2)
601DEFINE_RENAME_SYSREG_RW_FUNCS(hfgwtr_el2, HFGWTR_EL2)
602DEFINE_RENAME_SYSREG_RW_FUNCS(hfgitr_el2, HFGITR_EL2)
603DEFINE_RENAME_SYSREG_RW_FUNCS(hdfgrtr_el2, HDFGRTR_EL2)
604DEFINE_RENAME_SYSREG_RW_FUNCS(hdfgwtr_el2, HDFGWTR_EL2)
Igor Podgainõi0db4a3c2024-09-23 12:52:15 +0200605DEFINE_RENAME_SYSREG_RW_FUNCS(hafgrtr_el2, HAFGRTR_EL2)
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -0500606
Arvind Ram Prakash94963d42024-06-13 17:19:56 -0500607/* Armv8.9 Fine Grained Virtualization Traps 2 Registers */
608DEFINE_RENAME_SYSREG_RW_FUNCS(hfgrtr2_el2, HFGRTR2_EL2)
609DEFINE_RENAME_SYSREG_RW_FUNCS(hfgwtr2_el2, HFGWTR2_EL2)
610DEFINE_RENAME_SYSREG_RW_FUNCS(hfgitr2_el2, HFGITR2_EL2)
611DEFINE_RENAME_SYSREG_RW_FUNCS(hdfgrtr2_el2, HDFGRTR2_EL2)
612DEFINE_RENAME_SYSREG_RW_FUNCS(hdfgwtr2_el2, HDFGWTR2_EL2)
613
Jimmy Brisson945095a2020-04-16 10:54:59 -0500614/* Armv8.6 Enhanced Counter Virtualization Register */
615DEFINE_RENAME_SYSREG_RW_FUNCS(cntpoff_el2, CNTPOFF_EL2)
616
Manish V Badarkhe87c03d12021-07-06 22:57:11 +0100617/* Armv9.0 Trace buffer extension System Registers */
618DEFINE_RENAME_SYSREG_RW_FUNCS(trblimitr_el1, TRBLIMITR_EL1)
619DEFINE_RENAME_SYSREG_RW_FUNCS(trbptr_el1, TRBPTR_EL1)
620DEFINE_RENAME_SYSREG_RW_FUNCS(trbbaser_el1, TRBBASER_EL1)
621DEFINE_RENAME_SYSREG_RW_FUNCS(trbsr_el1, TRBSR_EL1)
622DEFINE_RENAME_SYSREG_RW_FUNCS(trbmar_el1, TRBMAR_EL1)
623DEFINE_RENAME_SYSREG_RW_FUNCS(trbtrg_el1, TRBTRG_EL1)
624DEFINE_RENAME_SYSREG_READ_FUNC(trbidr_el1, TRBIDR_EL1)
625
johpow018c3da8b2022-01-31 18:14:41 -0600626/* FEAT_BRBE Branch record buffer extension system registers */
627DEFINE_RENAME_SYSREG_RW_FUNCS(brbcr_el1, BRBCR_EL1)
628DEFINE_RENAME_SYSREG_RW_FUNCS(brbcr_el2, BRBCR_EL2)
629DEFINE_RENAME_SYSREG_RW_FUNCS(brbfcr_el1, BRBFCR_EL1)
630DEFINE_RENAME_SYSREG_RW_FUNCS(brbts_el1, BRBTS_EL1)
631DEFINE_RENAME_SYSREG_RW_FUNCS(brbinfinj_el1, BRBINFINJ_EL1)
632DEFINE_RENAME_SYSREG_RW_FUNCS(brbsrcinj_el1, BRBSRCINJ_EL1)
633DEFINE_RENAME_SYSREG_RW_FUNCS(brbtgtinj_el1, BRBTGTINJ_EL1)
634DEFINE_RENAME_SYSREG_READ_FUNC(brbidr0_el1, BRBIDR0_EL1)
635
Manish V Badarkhe2c518e52021-07-08 16:36:57 +0100636/* Armv8.4 Trace filter control System Registers */
637DEFINE_RENAME_SYSREG_RW_FUNCS(trfcr_el1, TRFCR_EL1)
638DEFINE_RENAME_SYSREG_RW_FUNCS(trfcr_el2, TRFCR_EL2)
639
Igor Podgainõi0db4a3c2024-09-23 12:52:15 +0200640/* Armv8.4 Enhanced Nested Virtualization */
641DEFINE_RENAME_SYSREG_RW_FUNCS(vncr_el2, VNCR_EL2)
642
643/* Armv8.9 Stage 1/2 Permission Overlays */
644DEFINE_RENAME_SYSREG_RW_FUNCS(por_el2, POR_EL2)
645
646/* Armv8.9 Stage 1/2 Permission Indirections */
647DEFINE_RENAME_SYSREG_RW_FUNCS(pire0_el2, PIRE0_EL2)
648DEFINE_RENAME_SYSREG_RW_FUNCS(pir_el2, PIR_EL2)
649DEFINE_RENAME_SYSREG_RW_FUNCS(s2pir_el2, S2PIR_EL2)
650
651/* Armv9.4 Guarded Control Stack Extension */
652DEFINE_RENAME_SYSREG_RW_FUNCS(gcscr_el2, GCSCR_EL2)
653DEFINE_RENAME_SYSREG_RW_FUNCS(gcspr_el2, GCSPR_EL2)
654
Manish V Badarkhe6d0e1b62021-07-09 13:58:28 +0100655/* Trace System Registers */
656DEFINE_RENAME_SYSREG_RW_FUNCS(trcauxctlr, TRCAUXCTLR)
657DEFINE_RENAME_SYSREG_RW_FUNCS(trcrsr, TRCRSR)
658DEFINE_RENAME_SYSREG_RW_FUNCS(trcbbctlr, TRCBBCTLR)
659DEFINE_RENAME_SYSREG_RW_FUNCS(trcccctlr, TRCCCCTLR)
660DEFINE_RENAME_SYSREG_RW_FUNCS(trcextinselr0, TRCEXTINSELR0)
661DEFINE_RENAME_SYSREG_RW_FUNCS(trcextinselr1, TRCEXTINSELR1)
662DEFINE_RENAME_SYSREG_RW_FUNCS(trcextinselr2, TRCEXTINSELR2)
663DEFINE_RENAME_SYSREG_RW_FUNCS(trcextinselr3, TRCEXTINSELR3)
664DEFINE_RENAME_SYSREG_RW_FUNCS(trcclaimset, TRCCLAIMSET)
665DEFINE_RENAME_SYSREG_RW_FUNCS(trcclaimclr, TRCCLAIMCLR)
666DEFINE_RENAME_SYSREG_READ_FUNC(trcdevarch, TRCDEVARCH)
667
Arvind Ram Prakash2f2c9592024-06-06 16:34:28 -0500668DEFINE_RENAME_SYSREG_READ_FUNC(mdselr_el1, MDSELR_EL1)
669
johpow01d0bbe6e2021-11-11 16:13:32 -0600670/* FEAT_HCX HCRX_EL2 */
671DEFINE_RENAME_SYSREG_RW_FUNCS(hcrx_el2, HCRX_EL2)
672
Jayanth Dodderi Chidanandf2f1e272024-09-03 11:49:51 +0100673/* FEAT_TCR2 TCR2_EL1, TCR2_EL2 */
674DEFINE_RENAME_SYSREG_RW_FUNCS(tcr2_el1, TCR2_EL1)
675DEFINE_RENAME_SYSREG_RW_FUNCS(tcr2_el2, TCR2_EL2)
676
Arunachalam Ganapathy7e514f62023-08-30 13:27:36 +0100677/* Floating point control and status register */
Manish V Badarkhe82e1a252022-01-04 13:45:31 +0000678DEFINE_RENAME_SYSREG_RW_FUNCS(fpcr, FPCR)
Arunachalam Ganapathy7e514f62023-08-30 13:27:36 +0100679DEFINE_RENAME_SYSREG_RW_FUNCS(fpsr, FPSR)
Manish V Badarkhe82e1a252022-01-04 13:45:31 +0000680
Arvind Ram Prakash1ab21e52024-11-12 10:52:08 -0600681/* Floating point Mode Register */
682DEFINE_RENAME_SYSREG_RW_FUNCS(fpmr, FPMR)
683
Manish V Badarkheb31bc752021-12-24 08:52:52 +0000684/* ID_AA64ISAR2_EL1 */
685DEFINE_RENAME_SYSREG_READ_FUNC(id_aa64isar2_el1, ID_AA64ISAR2_EL1)
686
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500687/* ID_PFR2_EL1 */
688DEFINE_RENAME_SYSREG_READ_FUNC(id_pfr2_el1, ID_PFR2_EL1)
689
Jayanth Dodderi Chidanandaf493072024-08-12 17:26:10 +0100690/* FEAT_SxPIE Registers */
691DEFINE_RENAME_SYSREG_RW_FUNCS(pire0_el1, PIRE0_EL1)
692DEFINE_RENAME_SYSREG_RW_FUNCS(pir_el1, PIR_EL1)
693
694/* Armv8.2 RAS Registers */
695DEFINE_RENAME_SYSREG_RW_FUNCS(disr_el1, DISR_EL1)
696
697/* FEAT_SxPOE Registers */
698DEFINE_RENAME_SYSREG_RW_FUNCS(por_el1, POR_EL1)
699DEFINE_RENAME_SYSREG_RW_FUNCS(s2por_el1, S2POR_EL1)
700
701/* FEAT_GCS Registers */
702DEFINE_RENAME_SYSREG_RW_FUNCS(gcscr_el1, GCSCR_EL1)
703DEFINE_RENAME_SYSREG_RW_FUNCS(gcscre0_el1, GCSCRE0_EL1)
704DEFINE_RENAME_SYSREG_RW_FUNCS(gcspr_el1, GCSPR_EL1)
705DEFINE_RENAME_SYSREG_RW_FUNCS(gcspr_el0, GCSPR_EL0)
Jayanth Dodderi Chidanandf2f1e272024-09-03 11:49:51 +0100706
Igor Podgainõi0db4a3c2024-09-23 12:52:15 +0200707/* CONTEXTIDR_EL2 */
708DEFINE_RENAME_SYSREG_RW_FUNCS(contextidr_el2, CONTEXTIDR_EL2)
709
710/* Reliability, Availability, Serviceability (RAS) */
Igor Podgainõie42561d2024-11-11 11:22:03 +0100711DEFINE_RENAME_SYSREG_RW_FUNCS(vdisr_el2, VDISR_EL2)
712DEFINE_RENAME_SYSREG_RW_FUNCS(vsesr_el2, VSESR_EL2)
Igor Podgainõi0db4a3c2024-09-23 12:52:15 +0200713
Igor Podgainõie42561d2024-11-11 11:22:03 +0100714DEFINE_RENAME_SYSREG_RW_FUNCS(dbgvcr32_el2, DBGVCR32_EL2)
715DEFINE_RENAME_SYSREG_RW_FUNCS(hacr_el2, HACR_EL2)
716DEFINE_RENAME_SYSREG_RW_FUNCS(hpfar_el2, HPFAR_EL2)
717DEFINE_RENAME_SYSREG_RW_FUNCS(ich_hcr_el2, ICH_HCR_EL2)
718DEFINE_RENAME_SYSREG_RW_FUNCS(ich_vmcr_el2, ICH_VMCR_EL2)
719DEFINE_RENAME_SYSREG_RW_FUNCS(tpidr_el2, TPIDR_EL2)
720DEFINE_RENAME_SYSREG_RW_FUNCS(vtcr_el2, VTCR_EL2)
Igor Podgainõi0db4a3c2024-09-23 12:52:15 +0200721
722static inline u_register_t read_sp(void)
723{
724 u_register_t v;
725 __asm__ volatile ("mov %0, sp" : "=r" (v));
726
727 return v;
728}
729
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200730#define IS_IN_EL(x) \
731 (GET_EL(read_CurrentEl()) == MODE_EL##x)
732
733#define IS_IN_EL1() IS_IN_EL(1)
734#define IS_IN_EL2() IS_IN_EL(2)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000735#define IS_IN_EL3() IS_IN_EL(3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200736
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000737static inline unsigned int get_current_el(void)
738{
739 return GET_EL(read_CurrentEl());
740}
741
742/*
743 * Check if an EL is implemented from AA64PFR0 register fields.
744 */
745static inline uint64_t el_implemented(unsigned int el)
746{
747 if (el > 3U) {
748 return EL_IMPL_NONE;
749 } else {
750 unsigned int shift = ID_AA64PFR0_EL1_SHIFT * el;
751
752 return (read_id_aa64pfr0_el1() >> shift) & ID_AA64PFR0_ELX_MASK;
753 }
754}
755
Sandrine Bailleuxd01a4c62018-12-20 14:44:13 +0100756/* Read the count value of the system counter. */
757static inline uint64_t syscounter_read(void)
758{
759 /*
760 * The instruction barrier is needed to guarantee that we read an
761 * accurate value. Otherwise, the CPU might speculatively read it and
762 * return a stale value.
763 */
764 isb();
765 return read_cntpct_el0();
766}
767
Madhukar Pappireddya09d5f72021-10-26 14:50:52 -0500768/* Read the value of the Counter-timer virtual count. */
769static inline uint64_t virtualcounter_read(void)
770{
771 /*
772 * The instruction barrier is needed to guarantee that we read an
773 * accurate value. Otherwise, the CPU might speculatively read it and
774 * return a stale value.
775 */
776 isb();
777 return read_cntvct_el0();
778}
779
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000780#endif /* ARCH_HELPERS_H */