blob: fa0660c41a236592254620f4928de5b6d21ac95e [file] [log] [blame]
Achin Gupta7aea9082014-02-01 07:51:28 +00001/*
Govindraj Raja0a33adc2023-12-21 13:57:49 -06002 * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
Varun Wadekar2b287272022-09-13 12:38:47 +01003 * Copyright (c) 2022, NVIDIA Corporation. All rights reserved.
Achin Gupta7aea9082014-02-01 07:51:28 +00004 *
dp-arm82cb2c12017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta7aea9082014-02-01 07:51:28 +00006 */
7
Dan Handley97043ac2014-04-09 13:14:54 +01008#include <assert.h>
Antonio Nino Diaz40daecc2018-10-25 16:52:26 +01009#include <stdbool.h>
Andrew Thoelke167a9352014-06-04 21:10:52 +010010#include <string.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000011
12#include <platform_def.h>
13
14#include <arch.h>
15#include <arch_helpers.h>
Soby Mathewb7e398d2019-07-12 09:23:38 +010016#include <arch_features.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000017#include <bl31/interrupt_mgmt.h>
18#include <common/bl_common.h>
Claus Pedersen885e2682022-09-12 22:42:58 +000019#include <common/debug.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000020#include <context.h>
Zelalem Aweke8b95e842022-01-31 16:59:42 -060021#include <drivers/arm/gicv3.h>
Arvind Ram Prakash721249b2024-08-05 16:11:42 -050022#include <lib/cpus/cpu_ops.h>
23#include <lib/cpus/errata.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000024#include <lib/el3_runtime/context_mgmt.h>
Elizabeth Ho461c0a52023-07-18 14:10:25 +010025#include <lib/el3_runtime/cpu_data.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000026#include <lib/el3_runtime/pubsub_events.h>
27#include <lib/extensions/amu.h>
johpow01744ad972022-01-28 17:06:20 -060028#include <lib/extensions/brbe.h>
Arvind Ram Prakash83271d52024-05-22 15:24:00 -050029#include <lib/extensions/debug_v8p9.h>
Arvind Ram Prakash33e6aaa2024-06-06 11:33:37 -050030#include <lib/extensions/fgt2.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000031#include <lib/extensions/mpam.h>
Boyan Karatotevc73686a2023-02-15 13:21:50 +000032#include <lib/extensions/pmuv3.h>
johpow01dc78e622021-07-08 14:14:00 -050033#include <lib/extensions/sme.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000034#include <lib/extensions/spe.h>
35#include <lib/extensions/sve.h>
Manish V Badarkhed4582d32021-06-29 11:44:20 +010036#include <lib/extensions/sys_reg_trace.h>
Jayanth Dodderi Chidanandf4303d02024-09-02 20:55:13 +010037#include <lib/extensions/tcr2.h>
Manish V Badarkhe813524e2021-07-02 09:10:56 +010038#include <lib/extensions/trbe.h>
Manish V Badarkhe8fcd3d92021-07-08 09:33:18 +010039#include <lib/extensions/trf.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000040#include <lib/utils.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000041
Jayanth Dodderi Chidanand781d07a2022-03-28 15:28:55 +010042#if ENABLE_FEAT_TWED
43/* Make sure delay value fits within the range(0-15) */
44CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check);
45#endif /* ENABLE_FEAT_TWED */
Achin Gupta7aea9082014-02-01 07:51:28 +000046
Elizabeth Ho461c0a52023-07-18 14:10:25 +010047per_world_context_t per_world_context[CPU_DATA_CONTEXT_NUM];
48static bool has_secure_perworld_init;
49
Jayanth Dodderi Chidanand123002f2024-06-18 15:22:54 +010050static void manage_extensions_common(cpu_context_t *ctx);
Boyan Karatotev24a70732023-03-08 11:56:49 +000051static void manage_extensions_nonsecure(cpu_context_t *ctx);
Jayanth Dodderi Chidanand781d07a2022-03-28 15:28:55 +010052static void manage_extensions_secure(cpu_context_t *ctx);
Elizabeth Ho461c0a52023-07-18 14:10:25 +010053static void manage_extensions_secure_per_world(void);
Zelalem Awekeb515f542022-04-08 16:48:05 -050054
Jayanth Dodderi Chidananda0674ab2024-05-07 18:50:57 +010055#if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)))
Zelalem Awekeb515f542022-04-08 16:48:05 -050056static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep)
57{
58 u_register_t sctlr_elx, actlr_elx;
59
60 /*
61 * Initialise SCTLR_EL1 to the reset value corresponding to the target
62 * execution state setting all fields rather than relying on the hw.
63 * Some fields have architecturally UNKNOWN reset values and these are
64 * set to zero.
65 *
66 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
67 *
68 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
69 * required by PSCI specification)
70 */
71 sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
72 if (GET_RW(ep->spsr) == MODE_RW_64) {
73 sctlr_elx |= SCTLR_EL1_RES1;
74 } else {
75 /*
76 * If the target execution state is AArch32 then the following
77 * fields need to be set.
78 *
79 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
80 * instructions are not trapped to EL1.
81 *
82 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
83 * instructions are not trapped to EL1.
84 *
85 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
86 * CP15DMB, CP15DSB, and CP15ISB instructions.
87 */
88 sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
89 | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
90 }
91
Zelalem Awekeb515f542022-04-08 16:48:05 -050092 /*
93 * If workaround of errata 764081 for Cortex-A75 is used then set
94 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
95 */
Sona Mathew7f152ea2024-07-10 18:04:40 -050096 if (errata_a75_764081_applies()) {
97 sctlr_elx |= SCTLR_IESB_BIT;
98 }
Jayanth Dodderi Chidanand59b7c0a2024-06-05 11:13:05 +010099
Zelalem Awekeb515f542022-04-08 16:48:05 -0500100 /* Store the initialised SCTLR_EL1 value in the cpu_context */
Jayanth Dodderi Chidananda0d9a972024-07-30 17:04:23 +0100101 write_ctx_sctlr_el1_reg_errata(ctx, sctlr_elx);
Zelalem Awekeb515f542022-04-08 16:48:05 -0500102
103 /*
104 * Base the context ACTLR_EL1 on the current value, as it is
105 * implementation defined. The context restore process will write
106 * the value from the context to the actual register and can cause
107 * problems for processor cores that don't expect certain bits to
108 * be zero.
109 */
110 actlr_elx = read_actlr_el1();
Jayanth Dodderi Chidanand42e35d22024-04-11 11:09:12 +0100111 write_el1_ctx_common(get_el1_sysregs_ctx(ctx), actlr_el1, actlr_elx);
Zelalem Awekeb515f542022-04-08 16:48:05 -0500112}
Jayanth Dodderi Chidananda0674ab2024-05-07 18:50:57 +0100113#endif /* (IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)) */
Zelalem Awekeb515f542022-04-08 16:48:05 -0500114
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600115/******************************************************************************
116 * This function performs initializations that are specific to SECURE state
117 * and updates the cpu context specified by 'ctx'.
118 *****************************************************************************/
119static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep)
Achin Gupta7aea9082014-02-01 07:51:28 +0000120{
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600121 u_register_t scr_el3;
122 el3_state_t *state;
123
124 state = get_el3state_ctx(ctx);
125 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
126
127#if defined(IMAGE_BL31) && !defined(SPD_spmd)
Achin Gupta7aea9082014-02-01 07:51:28 +0000128 /*
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600129 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
130 * indicated by the interrupt routing model for BL31.
Achin Gupta7aea9082014-02-01 07:51:28 +0000131 */
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600132 scr_el3 |= get_scr_el3_from_routing_model(SECURE);
133#endif
134
Govindraj Rajaef0d0e52024-02-28 14:37:09 -0600135 /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
136 if (is_feat_mte2_supported()) {
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600137 scr_el3 |= SCR_ATA_BIT;
138 }
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600139
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600140 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
141
Zelalem Awekeb515f542022-04-08 16:48:05 -0500142 /*
143 * Initialize EL1 context registers unless SPMC is running
144 * at S-EL2.
145 */
Jayanth Dodderi Chidananda0674ab2024-05-07 18:50:57 +0100146#if (!SPMD_SPM_AT_SEL2)
Zelalem Awekeb515f542022-04-08 16:48:05 -0500147 setup_el1_context(ctx, ep);
148#endif
149
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600150 manage_extensions_secure(ctx);
Elizabeth Ho461c0a52023-07-18 14:10:25 +0100151
152 /**
153 * manage_extensions_secure_per_world api has to be executed once,
154 * as the registers getting initialised, maintain constant value across
155 * all the cpus for the secure world.
156 * Henceforth, this check ensures that the registers are initialised once
157 * and avoids re-initialization from multiple cores.
158 */
159 if (!has_secure_perworld_init) {
160 manage_extensions_secure_per_world();
161 }
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600162}
163
164#if ENABLE_RME
165/******************************************************************************
166 * This function performs initializations that are specific to REALM state
167 * and updates the cpu context specified by 'ctx'.
168 *****************************************************************************/
169static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep)
170{
171 u_register_t scr_el3;
172 el3_state_t *state;
173
174 state = get_el3state_ctx(ctx);
175 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
176
Maksims Svecovs01cf14d2023-02-02 16:10:22 +0000177 scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT;
178
Sona Mathew30019d82023-10-25 16:48:19 -0500179 /* CSV2 version 2 and above */
Andre Przywara7db710f2022-11-17 17:30:43 +0000180 if (is_feat_csv2_2_supported()) {
181 /* Enable access to the SCXTNUM_ELx registers. */
182 scr_el3 |= SCR_EnSCXT_BIT;
183 }
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600184
Javier Almansa Sobrinob17fecd2024-10-28 19:27:49 +0000185 if (is_feat_sctlr2_supported()) {
186 /* Set the SCTLR2En bit in SCR_EL3 to enable access to
187 * SCTLR2_ELx registers.
188 */
189 scr_el3 |= SCR_SCTLR2En_BIT;
190 }
191
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600192 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
193}
194#endif /* ENABLE_RME */
195
196/******************************************************************************
197 * This function performs initializations that are specific to NON-SECURE state
198 * and updates the cpu context specified by 'ctx'.
199 *****************************************************************************/
200static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep)
201{
202 u_register_t scr_el3;
203 el3_state_t *state;
204
205 state = get_el3state_ctx(ctx);
206 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
207
208 /* SCR_NS: Set the NS bit */
209 scr_el3 |= SCR_NS_BIT;
210
Govindraj Rajaef0d0e52024-02-28 14:37:09 -0600211 /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
212 if (is_feat_mte2_supported()) {
213 scr_el3 |= SCR_ATA_BIT;
214 }
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600215
Boyan Karatotevf0c96a22023-04-20 11:00:50 +0100216#if !CTX_INCLUDE_PAUTH_REGS
217 /*
218 * Pointer Authentication feature, if present, is always enabled by default
219 * for Non secure lower exception levels. We do not have an explicit
220 * flag to set it.
221 * CTX_INCLUDE_PAUTH_REGS flag, is explicitly used to enable for lower
222 * exception levels of secure and realm worlds.
223 *
224 * To prevent the leakage between the worlds during world switch,
225 * we enable it only for the non-secure world.
226 *
227 * If the Secure/realm world wants to use pointer authentication,
228 * CTX_INCLUDE_PAUTH_REGS must be explicitly set to 1, in which case
229 * it will be enabled globally for all the contexts.
230 *
231 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
232 * other than EL3
233 *
234 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
235 * than EL3
236 */
237 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
238
239#endif /* CTX_INCLUDE_PAUTH_REGS */
240
Manish Pandey46cc41d2022-10-10 11:43:08 +0100241#if HANDLE_EA_EL3_FIRST_NS
242 /* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */
243 scr_el3 |= SCR_EA_BIT;
244#endif
245
Manish Pandey00e8f792022-09-27 14:30:34 +0100246#if RAS_TRAP_NS_ERR_REC_ACCESS
247 /*
248 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
249 * and RAS ERX registers from EL1 and EL2(from any security state)
250 * are trapped to EL3.
251 * Set here to trap only for NS EL1/EL2
252 *
253 */
254 scr_el3 |= SCR_TERR_BIT;
255#endif
256
Sona Mathew30019d82023-10-25 16:48:19 -0500257 /* CSV2 version 2 and above */
Andre Przywara7db710f2022-11-17 17:30:43 +0000258 if (is_feat_csv2_2_supported()) {
259 /* Enable access to the SCXTNUM_ELx registers. */
260 scr_el3 |= SCR_EnSCXT_BIT;
261 }
Maksims Svecovs01cf14d2023-02-02 16:10:22 +0000262
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600263#ifdef IMAGE_BL31
264 /*
265 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
266 * indicated by the interrupt routing model for BL31.
267 */
268 scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE);
269#endif
Jayanth Dodderi Chidanand6d0433f2024-09-05 22:24:04 +0100270
271 if (is_feat_the_supported()) {
272 /* Set the RCWMASKEn bit in SCR_EL3 to enable access to
273 * RCWMASK_EL1 and RCWSMASK_EL1 registers.
274 */
275 scr_el3 |= SCR_RCWMASKEn_BIT;
276 }
277
Jayanth Dodderi Chidanand4ec4e542024-09-06 13:49:31 +0100278 if (is_feat_sctlr2_supported()) {
279 /* Set the SCTLR2En bit in SCR_EL3 to enable access to
280 * SCTLR2_ELx registers.
281 */
282 scr_el3 |= SCR_SCTLR2En_BIT;
283 }
284
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600285 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
Zelalem Aweke8b95e842022-01-31 16:59:42 -0600286
287 /* Initialize EL2 context registers */
Jayanth Dodderi Chidananda0674ab2024-05-07 18:50:57 +0100288#if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
Zelalem Aweke8b95e842022-01-31 16:59:42 -0600289
290 /*
Jayanth Dodderi Chidanandda1a4592024-03-06 18:46:52 +0000291 * Initialize SCTLR_EL2 context register with reset value.
Zelalem Aweke8b95e842022-01-31 16:59:42 -0600292 */
Jayanth Dodderi Chidanandda1a4592024-03-06 18:46:52 +0000293 write_el2_ctx_common(get_el2_sysregs_ctx(ctx), sctlr_el2, SCTLR_EL2_RES1);
Zelalem Aweke8b95e842022-01-31 16:59:42 -0600294
Juan Pablo Condeddb615b2023-02-22 10:09:52 -0600295 if (is_feat_hcx_supported()) {
296 /*
297 * Initialize register HCRX_EL2 with its init value.
298 * As the value of HCRX_EL2 is UNKNOWN on reset, there is a
299 * chance that this can lead to unexpected behavior in lower
300 * ELs that have not been updated since the introduction of
301 * this feature if not properly initialized, especially when
302 * it comes to those bits that enable/disable traps.
303 */
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +0000304 write_el2_ctx_hcx(get_el2_sysregs_ctx(ctx), hcrx_el2,
Juan Pablo Condeddb615b2023-02-22 10:09:52 -0600305 HCRX_EL2_INIT_VAL);
306 }
Juan Pablo Conde4a530b42023-07-10 16:00:41 -0500307
308 if (is_feat_fgt_supported()) {
309 /*
310 * Initialize HFG*_EL2 registers with a default value so legacy
311 * systems unaware of FEAT_FGT do not get trapped due to their lack
312 * of initialization for this feature.
313 */
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +0000314 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgitr_el2,
Juan Pablo Conde4a530b42023-07-10 16:00:41 -0500315 HFGITR_EL2_INIT_VAL);
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +0000316 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgrtr_el2,
Juan Pablo Conde4a530b42023-07-10 16:00:41 -0500317 HFGRTR_EL2_INIT_VAL);
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +0000318 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgwtr_el2,
Juan Pablo Conde4a530b42023-07-10 16:00:41 -0500319 HFGWTR_EL2_INIT_VAL);
320 }
Jayanth Dodderi Chidananda0674ab2024-05-07 18:50:57 +0100321#else
322 /* Initialize EL1 context registers */
323 setup_el1_context(ctx, ep);
324#endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
Boyan Karatotev24a70732023-03-08 11:56:49 +0000325
326 manage_extensions_nonsecure(ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +0000327}
328
329/*******************************************************************************
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600330 * The following function performs initialization of the cpu_context 'ctx'
331 * for first use that is common to all security states, and sets the
332 * initial entrypoint state as specified by the entry_point_info structure.
Andrew Thoelke167a9352014-06-04 21:10:52 +0100333 *
Paul Beesley8aabea32019-01-11 18:26:51 +0000334 * The EE and ST attributes are used to configure the endianness and secure
Soby Mathew12d0d002015-04-09 13:40:55 +0100335 * timer availability for the new execution context.
Andrew Thoelke167a9352014-06-04 21:10:52 +0100336 ******************************************************************************/
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600337static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
Andrew Thoelke167a9352014-06-04 21:10:52 +0100338{
Louis Mayencourtf1be00d2020-01-24 13:30:28 +0000339 u_register_t scr_el3;
Jayanth Dodderi Chidanand123002f2024-06-18 15:22:54 +0100340 u_register_t mdcr_el3;
Andrew Thoelke167a9352014-06-04 21:10:52 +0100341 el3_state_t *state;
342 gp_regs_t *gp_regs;
Andrew Thoelke167a9352014-06-04 21:10:52 +0100343
Boyan Karatotevf0c96a22023-04-20 11:00:50 +0100344 state = get_el3state_ctx(ctx);
345
Andrew Thoelke167a9352014-06-04 21:10:52 +0100346 /* Clear any residual register values from the context */
Douglas Raillard32f0d3c2017-01-26 15:54:44 +0000347 zeromem(ctx, sizeof(*ctx));
Andrew Thoelke167a9352014-06-04 21:10:52 +0100348
349 /*
Boyan Karatotev5e8cc722023-05-23 12:04:00 +0100350 * The lower-EL context is zeroed so that no stale values leak to a world.
351 * It is assumed that an all-zero lower-EL context is good enough for it
352 * to boot correctly. However, there are very few registers where this
353 * is not true and some values need to be recreated.
354 */
Jayanth Dodderi Chidananda0674ab2024-05-07 18:50:57 +0100355#if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
Boyan Karatotev5e8cc722023-05-23 12:04:00 +0100356 el2_sysregs_t *el2_ctx = get_el2_sysregs_ctx(ctx);
357
358 /*
359 * These bits are set in the gicv3 driver. Losing them (especially the
360 * SRE bit) is problematic for all worlds. Henceforth recreate them.
361 */
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +0000362 u_register_t icc_sre_el2_val = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT |
Boyan Karatotev5e8cc722023-05-23 12:04:00 +0100363 ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT;
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +0000364 write_el2_ctx_common(el2_ctx, icc_sre_el2, icc_sre_el2_val);
Jagdish Gediya0aa32842024-07-17 15:52:08 +0100365
366 /*
367 * The actlr_el2 register can be initialized in platform's reset handler
368 * and it may contain access control bits (e.g. CLUSTERPMUEN bit).
369 */
370 write_el2_ctx_common(el2_ctx, actlr_el2, read_actlr_el2());
Jayanth Dodderi Chidananda0674ab2024-05-07 18:50:57 +0100371#endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
Boyan Karatotev5e8cc722023-05-23 12:04:00 +0100372
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +0100373 /* Start with a clean SCR_EL3 copy as all relevant values are set */
374 scr_el3 = SCR_RESET_VAL;
Zelalem Awekec5ea4f82021-07-09 17:54:30 -0500375
David Cunado18f2efd2017-04-13 22:38:29 +0100376 /*
Boyan Karatotevf0c96a22023-04-20 11:00:50 +0100377 * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at
378 * EL2, EL1 and EL0 are not trapped to EL3.
379 *
380 * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at
381 * EL2, EL1 and EL0 are not trapped to EL3.
382 *
383 * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from
384 * both Security states and both Execution states.
385 *
386 * SCR_EL3.SIF: Set to one to disable secure instruction execution from
387 * Non-secure memory.
388 */
389 scr_el3 &= ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT);
390
391 scr_el3 |= SCR_SIF_BIT;
392
393 /*
David Cunado18f2efd2017-04-13 22:38:29 +0100394 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
395 * Exception level as specified by SPSR.
396 */
Zelalem Awekec5ea4f82021-07-09 17:54:30 -0500397 if (GET_RW(ep->spsr) == MODE_RW_64) {
Andrew Thoelke167a9352014-06-04 21:10:52 +0100398 scr_el3 |= SCR_RW_BIT;
Zelalem Awekec5ea4f82021-07-09 17:54:30 -0500399 }
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600400
David Cunado18f2efd2017-04-13 22:38:29 +0100401 /*
402 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
Zelalem Awekeb515f542022-04-08 16:48:05 -0500403 * Secure timer registers to EL3, from AArch64 state only, if specified
404 * by the entrypoint attributes. If SEL2 is present and enabled, the ST
405 * bit always behaves as 1 (i.e. secure physical timer register access
406 * is not trapped)
David Cunado18f2efd2017-04-13 22:38:29 +0100407 */
Zelalem Awekec5ea4f82021-07-09 17:54:30 -0500408 if (EP_GET_ST(ep->h.attr) != 0U) {
Andrew Thoelke167a9352014-06-04 21:10:52 +0100409 scr_el3 |= SCR_ST_BIT;
Zelalem Awekec5ea4f82021-07-09 17:54:30 -0500410 }
Andrew Thoelke167a9352014-06-04 21:10:52 +0100411
johpow01cb4ec472021-08-04 19:38:18 -0500412 /*
413 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting
414 * SCR_EL3.HXEn.
415 */
Andre Przywarac5a3ebb2022-11-15 11:45:19 +0000416 if (is_feat_hcx_supported()) {
417 scr_el3 |= SCR_HXEn_BIT;
418 }
johpow01cb4ec472021-08-04 19:38:18 -0500419
Juan Pablo Condeff86e0b2022-07-12 16:40:29 -0400420 /*
421 * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS
422 * registers are trapped to EL3.
423 */
424#if ENABLE_FEAT_RNG_TRAP
425 scr_el3 |= SCR_TRNDR_BIT;
426#endif
427
Jeenu Viswambharan1a7c1cf2017-12-08 12:13:51 +0000428#if FAULT_INJECTION_SUPPORT
429 /* Enable fault injection from lower ELs */
430 scr_el3 |= SCR_FIEN_BIT;
431#endif
432
Boyan Karatotevf0c96a22023-04-20 11:00:50 +0100433#if CTX_INCLUDE_PAUTH_REGS
434 /*
435 * Enable Pointer Authentication globally for all the worlds.
436 *
437 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
438 * other than EL3
439 *
440 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
441 * than EL3
442 */
443 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
444#endif /* CTX_INCLUDE_PAUTH_REGS */
445
Antonio Nino Diaz52839622019-01-31 11:58:00 +0000446 /*
Mark Brownd3331602023-03-14 20:13:03 +0000447 * SCR_EL3.TCR2EN: Enable access to TCR2_ELx for AArch64 if present.
448 */
449 if (is_feat_tcr2_supported() && (GET_RW(ep->spsr) == MODE_RW_64)) {
450 scr_el3 |= SCR_TCR2EN_BIT;
451 }
452
453 /*
Mark Brown062b6c62023-03-14 20:48:43 +0000454 * SCR_EL3.PIEN: Enable permission indirection and overlay
455 * registers for AArch64 if present.
456 */
457 if (is_feat_sxpie_supported() || is_feat_sxpoe_supported()) {
458 scr_el3 |= SCR_PIEN_BIT;
459 }
460
461 /*
Mark Brown688ab572023-03-14 21:33:04 +0000462 * SCR_EL3.GCSEn: Enable GCS registers for AArch64 if present.
463 */
464 if ((is_feat_gcs_supported()) && (GET_RW(ep->spsr) == MODE_RW_64)) {
465 scr_el3 |= SCR_GCSEn_BIT;
466 }
467
468 /*
David Cunado18f2efd2017-04-13 22:38:29 +0100469 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
470 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
471 * next mode is Hyp.
Jimmy Brisson110ee432020-04-16 10:47:56 -0500472 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
473 * same conditions as HVC instructions and when the processor supports
474 * ARMv8.6-FGT.
Jimmy Brisson29d0ee52020-04-16 10:48:02 -0500475 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
476 * CNTPOFF_EL2 register under the same conditions as HVC instructions
477 * and when the processor supports ECV.
Andrew Thoelke167a9352014-06-04 21:10:52 +0100478 */
Antonio Nino Diaza0fee742018-10-31 15:25:35 +0000479 if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
480 || ((GET_RW(ep->spsr) != MODE_RW_64)
481 && (GET_M32(ep->spsr) == MODE32_hyp))) {
Andrew Thoelke167a9352014-06-04 21:10:52 +0100482 scr_el3 |= SCR_HCE_BIT;
Jimmy Brisson110ee432020-04-16 10:47:56 -0500483
Andre Przywarace485952022-11-10 14:28:01 +0000484 if (is_feat_fgt_supported()) {
Jimmy Brisson110ee432020-04-16 10:47:56 -0500485 scr_el3 |= SCR_FGTEN_BIT;
486 }
Jimmy Brisson29d0ee52020-04-16 10:48:02 -0500487
Andre Przywarab8f03d22022-11-17 17:30:43 +0000488 if (is_feat_ecv_supported()) {
Jimmy Brisson29d0ee52020-04-16 10:48:02 -0500489 scr_el3 |= SCR_ECVEN_BIT;
490 }
Andrew Thoelke167a9352014-06-04 21:10:52 +0100491 }
492
johpow016cac7242020-04-22 14:05:13 -0500493 /* Enable WFE trap delay in SCR_EL3 if supported and configured */
Andre Przywara1223d2a2023-01-27 12:25:49 +0000494 if (is_feat_twed_supported()) {
495 /* Set delay in SCR_EL3 */
496 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
497 scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK)
498 << SCR_TWEDEL_SHIFT);
johpow016cac7242020-04-22 14:05:13 -0500499
Andre Przywara1223d2a2023-01-27 12:25:49 +0000500 /* Enable WFE delay */
501 scr_el3 |= SCR_TWEDEn_BIT;
502 }
johpow016cac7242020-04-22 14:05:13 -0500503
Jayanth Dodderi Chidanand9f4b6252023-09-22 15:30:13 +0100504#if IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2
505 /* Enable S-EL2 if FEAT_SEL2 is implemented for all the contexts. */
506 if (is_feat_sel2_supported()) {
507 scr_el3 |= SCR_EEL2_BIT;
508 }
509#endif /* (IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2) */
510
David Cunado18f2efd2017-04-13 22:38:29 +0100511 /*
Alexei Fedorove290a8f2019-08-13 15:17:53 +0100512 * Populate EL3 state so that we've the right context
513 * before doing ERET
514 */
Andrew Thoelke167a9352014-06-04 21:10:52 +0100515 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
516 write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
517 write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
518
Jayanth Dodderi Chidanand123002f2024-06-18 15:22:54 +0100519 /* Start with a clean MDCR_EL3 copy as all relevant values are set */
520 mdcr_el3 = MDCR_EL3_RESET_VAL;
521
522 /* ---------------------------------------------------------------------
523 * Initialise MDCR_EL3, setting all fields rather than relying on hw.
524 * Some fields are architecturally UNKNOWN on reset.
525 *
526 * MDCR_EL3.SDD: Set to one to disable AArch64 Secure self-hosted debug.
527 * Debug exceptions, other than Breakpoint Instruction exceptions, are
528 * disabled from all ELs in Secure state.
529 *
530 * MDCR_EL3.SPD32: Set to 0b10 to disable AArch32 Secure self-hosted
531 * privileged debug from S-EL1.
532 *
533 * MDCR_EL3.TDOSA: Set to zero so that EL2 and EL2 System register
534 * access to the powerdown debug registers do not trap to EL3.
535 *
536 * MDCR_EL3.TDA: Set to zero to allow EL0, EL1 and EL2 access to the
537 * debug registers, other than those registers that are controlled by
538 * MDCR_EL3.TDOSA.
539 */
540 mdcr_el3 |= ((MDCR_SDD_BIT | MDCR_SPD32(MDCR_SPD32_DISABLE))
541 & ~(MDCR_TDA_BIT | MDCR_TDOSA_BIT)) ;
542 write_ctx_reg(state, CTX_MDCR_EL3, mdcr_el3);
543
544 /*
545 * Configure MDCR_EL3 register as applicable for each world
546 * (NS/Secure/Realm) context.
547 */
548 manage_extensions_common(ctx);
549
Andrew Thoelke167a9352014-06-04 21:10:52 +0100550 /*
551 * Store the X0-X7 value from the entrypoint into the context
552 * Use memcpy as we are in control of the layout of the structures
553 */
554 gp_regs = get_gpregs_ctx(ctx);
555 memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
556}
557
558/*******************************************************************************
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600559 * Context management library initialization routine. This library is used by
560 * runtime services to share pointers to 'cpu_context' structures for secure
561 * non-secure and realm states. Management of the structures and their associated
562 * memory is not done by the context management library e.g. the PSCI service
563 * manages the cpu context used for entry from and exit to the non-secure state.
564 * The Secure payload dispatcher service manages the context(s) corresponding to
565 * the secure state. It also uses this library to get access to the non-secure
566 * state cpu context pointers.
567 * Lastly, this library provides the API to make SP_EL3 point to the cpu context
568 * which will be used for programming an entry into a lower EL. The same context
569 * will be used to save state upon exception entry from that EL.
570 ******************************************************************************/
571void __init cm_init(void)
572{
573 /*
Elyes Haouas1b491ee2023-02-13 09:14:48 +0100574 * The context management library has only global data to initialize, but
Zelalem Aweke2bbad1d2022-01-05 17:12:24 -0600575 * that will be done when the BSS is zeroed out.
576 */
577}
578
579/*******************************************************************************
580 * This is the high-level function used to initialize the cpu_context 'ctx' for
581 * first use. It performs initializations that are common to all security states
582 * and initializations specific to the security state specified in 'ep'
583 ******************************************************************************/
584void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
585{
586 unsigned int security_state;
587
588 assert(ctx != NULL);
589
590 /*
591 * Perform initializations that are common
592 * to all security states
593 */
594 setup_context_common(ctx, ep);
595
596 security_state = GET_SECURITY_STATE(ep->h.attr);
597
598 /* Perform security state specific initializations */
599 switch (security_state) {
600 case SECURE:
601 setup_secure_context(ctx, ep);
602 break;
603#if ENABLE_RME
604 case REALM:
605 setup_realm_context(ctx, ep);
606 break;
607#endif
608 case NON_SECURE:
609 setup_ns_context(ctx, ep);
610 break;
611 default:
612 ERROR("Invalid security state\n");
613 panic();
614 break;
615 }
616}
617
618/*******************************************************************************
Boyan Karatotev24a70732023-03-08 11:56:49 +0000619 * Enable architecture extensions for EL3 execution. This function only updates
620 * registers in-place which are expected to either never change or be
621 * overwritten by el3_exit.
622 ******************************************************************************/
623#if IMAGE_BL31
624void cm_manage_extensions_el3(void)
625{
Boyan Karatotev4085a022023-03-27 17:02:43 +0100626 if (is_feat_amu_supported()) {
627 amu_init_el3();
628 }
629
Boyan Karatotev60d330d2023-02-16 15:12:45 +0000630 if (is_feat_sme_supported()) {
631 sme_init_el3();
632 }
633
Boyan Karatotev60d330d2023-02-16 15:12:45 +0000634 pmuv3_init_el3();
Boyan Karatotev24a70732023-03-08 11:56:49 +0000635}
636#endif /* IMAGE_BL31 */
637
Jayanth Dodderi Chidanand4087ed62023-12-11 11:22:02 +0000638/******************************************************************************
639 * Function to initialise the registers with the RESET values in the context
640 * memory, which are maintained per world.
641 ******************************************************************************/
642#if IMAGE_BL31
643void cm_el3_arch_init_per_world(per_world_context_t *per_world_ctx)
644{
645 /*
646 * Initialise CPTR_EL3, setting all fields rather than relying on hw.
647 *
648 * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers
649 * by Advanced SIMD, floating-point or SVE instructions (if
650 * implemented) do not trap to EL3.
651 *
652 * CPTR_EL3.TCPAC: Set to zero so that accesses to CPACR_EL1,
653 * CPTR_EL2,CPACR, or HCPTR do not trap to EL3.
654 */
655 uint64_t cptr_el3 = CPTR_EL3_RESET_VAL & ~(TCPAC_BIT | TFP_BIT);
Arvind Ram Prakashac4f6aa2023-11-08 12:28:30 -0600656
Jayanth Dodderi Chidanand4087ed62023-12-11 11:22:02 +0000657 per_world_ctx->ctx_cptr_el3 = cptr_el3;
Arvind Ram Prakashac4f6aa2023-11-08 12:28:30 -0600658
659 /*
660 * Initialize MPAM3_EL3 to its default reset value
661 *
662 * MPAM3_EL3_RESET_VAL sets the MPAM3_EL3.TRAPLOWER bit that forces
663 * all lower ELn MPAM3_EL3 register access to, trap to EL3
664 */
665
666 per_world_ctx->ctx_mpam3_el3 = MPAM3_EL3_RESET_VAL;
Jayanth Dodderi Chidanand4087ed62023-12-11 11:22:02 +0000667}
668#endif /* IMAGE_BL31 */
669
Boyan Karatotev24a70732023-03-08 11:56:49 +0000670/*******************************************************************************
Elizabeth Ho461c0a52023-07-18 14:10:25 +0100671 * Initialise per_world_context for Non-Secure world.
672 * This function enables the architecture extensions, which have same value
673 * across the cores for the non-secure world.
674 ******************************************************************************/
675#if IMAGE_BL31
676void manage_extensions_nonsecure_per_world(void)
677{
Jayanth Dodderi Chidanand4087ed62023-12-11 11:22:02 +0000678 cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_NS]);
679
Elizabeth Ho461c0a52023-07-18 14:10:25 +0100680 if (is_feat_sme_supported()) {
681 sme_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
682 }
683
684 if (is_feat_sve_supported()) {
685 sve_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
686 }
687
688 if (is_feat_amu_supported()) {
689 amu_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
690 }
691
692 if (is_feat_sys_reg_trace_supported()) {
693 sys_reg_trace_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
694 }
Arvind Ram Prakashac4f6aa2023-11-08 12:28:30 -0600695
696 if (is_feat_mpam_supported()) {
697 mpam_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
698 }
Elizabeth Ho461c0a52023-07-18 14:10:25 +0100699}
700#endif /* IMAGE_BL31 */
701
702/*******************************************************************************
703 * Initialise per_world_context for Secure world.
704 * This function enables the architecture extensions, which have same value
705 * across the cores for the secure world.
706 ******************************************************************************/
Elizabeth Ho461c0a52023-07-18 14:10:25 +0100707static void manage_extensions_secure_per_world(void)
708{
709#if IMAGE_BL31
Jayanth Dodderi Chidanand4087ed62023-12-11 11:22:02 +0000710 cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
711
Elizabeth Ho461c0a52023-07-18 14:10:25 +0100712 if (is_feat_sme_supported()) {
713
714 if (ENABLE_SME_FOR_SWD) {
715 /*
716 * Enable SME, SVE, FPU/SIMD in secure context, SPM must ensure
717 * SME, SVE, and FPU/SIMD context properly managed.
718 */
719 sme_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
720 } else {
721 /*
722 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
723 * world can safely use the associated registers.
724 */
725 sme_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
726 }
727 }
728 if (is_feat_sve_supported()) {
729 if (ENABLE_SVE_FOR_SWD) {
730 /*
731 * Enable SVE and FPU in secure context, SPM must ensure
732 * that the SVE and FPU register contexts are properly managed.
733 */
734 sve_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
735 } else {
736 /*
737 * Disable SVE and FPU in secure context so non-secure world
738 * can safely use them.
739 */
740 sve_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
741 }
742 }
743
744 /* NS can access this but Secure shouldn't */
745 if (is_feat_sys_reg_trace_supported()) {
746 sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
747 }
748
749 has_secure_perworld_init = true;
750#endif /* IMAGE_BL31 */
751}
752
753/*******************************************************************************
Jayanth Dodderi Chidanand123002f2024-06-18 15:22:54 +0100754 * Enable architecture extensions on first entry to Non-secure world only
755 * and disable for secure world.
756 *
757 * NOTE: Arch features which have been provided with the capability of getting
758 * enabled only for non-secure world and being disabled for secure world are
759 * grouped here, as the MDCR_EL3 context value remains same across the worlds.
760 ******************************************************************************/
761static void manage_extensions_common(cpu_context_t *ctx)
762{
763#if IMAGE_BL31
764 if (is_feat_spe_supported()) {
765 /*
766 * Enable FEAT_SPE for Non-Secure and prohibit for Secure state.
767 */
768 spe_enable(ctx);
769 }
770
771 if (is_feat_trbe_supported()) {
772 /*
Manish Pandeya822a222024-07-16 21:47:59 +0100773 * Enable FEAT_TRBE for Non-Secure and prohibit for Secure and
Jayanth Dodderi Chidanand123002f2024-06-18 15:22:54 +0100774 * Realm state.
775 */
776 trbe_enable(ctx);
777 }
778
779 if (is_feat_trf_supported()) {
780 /*
Manish Pandeya822a222024-07-16 21:47:59 +0100781 * Enable FEAT_TRF for Non-Secure and prohibit for Secure state.
Jayanth Dodderi Chidanand123002f2024-06-18 15:22:54 +0100782 */
783 trf_enable(ctx);
784 }
Jayanth Dodderi Chidanand123002f2024-06-18 15:22:54 +0100785#endif /* IMAGE_BL31 */
786}
787
788/*******************************************************************************
Boyan Karatotev24a70732023-03-08 11:56:49 +0000789 * Enable architecture extensions on first entry to Non-secure world.
790 ******************************************************************************/
791static void manage_extensions_nonsecure(cpu_context_t *ctx)
792{
793#if IMAGE_BL31
Boyan Karatotev4085a022023-03-27 17:02:43 +0100794 if (is_feat_amu_supported()) {
795 amu_enable(ctx);
796 }
797
Boyan Karatotev60d330d2023-02-16 15:12:45 +0000798 if (is_feat_sme_supported()) {
799 sme_enable(ctx);
800 }
801
Arvind Ram Prakash33e6aaa2024-06-06 11:33:37 -0500802 if (is_feat_fgt2_supported()) {
803 fgt2_enable(ctx);
804 }
805
Arvind Ram Prakash83271d52024-05-22 15:24:00 -0500806 if (is_feat_debugv8p9_supported()) {
807 debugv8p9_extended_bp_wp_enable(ctx);
808 }
809
Boyan Karatotev9890eab2024-10-18 11:02:54 +0100810 if (is_feat_brbe_supported()) {
811 brbe_enable(ctx);
812 }
813
Boyan Karatotevc73686a2023-02-15 13:21:50 +0000814 pmuv3_enable(ctx);
Boyan Karatotev24a70732023-03-08 11:56:49 +0000815#endif /* IMAGE_BL31 */
816}
817
Boyan Karatotevb48bd792023-03-08 17:04:00 +0000818/* TODO: move to lib/extensions/pauth when it has been ported to FEAT_STATE */
819static __unused void enable_pauth_el2(void)
820{
821 u_register_t hcr_el2 = read_hcr_el2();
822 /*
823 * For Armv8.3 pointer authentication feature, disable traps to EL2 when
824 * accessing key registers or using pointer authentication instructions
825 * from lower ELs.
826 */
827 hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
828
829 write_hcr_el2(hcr_el2);
830}
831
Arvind Ram Prakash183329a2023-08-15 16:28:06 -0500832#if INIT_UNUSED_NS_EL2
Boyan Karatotev24a70732023-03-08 11:56:49 +0000833/*******************************************************************************
834 * Enable architecture extensions in-place at EL2 on first entry to Non-secure
835 * world when EL2 is empty and unused.
836 ******************************************************************************/
837static void manage_extensions_nonsecure_el2_unused(void)
838{
839#if IMAGE_BL31
Boyan Karatotev60d330d2023-02-16 15:12:45 +0000840 if (is_feat_spe_supported()) {
841 spe_init_el2_unused();
842 }
843
Boyan Karatotev4085a022023-03-27 17:02:43 +0100844 if (is_feat_amu_supported()) {
845 amu_init_el2_unused();
846 }
847
Boyan Karatotev60d330d2023-02-16 15:12:45 +0000848 if (is_feat_mpam_supported()) {
849 mpam_init_el2_unused();
850 }
851
852 if (is_feat_trbe_supported()) {
853 trbe_init_el2_unused();
854 }
855
856 if (is_feat_sys_reg_trace_supported()) {
857 sys_reg_trace_init_el2_unused();
858 }
859
860 if (is_feat_trf_supported()) {
861 trf_init_el2_unused();
862 }
863
Boyan Karatotevc73686a2023-02-15 13:21:50 +0000864 pmuv3_init_el2_unused();
Boyan Karatotev60d330d2023-02-16 15:12:45 +0000865
866 if (is_feat_sve_supported()) {
867 sve_init_el2_unused();
868 }
869
870 if (is_feat_sme_supported()) {
871 sme_init_el2_unused();
872 }
Boyan Karatotevb48bd792023-03-08 17:04:00 +0000873
874#if ENABLE_PAUTH
875 enable_pauth_el2();
876#endif /* ENABLE_PAUTH */
Boyan Karatotev24a70732023-03-08 11:56:49 +0000877#endif /* IMAGE_BL31 */
878}
Arvind Ram Prakash183329a2023-08-15 16:28:06 -0500879#endif /* INIT_UNUSED_NS_EL2 */
Boyan Karatotev24a70732023-03-08 11:56:49 +0000880
881/*******************************************************************************
Arunachalam Ganapathy68ac5ed2021-07-08 09:35:57 +0100882 * Enable architecture extensions on first entry to Secure world.
883 ******************************************************************************/
johpow01dc78e622021-07-08 14:14:00 -0500884static void manage_extensions_secure(cpu_context_t *ctx)
Arunachalam Ganapathy68ac5ed2021-07-08 09:35:57 +0100885{
886#if IMAGE_BL31
Boyan Karatotev0d122942023-03-08 16:29:26 +0000887 if (is_feat_sme_supported()) {
888 if (ENABLE_SME_FOR_SWD) {
889 /*
890 * Enable SME, SVE, FPU/SIMD in secure context, secure manager
891 * must ensure SME, SVE, and FPU/SIMD context properly managed.
892 */
Boyan Karatotev60d330d2023-02-16 15:12:45 +0000893 sme_init_el3();
Boyan Karatotev0d122942023-03-08 16:29:26 +0000894 sme_enable(ctx);
895 } else {
896 /*
897 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
898 * world can safely use the associated registers.
899 */
900 sme_disable(ctx);
901 }
902 }
johpow01dc78e622021-07-08 14:14:00 -0500903#endif /* IMAGE_BL31 */
Arunachalam Ganapathy68ac5ed2021-07-08 09:35:57 +0100904}
905
Chris Kaya6b36432024-02-06 15:43:40 +0000906#if !IMAGE_BL1
Arunachalam Ganapathy68ac5ed2021-07-08 09:35:57 +0100907/*******************************************************************************
Soby Mathew12d0d002015-04-09 13:40:55 +0100908 * The following function initializes the cpu_context for a CPU specified by
909 * its `cpu_idx` for first use, and sets the initial entrypoint state as
910 * specified by the entry_point_info structure.
911 ******************************************************************************/
912void cm_init_context_by_index(unsigned int cpu_idx,
913 const entry_point_info_t *ep)
914{
915 cpu_context_t *ctx;
916 ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz1634cae2018-05-22 10:09:10 +0100917 cm_setup_context(ctx, ep);
Soby Mathew12d0d002015-04-09 13:40:55 +0100918}
Chris Kaya6b36432024-02-06 15:43:40 +0000919#endif /* !IMAGE_BL1 */
Soby Mathew12d0d002015-04-09 13:40:55 +0100920
921/*******************************************************************************
922 * The following function initializes the cpu_context for the current CPU
923 * for first use, and sets the initial entrypoint state as specified by the
924 * entry_point_info structure.
925 ******************************************************************************/
926void cm_init_my_context(const entry_point_info_t *ep)
927{
928 cpu_context_t *ctx;
929 ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz1634cae2018-05-22 10:09:10 +0100930 cm_setup_context(ctx, ep);
Soby Mathew12d0d002015-04-09 13:40:55 +0100931}
932
Boyan Karatotevb48bd792023-03-08 17:04:00 +0000933/* EL2 present but unused, need to disable safely. SCTLR_EL2 can be ignored */
Arvind Ram Prakash183329a2023-08-15 16:28:06 -0500934static void init_nonsecure_el2_unused(cpu_context_t *ctx)
Boyan Karatotevb48bd792023-03-08 17:04:00 +0000935{
Arvind Ram Prakash183329a2023-08-15 16:28:06 -0500936#if INIT_UNUSED_NS_EL2
Boyan Karatotevb48bd792023-03-08 17:04:00 +0000937 u_register_t hcr_el2 = HCR_RESET_VAL;
938 u_register_t mdcr_el2;
939 u_register_t scr_el3;
940
941 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
942
943 /* Set EL2 register width: Set HCR_EL2.RW to match SCR_EL3.RW */
944 if ((scr_el3 & SCR_RW_BIT) != 0U) {
945 hcr_el2 |= HCR_RW_BIT;
946 }
947
948 write_hcr_el2(hcr_el2);
949
950 /*
951 * Initialise CPTR_EL2 setting all fields rather than relying on the hw.
952 * All fields have architecturally UNKNOWN reset values.
953 */
954 write_cptr_el2(CPTR_EL2_RESET_VAL);
955
956 /*
957 * Initialise CNTHCTL_EL2. All fields are architecturally UNKNOWN on
958 * reset and are set to zero except for field(s) listed below.
959 *
960 * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to Hyp mode of
961 * Non-secure EL0 and EL1 accesses to the physical timer registers.
962 *
963 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to Hyp mode of
964 * Non-secure EL0 and EL1 accesses to the physical counter registers.
965 */
966 write_cnthctl_el2(CNTHCTL_RESET_VAL | EL1PCEN_BIT | EL1PCTEN_BIT);
967
968 /*
969 * Initialise CNTVOFF_EL2 to zero as it resets to an architecturally
970 * UNKNOWN value.
971 */
972 write_cntvoff_el2(0);
973
974 /*
975 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and MPIDR_EL1
976 * respectively.
977 */
978 write_vpidr_el2(read_midr_el1());
979 write_vmpidr_el2(read_mpidr_el1());
980
981 /*
982 * Initialise VTTBR_EL2. All fields are architecturally UNKNOWN on reset.
983 *
984 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 2 address
985 * translation is disabled, cache maintenance operations depend on the
986 * VMID.
987 *
988 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address translation is
989 * disabled.
990 */
991 write_vttbr_el2(VTTBR_RESET_VAL &
992 ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) |
993 (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
994
995 /*
996 * Initialise MDCR_EL2, setting all fields rather than relying on hw.
997 * Some fields are architecturally UNKNOWN on reset.
998 *
999 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and EL1 System
1000 * register accesses to the Debug ROM registers are not trapped to EL2.
1001 *
1002 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 System register
1003 * accesses to the powerdown debug registers are not trapped to EL2.
1004 *
1005 * MDCR_EL2.TDA: Set to zero so that System register accesses to the
1006 * debug registers do not trap to EL2.
1007 *
1008 * MDCR_EL2.TDE: Set to zero so that debug exceptions are not routed to
1009 * EL2.
1010 */
1011 mdcr_el2 = MDCR_EL2_RESET_VAL &
1012 ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | MDCR_EL2_TDA_BIT |
1013 MDCR_EL2_TDE_BIT);
1014
1015 write_mdcr_el2(mdcr_el2);
1016
1017 /*
1018 * Initialise HSTR_EL2. All fields are architecturally UNKNOWN on reset.
1019 *
1020 * HSTR_EL2.T<n>: Set all these fields to zero so that Non-secure EL0 or
1021 * EL1 accesses to System registers do not trap to EL2.
1022 */
1023 write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
1024
1025 /*
1026 * Initialise CNTHP_CTL_EL2. All fields are architecturally UNKNOWN on
1027 * reset.
1028 *
1029 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 physical timer
1030 * and prevent timer interrupts.
1031 */
1032 write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & ~(CNTHP_CTL_ENABLE_BIT));
1033
1034 manage_extensions_nonsecure_el2_unused();
Arvind Ram Prakash183329a2023-08-15 16:28:06 -05001035#endif /* INIT_UNUSED_NS_EL2 */
Boyan Karatotevb48bd792023-03-08 17:04:00 +00001036}
1037
Soby Mathew12d0d002015-04-09 13:40:55 +01001038/*******************************************************************************
Zelalem Awekec5ea4f82021-07-09 17:54:30 -05001039 * Prepare the CPU system registers for first entry into realm, secure, or
1040 * normal world.
Andrew Thoelke167a9352014-06-04 21:10:52 +01001041 *
1042 * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
1043 * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
1044 * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
1045 * For all entries, the EL1 registers are initialized from the cpu_context
1046 ******************************************************************************/
1047void cm_prepare_el3_exit(uint32_t security_state)
1048{
Jayanth Dodderi Chidanandda1a4592024-03-06 18:46:52 +00001049 u_register_t sctlr_el2, scr_el3;
Andrew Thoelke167a9352014-06-04 21:10:52 +01001050 cpu_context_t *ctx = cm_get_context(security_state);
1051
Antonio Nino Diaza0fee742018-10-31 15:25:35 +00001052 assert(ctx != NULL);
Andrew Thoelke167a9352014-06-04 21:10:52 +01001053
1054 if (security_state == NON_SECURE) {
Juan Pablo Condeddb615b2023-02-22 10:09:52 -06001055 uint64_t el2_implemented = el_implemented(2);
1056
Louis Mayencourtf1be00d2020-01-24 13:30:28 +00001057 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
Antonio Nino Diaza0fee742018-10-31 15:25:35 +00001058 CTX_SCR_EL3);
Juan Pablo Condeddb615b2023-02-22 10:09:52 -06001059
Jayanth Dodderi Chidanandd39b1232024-03-06 13:31:35 +00001060 if (el2_implemented != EL_IMPL_NONE) {
1061
Juan Pablo Condeddb615b2023-02-22 10:09:52 -06001062 /*
1063 * If context is not being used for EL2, initialize
1064 * HCRX_EL2 with its init value here.
1065 */
1066 if (is_feat_hcx_supported()) {
1067 write_hcrx_el2(HCRX_EL2_INIT_VAL);
1068 }
Juan Pablo Conde4a530b42023-07-10 16:00:41 -05001069
1070 /*
1071 * Initialize Fine-grained trap registers introduced
1072 * by FEAT_FGT so all traps are initially disabled when
1073 * switching to EL2 or a lower EL, preventing undesired
1074 * behavior.
1075 */
1076 if (is_feat_fgt_supported()) {
1077 /*
1078 * Initialize HFG*_EL2 registers with a default
1079 * value so legacy systems unaware of FEAT_FGT
1080 * do not get trapped due to their lack of
1081 * initialization for this feature.
1082 */
1083 write_hfgitr_el2(HFGITR_EL2_INIT_VAL);
1084 write_hfgrtr_el2(HFGRTR_EL2_INIT_VAL);
1085 write_hfgwtr_el2(HFGWTR_EL2_INIT_VAL);
1086 }
Juan Pablo Condeddb615b2023-02-22 10:09:52 -06001087
Jayanth Dodderi Chidanandd39b1232024-03-06 13:31:35 +00001088 /* Condition to ensure EL2 is being used. */
1089 if ((scr_el3 & SCR_HCE_BIT) != 0U) {
Jayanth Dodderi Chidanandda1a4592024-03-06 18:46:52 +00001090 /* Initialize SCTLR_EL2 register with reset value. */
1091 sctlr_el2 = SCTLR_EL2_RES1;
Sona Mathew7f152ea2024-07-10 18:04:40 -05001092
Jayanth Dodderi Chidanandd39b1232024-03-06 13:31:35 +00001093 /*
1094 * If workaround of errata 764081 for Cortex-A75
1095 * is used then set SCTLR_EL2.IESB to enable
1096 * Implicit Error Synchronization Barrier.
1097 */
Sona Mathew7f152ea2024-07-10 18:04:40 -05001098 if (errata_a75_764081_applies()) {
1099 sctlr_el2 |= SCTLR_IESB_BIT;
1100 }
1101
Jayanth Dodderi Chidanandda1a4592024-03-06 18:46:52 +00001102 write_sctlr_el2(sctlr_el2);
Jayanth Dodderi Chidanandd39b1232024-03-06 13:31:35 +00001103 } else {
1104 /*
1105 * (scr_el3 & SCR_HCE_BIT==0)
1106 * EL2 implemented but unused.
1107 */
1108 init_nonsecure_el2_unused(ctx);
1109 }
Andrew Thoelke167a9352014-06-04 21:10:52 +01001110 }
1111 }
Jayanth Dodderi Chidananda0674ab2024-05-07 18:50:57 +01001112#if (!CTX_INCLUDE_EL2_REGS)
1113 /* Restore EL1 system registers, only when CTX_INCLUDE_EL2_REGS=0 */
Dimitris Papastamos17b4c0d2017-10-13 15:27:58 +01001114 cm_el1_sysregs_context_restore(security_state);
Jayanth Dodderi Chidananda0674ab2024-05-07 18:50:57 +01001115#endif
Dimitris Papastamos17b4c0d2017-10-13 15:27:58 +01001116 cm_set_next_eret_context(security_state);
Andrew Thoelke167a9352014-06-04 21:10:52 +01001117}
1118
Jayanth Dodderi Chidananda0674ab2024-05-07 18:50:57 +01001119#if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
Andre Przywarabb7b85a2022-11-10 14:40:37 +00001120
1121static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx)
1122{
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +00001123 write_el2_ctx_fgt(ctx, hdfgrtr_el2, read_hdfgrtr_el2());
Andre Przywarade8c4892023-02-15 15:56:15 +00001124 if (is_feat_amu_supported()) {
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +00001125 write_el2_ctx_fgt(ctx, hafgrtr_el2, read_hafgrtr_el2());
Andre Przywarabb7b85a2022-11-10 14:40:37 +00001126 }
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +00001127 write_el2_ctx_fgt(ctx, hdfgwtr_el2, read_hdfgwtr_el2());
1128 write_el2_ctx_fgt(ctx, hfgitr_el2, read_hfgitr_el2());
1129 write_el2_ctx_fgt(ctx, hfgrtr_el2, read_hfgrtr_el2());
1130 write_el2_ctx_fgt(ctx, hfgwtr_el2, read_hfgwtr_el2());
Andre Przywarabb7b85a2022-11-10 14:40:37 +00001131}
1132
1133static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx)
1134{
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +00001135 write_hdfgrtr_el2(read_el2_ctx_fgt(ctx, hdfgrtr_el2));
Andre Przywarade8c4892023-02-15 15:56:15 +00001136 if (is_feat_amu_supported()) {
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +00001137 write_hafgrtr_el2(read_el2_ctx_fgt(ctx, hafgrtr_el2));
Andre Przywarabb7b85a2022-11-10 14:40:37 +00001138 }
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +00001139 write_hdfgwtr_el2(read_el2_ctx_fgt(ctx, hdfgwtr_el2));
1140 write_hfgitr_el2(read_el2_ctx_fgt(ctx, hfgitr_el2));
1141 write_hfgrtr_el2(read_el2_ctx_fgt(ctx, hfgrtr_el2));
1142 write_hfgwtr_el2(read_el2_ctx_fgt(ctx, hfgwtr_el2));
Andre Przywarabb7b85a2022-11-10 14:40:37 +00001143}
1144
Arvind Ram Prakash33e6aaa2024-06-06 11:33:37 -05001145static void el2_sysregs_context_save_fgt2(el2_sysregs_t *ctx)
1146{
1147 write_el2_ctx_fgt2(ctx, hdfgrtr2_el2, read_hdfgrtr2_el2());
1148 write_el2_ctx_fgt2(ctx, hdfgwtr2_el2, read_hdfgwtr2_el2());
1149 write_el2_ctx_fgt2(ctx, hfgitr2_el2, read_hfgitr2_el2());
1150 write_el2_ctx_fgt2(ctx, hfgrtr2_el2, read_hfgrtr2_el2());
1151 write_el2_ctx_fgt2(ctx, hfgwtr2_el2, read_hfgwtr2_el2());
1152}
1153
1154static void el2_sysregs_context_restore_fgt2(el2_sysregs_t *ctx)
1155{
1156 write_hdfgrtr2_el2(read_el2_ctx_fgt2(ctx, hdfgrtr2_el2));
1157 write_hdfgwtr2_el2(read_el2_ctx_fgt2(ctx, hdfgwtr2_el2));
1158 write_hfgitr2_el2(read_el2_ctx_fgt2(ctx, hfgitr2_el2));
1159 write_hfgrtr2_el2(read_el2_ctx_fgt2(ctx, hfgrtr2_el2));
1160 write_hfgwtr2_el2(read_el2_ctx_fgt2(ctx, hfgwtr2_el2));
1161}
1162
Jayanth Dodderi Chidanand7d930c72024-05-28 17:44:10 +01001163static void el2_sysregs_context_save_mpam(el2_sysregs_t *ctx)
Andre Przywara9448f2b2022-11-17 16:42:09 +00001164{
1165 u_register_t mpam_idr = read_mpamidr_el1();
1166
Jayanth Dodderi Chidanand7d930c72024-05-28 17:44:10 +01001167 write_el2_ctx_mpam(ctx, mpam2_el2, read_mpam2_el2());
Andre Przywara9448f2b2022-11-17 16:42:09 +00001168
1169 /*
1170 * The context registers that we intend to save would be part of the
1171 * PE's system register frame only if MPAMIDR_EL1.HAS_HCR == 1.
1172 */
1173 if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
1174 return;
1175 }
1176
1177 /*
1178 * MPAMHCR_EL2, MPAMVPMV_EL2 and MPAMVPM0_EL2 are always present if
1179 * MPAMIDR_HAS_HCR_BIT == 1.
1180 */
Jayanth Dodderi Chidanand7d930c72024-05-28 17:44:10 +01001181 write_el2_ctx_mpam(ctx, mpamhcr_el2, read_mpamhcr_el2());
1182 write_el2_ctx_mpam(ctx, mpamvpm0_el2, read_mpamvpm0_el2());
1183 write_el2_ctx_mpam(ctx, mpamvpmv_el2, read_mpamvpmv_el2());
Andre Przywara9448f2b2022-11-17 16:42:09 +00001184
1185 /*
1186 * The number of MPAMVPM registers is implementation defined, their
1187 * number is stored in the MPAMIDR_EL1 register.
1188 */
1189 switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
1190 case 7:
Jayanth Dodderi Chidanand7d930c72024-05-28 17:44:10 +01001191 write_el2_ctx_mpam(ctx, mpamvpm7_el2, read_mpamvpm7_el2());
Andre Przywara9448f2b2022-11-17 16:42:09 +00001192 __fallthrough;
1193 case 6:
Jayanth Dodderi Chidanand7d930c72024-05-28 17:44:10 +01001194 write_el2_ctx_mpam(ctx, mpamvpm6_el2, read_mpamvpm6_el2());
Andre Przywara9448f2b2022-11-17 16:42:09 +00001195 __fallthrough;
1196 case 5:
Jayanth Dodderi Chidanand7d930c72024-05-28 17:44:10 +01001197 write_el2_ctx_mpam(ctx, mpamvpm5_el2, read_mpamvpm5_el2());
Andre Przywara9448f2b2022-11-17 16:42:09 +00001198 __fallthrough;
1199 case 4:
Jayanth Dodderi Chidanand7d930c72024-05-28 17:44:10 +01001200 write_el2_ctx_mpam(ctx, mpamvpm4_el2, read_mpamvpm4_el2());
Andre Przywara9448f2b2022-11-17 16:42:09 +00001201 __fallthrough;
1202 case 3:
Jayanth Dodderi Chidanand7d930c72024-05-28 17:44:10 +01001203 write_el2_ctx_mpam(ctx, mpamvpm3_el2, read_mpamvpm3_el2());
Andre Przywara9448f2b2022-11-17 16:42:09 +00001204 __fallthrough;
1205 case 2:
Jayanth Dodderi Chidanand7d930c72024-05-28 17:44:10 +01001206 write_el2_ctx_mpam(ctx, mpamvpm2_el2, read_mpamvpm2_el2());
Andre Przywara9448f2b2022-11-17 16:42:09 +00001207 __fallthrough;
1208 case 1:
Jayanth Dodderi Chidanand7d930c72024-05-28 17:44:10 +01001209 write_el2_ctx_mpam(ctx, mpamvpm1_el2, read_mpamvpm1_el2());
Andre Przywara9448f2b2022-11-17 16:42:09 +00001210 break;
1211 }
1212}
1213
Jayanth Dodderi Chidanand7d930c72024-05-28 17:44:10 +01001214static void el2_sysregs_context_restore_mpam(el2_sysregs_t *ctx)
Andre Przywara9448f2b2022-11-17 16:42:09 +00001215{
1216 u_register_t mpam_idr = read_mpamidr_el1();
1217
Jayanth Dodderi Chidanand7d930c72024-05-28 17:44:10 +01001218 write_mpam2_el2(read_el2_ctx_mpam(ctx, mpam2_el2));
Andre Przywara9448f2b2022-11-17 16:42:09 +00001219
1220 if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
1221 return;
1222 }
1223
Jayanth Dodderi Chidanand7d930c72024-05-28 17:44:10 +01001224 write_mpamhcr_el2(read_el2_ctx_mpam(ctx, mpamhcr_el2));
1225 write_mpamvpm0_el2(read_el2_ctx_mpam(ctx, mpamvpm0_el2));
1226 write_mpamvpmv_el2(read_el2_ctx_mpam(ctx, mpamvpmv_el2));
Andre Przywara9448f2b2022-11-17 16:42:09 +00001227
1228 switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
1229 case 7:
Jayanth Dodderi Chidanand7d930c72024-05-28 17:44:10 +01001230 write_mpamvpm7_el2(read_el2_ctx_mpam(ctx, mpamvpm7_el2));
Andre Przywara9448f2b2022-11-17 16:42:09 +00001231 __fallthrough;
1232 case 6:
Jayanth Dodderi Chidanand7d930c72024-05-28 17:44:10 +01001233 write_mpamvpm6_el2(read_el2_ctx_mpam(ctx, mpamvpm6_el2));
Andre Przywara9448f2b2022-11-17 16:42:09 +00001234 __fallthrough;
1235 case 5:
Jayanth Dodderi Chidanand7d930c72024-05-28 17:44:10 +01001236 write_mpamvpm5_el2(read_el2_ctx_mpam(ctx, mpamvpm5_el2));
Andre Przywara9448f2b2022-11-17 16:42:09 +00001237 __fallthrough;
1238 case 4:
Jayanth Dodderi Chidanand7d930c72024-05-28 17:44:10 +01001239 write_mpamvpm4_el2(read_el2_ctx_mpam(ctx, mpamvpm4_el2));
Andre Przywara9448f2b2022-11-17 16:42:09 +00001240 __fallthrough;
1241 case 3:
Jayanth Dodderi Chidanand7d930c72024-05-28 17:44:10 +01001242 write_mpamvpm3_el2(read_el2_ctx_mpam(ctx, mpamvpm3_el2));
Andre Przywara9448f2b2022-11-17 16:42:09 +00001243 __fallthrough;
1244 case 2:
Jayanth Dodderi Chidanand7d930c72024-05-28 17:44:10 +01001245 write_mpamvpm2_el2(read_el2_ctx_mpam(ctx, mpamvpm2_el2));
Andre Przywara9448f2b2022-11-17 16:42:09 +00001246 __fallthrough;
1247 case 1:
Jayanth Dodderi Chidanand7d930c72024-05-28 17:44:10 +01001248 write_mpamvpm1_el2(read_el2_ctx_mpam(ctx, mpamvpm1_el2));
Andre Przywara9448f2b2022-11-17 16:42:09 +00001249 break;
1250 }
1251}
1252
Manish Pandey937d6fd2024-02-05 21:40:21 +00001253/* ---------------------------------------------------------------------------
1254 * The following registers are not added:
1255 * ICH_AP0R<n>_EL2
1256 * ICH_AP1R<n>_EL2
1257 * ICH_LR<n>_EL2
1258 *
1259 * NOTE: For a system with S-EL2 present but not enabled, accessing
1260 * ICC_SRE_EL2 is undefined from EL3. To workaround this change the
1261 * SCR_EL3.NS = 1 before accessing this register.
1262 * ---------------------------------------------------------------------------
1263 */
1264static void el2_sysregs_context_save_gic(el2_sysregs_t *ctx)
1265{
1266#if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +00001267 write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
Manish Pandey937d6fd2024-02-05 21:40:21 +00001268#else
1269 u_register_t scr_el3 = read_scr_el3();
1270 write_scr_el3(scr_el3 | SCR_NS_BIT);
1271 isb();
1272
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +00001273 write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
Manish Pandey937d6fd2024-02-05 21:40:21 +00001274
1275 write_scr_el3(scr_el3);
1276 isb();
Manish Pandey937d6fd2024-02-05 21:40:21 +00001277#endif
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +00001278 write_el2_ctx_common(ctx, ich_hcr_el2, read_ich_hcr_el2());
1279 write_el2_ctx_common(ctx, ich_vmcr_el2, read_ich_vmcr_el2());
Manish Pandey937d6fd2024-02-05 21:40:21 +00001280}
1281
1282static void el2_sysregs_context_restore_gic(el2_sysregs_t *ctx)
1283{
1284#if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +00001285 write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
Manish Pandey937d6fd2024-02-05 21:40:21 +00001286#else
1287 u_register_t scr_el3 = read_scr_el3();
1288 write_scr_el3(scr_el3 | SCR_NS_BIT);
1289 isb();
1290
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +00001291 write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
Manish Pandey937d6fd2024-02-05 21:40:21 +00001292
1293 write_scr_el3(scr_el3);
1294 isb();
1295#endif
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +00001296 write_ich_hcr_el2(read_el2_ctx_common(ctx, ich_hcr_el2));
1297 write_ich_vmcr_el2(read_el2_ctx_common(ctx, ich_vmcr_el2));
Manish Pandey937d6fd2024-02-05 21:40:21 +00001298}
1299
Boyan Karatotevac58e572023-05-15 15:09:16 +01001300/* -----------------------------------------------------
1301 * The following registers are not added:
1302 * AMEVCNTVOFF0<n>_EL2
1303 * AMEVCNTVOFF1<n>_EL2
Boyan Karatotevac58e572023-05-15 15:09:16 +01001304 * -----------------------------------------------------
1305 */
1306static void el2_sysregs_context_save_common(el2_sysregs_t *ctx)
1307{
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +00001308 write_el2_ctx_common(ctx, actlr_el2, read_actlr_el2());
1309 write_el2_ctx_common(ctx, afsr0_el2, read_afsr0_el2());
1310 write_el2_ctx_common(ctx, afsr1_el2, read_afsr1_el2());
1311 write_el2_ctx_common(ctx, amair_el2, read_amair_el2());
1312 write_el2_ctx_common(ctx, cnthctl_el2, read_cnthctl_el2());
1313 write_el2_ctx_common(ctx, cntvoff_el2, read_cntvoff_el2());
1314 write_el2_ctx_common(ctx, cptr_el2, read_cptr_el2());
Boyan Karatotevac58e572023-05-15 15:09:16 +01001315 if (CTX_INCLUDE_AARCH32_REGS) {
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +00001316 write_el2_ctx_common(ctx, dbgvcr32_el2, read_dbgvcr32_el2());
Boyan Karatotevac58e572023-05-15 15:09:16 +01001317 }
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +00001318 write_el2_ctx_common(ctx, elr_el2, read_elr_el2());
1319 write_el2_ctx_common(ctx, esr_el2, read_esr_el2());
1320 write_el2_ctx_common(ctx, far_el2, read_far_el2());
1321 write_el2_ctx_common(ctx, hacr_el2, read_hacr_el2());
1322 write_el2_ctx_common(ctx, hcr_el2, read_hcr_el2());
1323 write_el2_ctx_common(ctx, hpfar_el2, read_hpfar_el2());
1324 write_el2_ctx_common(ctx, hstr_el2, read_hstr_el2());
1325 write_el2_ctx_common(ctx, mair_el2, read_mair_el2());
1326 write_el2_ctx_common(ctx, mdcr_el2, read_mdcr_el2());
1327 write_el2_ctx_common(ctx, sctlr_el2, read_sctlr_el2());
1328 write_el2_ctx_common(ctx, spsr_el2, read_spsr_el2());
1329 write_el2_ctx_common(ctx, sp_el2, read_sp_el2());
1330 write_el2_ctx_common(ctx, tcr_el2, read_tcr_el2());
1331 write_el2_ctx_common(ctx, tpidr_el2, read_tpidr_el2());
1332 write_el2_ctx_common(ctx, ttbr0_el2, read_ttbr0_el2());
1333 write_el2_ctx_common(ctx, vbar_el2, read_vbar_el2());
1334 write_el2_ctx_common(ctx, vmpidr_el2, read_vmpidr_el2());
1335 write_el2_ctx_common(ctx, vpidr_el2, read_vpidr_el2());
1336 write_el2_ctx_common(ctx, vtcr_el2, read_vtcr_el2());
1337 write_el2_ctx_common(ctx, vttbr_el2, read_vttbr_el2());
Boyan Karatotevac58e572023-05-15 15:09:16 +01001338}
1339
1340static void el2_sysregs_context_restore_common(el2_sysregs_t *ctx)
1341{
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +00001342 write_actlr_el2(read_el2_ctx_common(ctx, actlr_el2));
1343 write_afsr0_el2(read_el2_ctx_common(ctx, afsr0_el2));
1344 write_afsr1_el2(read_el2_ctx_common(ctx, afsr1_el2));
1345 write_amair_el2(read_el2_ctx_common(ctx, amair_el2));
1346 write_cnthctl_el2(read_el2_ctx_common(ctx, cnthctl_el2));
1347 write_cntvoff_el2(read_el2_ctx_common(ctx, cntvoff_el2));
1348 write_cptr_el2(read_el2_ctx_common(ctx, cptr_el2));
Boyan Karatotevac58e572023-05-15 15:09:16 +01001349 if (CTX_INCLUDE_AARCH32_REGS) {
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +00001350 write_dbgvcr32_el2(read_el2_ctx_common(ctx, dbgvcr32_el2));
Boyan Karatotevac58e572023-05-15 15:09:16 +01001351 }
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +00001352 write_elr_el2(read_el2_ctx_common(ctx, elr_el2));
1353 write_esr_el2(read_el2_ctx_common(ctx, esr_el2));
1354 write_far_el2(read_el2_ctx_common(ctx, far_el2));
1355 write_hacr_el2(read_el2_ctx_common(ctx, hacr_el2));
1356 write_hcr_el2(read_el2_ctx_common(ctx, hcr_el2));
1357 write_hpfar_el2(read_el2_ctx_common(ctx, hpfar_el2));
1358 write_hstr_el2(read_el2_ctx_common(ctx, hstr_el2));
1359 write_mair_el2(read_el2_ctx_common(ctx, mair_el2));
1360 write_mdcr_el2(read_el2_ctx_common(ctx, mdcr_el2));
1361 write_sctlr_el2(read_el2_ctx_common(ctx, sctlr_el2));
1362 write_spsr_el2(read_el2_ctx_common(ctx, spsr_el2));
1363 write_sp_el2(read_el2_ctx_common(ctx, sp_el2));
1364 write_tcr_el2(read_el2_ctx_common(ctx, tcr_el2));
1365 write_tpidr_el2(read_el2_ctx_common(ctx, tpidr_el2));
1366 write_ttbr0_el2(read_el2_ctx_common(ctx, ttbr0_el2));
1367 write_vbar_el2(read_el2_ctx_common(ctx, vbar_el2));
1368 write_vmpidr_el2(read_el2_ctx_common(ctx, vmpidr_el2));
1369 write_vpidr_el2(read_el2_ctx_common(ctx, vpidr_el2));
1370 write_vtcr_el2(read_el2_ctx_common(ctx, vtcr_el2));
1371 write_vttbr_el2(read_el2_ctx_common(ctx, vttbr_el2));
Boyan Karatotevac58e572023-05-15 15:09:16 +01001372}
1373
Max Shvetsov28f39f02020-02-25 13:56:19 +00001374/*******************************************************************************
1375 * Save EL2 sysreg context
1376 ******************************************************************************/
1377void cm_el2_sysregs_context_save(uint32_t security_state)
1378{
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001379 cpu_context_t *ctx;
1380 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsov28f39f02020-02-25 13:56:19 +00001381
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001382 ctx = cm_get_context(security_state);
1383 assert(ctx != NULL);
Max Shvetsov28f39f02020-02-25 13:56:19 +00001384
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001385 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
Max Shvetsov28f39f02020-02-25 13:56:19 +00001386
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001387 el2_sysregs_context_save_common(el2_sysregs_ctx);
Manish Pandey937d6fd2024-02-05 21:40:21 +00001388 el2_sysregs_context_save_gic(el2_sysregs_ctx);
Govindraj Raja0a33adc2023-12-21 13:57:49 -06001389
Govindraj Rajac2823842024-03-07 14:42:20 -06001390 if (is_feat_mte2_supported()) {
Jayanth Dodderi Chidananda796d5a2024-04-11 14:13:52 +01001391 write_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2, read_tfsr_el2());
Govindraj Raja0a33adc2023-12-21 13:57:49 -06001392 }
Arvind Ram Prakash9acff282023-10-06 14:35:21 -05001393
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001394 if (is_feat_mpam_supported()) {
Jayanth Dodderi Chidanand7d930c72024-05-28 17:44:10 +01001395 el2_sysregs_context_save_mpam(el2_sysregs_ctx);
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001396 }
Andre Przywarabb7b85a2022-11-10 14:40:37 +00001397
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001398 if (is_feat_fgt_supported()) {
1399 el2_sysregs_context_save_fgt(el2_sysregs_ctx);
1400 }
Andre Przywarabb7b85a2022-11-10 14:40:37 +00001401
Arvind Ram Prakash33e6aaa2024-06-06 11:33:37 -05001402 if (is_feat_fgt2_supported()) {
1403 el2_sysregs_context_save_fgt2(el2_sysregs_ctx);
1404 }
1405
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001406 if (is_feat_ecv_v2_supported()) {
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +00001407 write_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2, read_cntpoff_el2());
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001408 }
Andre Przywarab8f03d22022-11-17 17:30:43 +00001409
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001410 if (is_feat_vhe_supported()) {
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +00001411 write_el2_ctx_vhe(el2_sysregs_ctx, contextidr_el2,
1412 read_contextidr_el2());
1413 write_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2, read_ttbr1_el2());
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001414 }
Andre Przywara6503ff22023-01-27 12:25:49 +00001415
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001416 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +00001417 write_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2, read_vdisr_el2());
1418 write_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2, read_vsesr_el2());
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001419 }
Andre Przywarad5384b62023-01-27 14:09:20 +00001420
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001421 if (is_feat_nv2_supported()) {
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +00001422 write_el2_ctx_neve(el2_sysregs_ctx, vncr_el2, read_vncr_el2());
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001423 }
Andre Przywarad5384b62023-01-27 14:09:20 +00001424
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001425 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +00001426 write_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2, read_trfcr_el2());
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001427 }
Andre Przywara7db710f2022-11-17 17:30:43 +00001428
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001429 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +00001430 write_el2_ctx_csv2_2(el2_sysregs_ctx, scxtnum_el2,
1431 read_scxtnum_el2());
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001432 }
Andre Przywara7db710f2022-11-17 17:30:43 +00001433
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001434 if (is_feat_hcx_supported()) {
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +00001435 write_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2, read_hcrx_el2());
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001436 }
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +00001437
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001438 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +00001439 write_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2, read_tcr2_el2());
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001440 }
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +00001441
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001442 if (is_feat_sxpie_supported()) {
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +00001443 write_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2, read_pire0_el2());
1444 write_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2, read_pir_el2());
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001445 }
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +00001446
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001447 if (is_feat_sxpoe_supported()) {
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +00001448 write_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2, read_por_el2());
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001449 }
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +00001450
1451 if (is_feat_s2pie_supported()) {
1452 write_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2, read_s2pir_el2());
1453 }
1454
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001455 if (is_feat_gcs_supported()) {
Madhukar Pappireddy6aae3ac2024-04-01 15:51:44 -05001456 write_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2, read_gcscr_el2());
1457 write_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2, read_gcspr_el2());
Max Shvetsov28f39f02020-02-25 13:56:19 +00001458 }
Jayanth Dodderi Chidanand4ec4e542024-09-06 13:49:31 +01001459
1460 if (is_feat_sctlr2_supported()) {
1461 write_el2_ctx_sctlr2(el2_sysregs_ctx, sctlr2_el2, read_sctlr2_el2());
1462 }
Max Shvetsov28f39f02020-02-25 13:56:19 +00001463}
1464
1465/*******************************************************************************
1466 * Restore EL2 sysreg context
1467 ******************************************************************************/
1468void cm_el2_sysregs_context_restore(uint32_t security_state)
1469{
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001470 cpu_context_t *ctx;
1471 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsov28f39f02020-02-25 13:56:19 +00001472
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001473 ctx = cm_get_context(security_state);
1474 assert(ctx != NULL);
Max Shvetsov28f39f02020-02-25 13:56:19 +00001475
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001476 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
Max Shvetsov28f39f02020-02-25 13:56:19 +00001477
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001478 el2_sysregs_context_restore_common(el2_sysregs_ctx);
Manish Pandey937d6fd2024-02-05 21:40:21 +00001479 el2_sysregs_context_restore_gic(el2_sysregs_ctx);
Govindraj Raja30788a82024-01-25 08:09:39 -06001480
Govindraj Rajac2823842024-03-07 14:42:20 -06001481 if (is_feat_mte2_supported()) {
Jayanth Dodderi Chidananda796d5a2024-04-11 14:13:52 +01001482 write_tfsr_el2(read_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2));
Govindraj Raja30788a82024-01-25 08:09:39 -06001483 }
Arvind Ram Prakash9acff282023-10-06 14:35:21 -05001484
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001485 if (is_feat_mpam_supported()) {
Jayanth Dodderi Chidanand7d930c72024-05-28 17:44:10 +01001486 el2_sysregs_context_restore_mpam(el2_sysregs_ctx);
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001487 }
Andre Przywarabb7b85a2022-11-10 14:40:37 +00001488
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001489 if (is_feat_fgt_supported()) {
1490 el2_sysregs_context_restore_fgt(el2_sysregs_ctx);
1491 }
Andre Przywarabb7b85a2022-11-10 14:40:37 +00001492
Arvind Ram Prakash33e6aaa2024-06-06 11:33:37 -05001493 if (is_feat_fgt2_supported()) {
1494 el2_sysregs_context_restore_fgt2(el2_sysregs_ctx);
1495 }
1496
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001497 if (is_feat_ecv_v2_supported()) {
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +00001498 write_cntpoff_el2(read_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2));
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001499 }
Andre Przywarab8f03d22022-11-17 17:30:43 +00001500
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001501 if (is_feat_vhe_supported()) {
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +00001502 write_contextidr_el2(read_el2_ctx_vhe(el2_sysregs_ctx,
1503 contextidr_el2));
1504 write_ttbr1_el2(read_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2));
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001505 }
Andre Przywara6503ff22023-01-27 12:25:49 +00001506
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001507 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +00001508 write_vdisr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2));
1509 write_vsesr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2));
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001510 }
Andre Przywarad5384b62023-01-27 14:09:20 +00001511
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001512 if (is_feat_nv2_supported()) {
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +00001513 write_vncr_el2(read_el2_ctx_neve(el2_sysregs_ctx, vncr_el2));
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001514 }
Andre Przywara7db710f2022-11-17 17:30:43 +00001515
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +00001516 if (is_feat_trf_supported()) {
1517 write_trfcr_el2(read_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2));
1518 }
1519
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001520 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +00001521 write_scxtnum_el2(read_el2_ctx_csv2_2(el2_sysregs_ctx,
1522 scxtnum_el2));
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001523 }
Andre Przywara7db710f2022-11-17 17:30:43 +00001524
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001525 if (is_feat_hcx_supported()) {
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +00001526 write_hcrx_el2(read_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2));
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001527 }
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +00001528
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001529 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +00001530 write_tcr2_el2(read_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2));
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001531 }
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +00001532
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001533 if (is_feat_sxpie_supported()) {
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +00001534 write_pire0_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2));
1535 write_pir_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2));
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001536 }
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +00001537
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001538 if (is_feat_sxpoe_supported()) {
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +00001539 write_por_el2(read_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2));
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001540 }
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +00001541
1542 if (is_feat_s2pie_supported()) {
1543 write_s2pir_el2(read_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2));
1544 }
1545
Boyan Karatotev5c52d7e2023-05-22 15:53:58 +01001546 if (is_feat_gcs_supported()) {
Jayanth Dodderi Chidanandd6af2342024-01-24 20:05:07 +00001547 write_gcscr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2));
1548 write_gcspr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2));
Max Shvetsov28f39f02020-02-25 13:56:19 +00001549 }
Jayanth Dodderi Chidanand4ec4e542024-09-06 13:49:31 +01001550
1551 if (is_feat_sctlr2_supported()) {
1552 write_sctlr2_el2(read_el2_ctx_sctlr2(el2_sysregs_ctx, sctlr2_el2));
1553 }
Max Shvetsov28f39f02020-02-25 13:56:19 +00001554}
Jayanth Dodderi Chidananda0674ab2024-05-07 18:50:57 +01001555#endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
Max Shvetsov28f39f02020-02-25 13:56:19 +00001556
Manish Pandey2f41c9a2024-07-12 12:40:04 +01001557#if IMAGE_BL31
1558/*********************************************************************************
1559* This function allows Architecture features asymmetry among cores.
1560* TF-A assumes that all the cores in the platform has architecture feature parity
1561* and hence the context is setup on different core (e.g. primary sets up the
1562* context for secondary cores).This assumption may not be true for systems where
1563* cores are not conforming to same Arch version or there is CPU Erratum which
1564* requires certain feature to be be disabled only on a given core.
1565*
1566* This function is called on secondary cores to override any disparity in context
1567* setup by primary, this would be called during warmboot path.
1568*********************************************************************************/
1569void cm_handle_asymmetric_features(void)
1570{
Jayanth Dodderi Chidanandf4303d02024-09-02 20:55:13 +01001571 cpu_context_t *ctx __maybe_unused = cm_get_context(NON_SECURE);
1572
1573 assert(ctx != NULL);
1574
Manish Pandey188f8c42024-07-18 16:27:13 +01001575#if ENABLE_SPE_FOR_NS == FEAT_STATE_CHECK_ASYMMETRIC
Manish Pandey188f8c42024-07-18 16:27:13 +01001576 if (is_feat_spe_supported()) {
Jayanth Dodderi Chidanandf4303d02024-09-02 20:55:13 +01001577 spe_enable(ctx);
Manish Pandey188f8c42024-07-18 16:27:13 +01001578 } else {
Jayanth Dodderi Chidanandf4303d02024-09-02 20:55:13 +01001579 spe_disable(ctx);
Manish Pandey188f8c42024-07-18 16:27:13 +01001580 }
1581#endif
Jayanth Dodderi Chidanandf4303d02024-09-02 20:55:13 +01001582
Arvind Ram Prakash721249b2024-08-05 16:11:42 -05001583#if ERRATA_A520_2938996 || ERRATA_X4_2726228
Arvind Ram Prakash721249b2024-08-05 16:11:42 -05001584 if (check_if_affected_core() == ERRATA_APPLIES) {
1585 if (is_feat_trbe_supported()) {
Jayanth Dodderi Chidanandf4303d02024-09-02 20:55:13 +01001586 trbe_disable(ctx);
Arvind Ram Prakash721249b2024-08-05 16:11:42 -05001587 }
1588 }
1589#endif
Jayanth Dodderi Chidanandf4303d02024-09-02 20:55:13 +01001590
1591#if ENABLE_FEAT_TCR2 == FEAT_STATE_CHECK_ASYMMETRIC
1592 el3_state_t *el3_state = get_el3state_ctx(ctx);
1593 u_register_t spsr = read_ctx_reg(el3_state, CTX_SPSR_EL3);
1594
1595 if (is_feat_tcr2_supported() && (GET_RW(spsr) == MODE_RW_64)) {
1596 tcr2_enable(ctx);
1597 } else {
1598 tcr2_disable(ctx);
1599 }
1600#endif
1601
Manish Pandey2f41c9a2024-07-12 12:40:04 +01001602}
1603#endif
1604
Andrew Thoelke167a9352014-06-04 21:10:52 +01001605/*******************************************************************************
Zelalem Aweke8b95e842022-01-31 16:59:42 -06001606 * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS
1607 * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly
1608 * updating EL1 and EL2 registers. Otherwise, it calls the generic
1609 * cm_prepare_el3_exit function.
1610 ******************************************************************************/
1611void cm_prepare_el3_exit_ns(void)
1612{
Manish Pandey2f41c9a2024-07-12 12:40:04 +01001613#if IMAGE_BL31
1614 /*
1615 * Check and handle Architecture feature asymmetry among cores.
1616 *
1617 * In warmboot path secondary cores context is initialized on core which
1618 * did CPU_ON SMC call, if there is feature asymmetry in these cores handle
1619 * it in this function call.
1620 * For Symmetric cores this is an empty function.
1621 */
1622 cm_handle_asymmetric_features();
1623#endif
1624
Jayanth Dodderi Chidananda0674ab2024-05-07 18:50:57 +01001625#if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
Boyan Karatotev4085a022023-03-27 17:02:43 +01001626#if ENABLE_ASSERTIONS
Zelalem Aweke8b95e842022-01-31 16:59:42 -06001627 cpu_context_t *ctx = cm_get_context(NON_SECURE);
1628 assert(ctx != NULL);
1629
Zelalem Awekeb515f542022-04-08 16:48:05 -05001630 /* Assert that EL2 is used. */
Boyan Karatotev4085a022023-03-27 17:02:43 +01001631 u_register_t scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
Zelalem Awekeb515f542022-04-08 16:48:05 -05001632 assert(((scr_el3 & SCR_HCE_BIT) != 0UL) &&
1633 (el_implemented(2U) != EL_IMPL_NONE));
Boyan Karatotev4085a022023-03-27 17:02:43 +01001634#endif /* ENABLE_ASSERTIONS */
Zelalem Aweke8b95e842022-01-31 16:59:42 -06001635
Jayanth Dodderi Chidananda0674ab2024-05-07 18:50:57 +01001636 /* Restore EL2 sysreg contexts */
Zelalem Aweke8b95e842022-01-31 16:59:42 -06001637 cm_el2_sysregs_context_restore(NON_SECURE);
Zelalem Aweke8b95e842022-01-31 16:59:42 -06001638 cm_set_next_eret_context(NON_SECURE);
1639#else
1640 cm_prepare_el3_exit(NON_SECURE);
Jayanth Dodderi Chidananda0674ab2024-05-07 18:50:57 +01001641#endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
Zelalem Aweke8b95e842022-01-31 16:59:42 -06001642}
1643
Jayanth Dodderi Chidananda0674ab2024-05-07 18:50:57 +01001644#if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)))
1645/*******************************************************************************
1646 * The next set of six functions are used by runtime services to save and restore
1647 * EL1 context on the 'cpu_context' structure for the specified security state.
1648 ******************************************************************************/
Jayanth Dodderi Chidanand59f88822024-01-08 13:14:27 +00001649static void el1_sysregs_context_save(el1_sysregs_t *ctx)
1650{
Jayanth Dodderi Chidanand42e35d22024-04-11 11:09:12 +01001651 write_el1_ctx_common(ctx, spsr_el1, read_spsr_el1());
1652 write_el1_ctx_common(ctx, elr_el1, read_elr_el1());
Jayanth Dodderi Chidanand59f88822024-01-08 13:14:27 +00001653
Jayanth Dodderi Chidanand59b7c0a2024-06-05 11:13:05 +01001654#if (!ERRATA_SPECULATIVE_AT)
Jayanth Dodderi Chidanand42e35d22024-04-11 11:09:12 +01001655 write_el1_ctx_common(ctx, sctlr_el1, read_sctlr_el1());
1656 write_el1_ctx_common(ctx, tcr_el1, read_tcr_el1());
Jayanth Dodderi Chidanand59f88822024-01-08 13:14:27 +00001657#endif /* (!ERRATA_SPECULATIVE_AT) */
1658
Jayanth Dodderi Chidanand42e35d22024-04-11 11:09:12 +01001659 write_el1_ctx_common(ctx, cpacr_el1, read_cpacr_el1());
1660 write_el1_ctx_common(ctx, csselr_el1, read_csselr_el1());
1661 write_el1_ctx_common(ctx, sp_el1, read_sp_el1());
1662 write_el1_ctx_common(ctx, esr_el1, read_esr_el1());
1663 write_el1_ctx_common(ctx, ttbr0_el1, read_ttbr0_el1());
1664 write_el1_ctx_common(ctx, ttbr1_el1, read_ttbr1_el1());
1665 write_el1_ctx_common(ctx, mair_el1, read_mair_el1());
1666 write_el1_ctx_common(ctx, amair_el1, read_amair_el1());
1667 write_el1_ctx_common(ctx, actlr_el1, read_actlr_el1());
1668 write_el1_ctx_common(ctx, tpidr_el1, read_tpidr_el1());
1669 write_el1_ctx_common(ctx, tpidr_el0, read_tpidr_el0());
1670 write_el1_ctx_common(ctx, tpidrro_el0, read_tpidrro_el0());
1671 write_el1_ctx_common(ctx, par_el1, read_par_el1());
1672 write_el1_ctx_common(ctx, far_el1, read_far_el1());
1673 write_el1_ctx_common(ctx, afsr0_el1, read_afsr0_el1());
1674 write_el1_ctx_common(ctx, afsr1_el1, read_afsr1_el1());
1675 write_el1_ctx_common(ctx, contextidr_el1, read_contextidr_el1());
1676 write_el1_ctx_common(ctx, vbar_el1, read_vbar_el1());
1677 write_el1_ctx_common(ctx, mdccint_el1, read_mdccint_el1());
1678 write_el1_ctx_common(ctx, mdscr_el1, read_mdscr_el1());
Jayanth Dodderi Chidanand59f88822024-01-08 13:14:27 +00001679
Jayanth Dodderi Chidanand42e35d22024-04-11 11:09:12 +01001680 if (CTX_INCLUDE_AARCH32_REGS) {
1681 /* Save Aarch32 registers */
1682 write_el1_ctx_aarch32(ctx, spsr_abt, read_spsr_abt());
1683 write_el1_ctx_aarch32(ctx, spsr_und, read_spsr_und());
1684 write_el1_ctx_aarch32(ctx, spsr_irq, read_spsr_irq());
1685 write_el1_ctx_aarch32(ctx, spsr_fiq, read_spsr_fiq());
1686 write_el1_ctx_aarch32(ctx, dacr32_el2, read_dacr32_el2());
1687 write_el1_ctx_aarch32(ctx, ifsr32_el2, read_ifsr32_el2());
1688 }
Jayanth Dodderi Chidanand59f88822024-01-08 13:14:27 +00001689
Jayanth Dodderi Chidanand42e35d22024-04-11 11:09:12 +01001690 if (NS_TIMER_SWITCH) {
1691 /* Save NS Timer registers */
1692 write_el1_ctx_arch_timer(ctx, cntp_ctl_el0, read_cntp_ctl_el0());
1693 write_el1_ctx_arch_timer(ctx, cntp_cval_el0, read_cntp_cval_el0());
1694 write_el1_ctx_arch_timer(ctx, cntv_ctl_el0, read_cntv_ctl_el0());
1695 write_el1_ctx_arch_timer(ctx, cntv_cval_el0, read_cntv_cval_el0());
1696 write_el1_ctx_arch_timer(ctx, cntkctl_el1, read_cntkctl_el1());
1697 }
Jayanth Dodderi Chidanand59f88822024-01-08 13:14:27 +00001698
Jayanth Dodderi Chidanand42e35d22024-04-11 11:09:12 +01001699 if (is_feat_mte2_supported()) {
1700 write_el1_ctx_mte2(ctx, tfsre0_el1, read_tfsre0_el1());
1701 write_el1_ctx_mte2(ctx, tfsr_el1, read_tfsr_el1());
1702 write_el1_ctx_mte2(ctx, rgsr_el1, read_rgsr_el1());
1703 write_el1_ctx_mte2(ctx, gcr_el1, read_gcr_el1());
1704 }
Jayanth Dodderi Chidanand59f88822024-01-08 13:14:27 +00001705
Madhukar Pappireddyed9bb822024-03-25 17:49:00 -05001706 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanand42e35d22024-04-11 11:09:12 +01001707 write_el1_ctx_ras(ctx, disr_el1, read_disr_el1());
Madhukar Pappireddyed9bb822024-03-25 17:49:00 -05001708 }
Madhukar Pappireddyed9bb822024-03-25 17:49:00 -05001709
Madhukar Pappireddyed9bb822024-03-25 17:49:00 -05001710 if (is_feat_s1pie_supported()) {
Jayanth Dodderi Chidanand42e35d22024-04-11 11:09:12 +01001711 write_el1_ctx_s1pie(ctx, pire0_el1, read_pire0_el1());
1712 write_el1_ctx_s1pie(ctx, pir_el1, read_pir_el1());
Madhukar Pappireddyed9bb822024-03-25 17:49:00 -05001713 }
Madhukar Pappireddyed9bb822024-03-25 17:49:00 -05001714
Madhukar Pappireddyed9bb822024-03-25 17:49:00 -05001715 if (is_feat_s1poe_supported()) {
Jayanth Dodderi Chidanand42e35d22024-04-11 11:09:12 +01001716 write_el1_ctx_s1poe(ctx, por_el1, read_por_el1());
Madhukar Pappireddyed9bb822024-03-25 17:49:00 -05001717 }
Madhukar Pappireddyed9bb822024-03-25 17:49:00 -05001718
Madhukar Pappireddyed9bb822024-03-25 17:49:00 -05001719 if (is_feat_s2poe_supported()) {
Jayanth Dodderi Chidanand42e35d22024-04-11 11:09:12 +01001720 write_el1_ctx_s2poe(ctx, s2por_el1, read_s2por_el1());
Madhukar Pappireddyed9bb822024-03-25 17:49:00 -05001721 }
Madhukar Pappireddyed9bb822024-03-25 17:49:00 -05001722
Madhukar Pappireddyed9bb822024-03-25 17:49:00 -05001723 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanand42e35d22024-04-11 11:09:12 +01001724 write_el1_ctx_tcr2(ctx, tcr2_el1, read_tcr2_el1());
Madhukar Pappireddyed9bb822024-03-25 17:49:00 -05001725 }
Madhukar Pappireddyd6c76e62024-04-17 17:07:13 -05001726
Madhukar Pappireddyd6c76e62024-04-17 17:07:13 -05001727 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanand42e35d22024-04-11 11:09:12 +01001728 write_el1_ctx_trf(ctx, trfcr_el1, read_trfcr_el1());
Madhukar Pappireddyd6c76e62024-04-17 17:07:13 -05001729 }
Madhukar Pappireddyd6c76e62024-04-17 17:07:13 -05001730
Madhukar Pappireddyd6c76e62024-04-17 17:07:13 -05001731 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanand42e35d22024-04-11 11:09:12 +01001732 write_el1_ctx_csv2_2(ctx, scxtnum_el0, read_scxtnum_el0());
1733 write_el1_ctx_csv2_2(ctx, scxtnum_el1, read_scxtnum_el1());
Madhukar Pappireddyd6c76e62024-04-17 17:07:13 -05001734 }
Madhukar Pappireddyd6c76e62024-04-17 17:07:13 -05001735
Madhukar Pappireddyd6c76e62024-04-17 17:07:13 -05001736 if (is_feat_gcs_supported()) {
Jayanth Dodderi Chidanand42e35d22024-04-11 11:09:12 +01001737 write_el1_ctx_gcs(ctx, gcscr_el1, read_gcscr_el1());
1738 write_el1_ctx_gcs(ctx, gcscre0_el1, read_gcscre0_el1());
1739 write_el1_ctx_gcs(ctx, gcspr_el1, read_gcspr_el1());
1740 write_el1_ctx_gcs(ctx, gcspr_el0, read_gcspr_el0());
Madhukar Pappireddyd6c76e62024-04-17 17:07:13 -05001741 }
Jayanth Dodderi Chidanand6d0433f2024-09-05 22:24:04 +01001742
1743 if (is_feat_the_supported()) {
1744 write_el1_ctx_the(ctx, rcwmask_el1, read_rcwmask_el1());
1745 write_el1_ctx_the(ctx, rcwsmask_el1, read_rcwsmask_el1());
1746 }
1747
Jayanth Dodderi Chidanand4ec4e542024-09-06 13:49:31 +01001748 if (is_feat_sctlr2_supported()) {
1749 write_el1_ctx_sctlr2(ctx, sctlr2_el1, read_sctlr2_el1());
1750 }
1751
Jayanth Dodderi Chidanand59f88822024-01-08 13:14:27 +00001752}
1753
1754static void el1_sysregs_context_restore(el1_sysregs_t *ctx)
1755{
Jayanth Dodderi Chidanand42e35d22024-04-11 11:09:12 +01001756 write_spsr_el1(read_el1_ctx_common(ctx, spsr_el1));
1757 write_elr_el1(read_el1_ctx_common(ctx, elr_el1));
Jayanth Dodderi Chidanand59f88822024-01-08 13:14:27 +00001758
Jayanth Dodderi Chidanand59b7c0a2024-06-05 11:13:05 +01001759#if (!ERRATA_SPECULATIVE_AT)
Jayanth Dodderi Chidanand42e35d22024-04-11 11:09:12 +01001760 write_sctlr_el1(read_el1_ctx_common(ctx, sctlr_el1));
1761 write_tcr_el1(read_el1_ctx_common(ctx, tcr_el1));
Jayanth Dodderi Chidanand59f88822024-01-08 13:14:27 +00001762#endif /* (!ERRATA_SPECULATIVE_AT) */
1763
Jayanth Dodderi Chidanand42e35d22024-04-11 11:09:12 +01001764 write_cpacr_el1(read_el1_ctx_common(ctx, cpacr_el1));
1765 write_csselr_el1(read_el1_ctx_common(ctx, csselr_el1));
1766 write_sp_el1(read_el1_ctx_common(ctx, sp_el1));
1767 write_esr_el1(read_el1_ctx_common(ctx, esr_el1));
1768 write_ttbr0_el1(read_el1_ctx_common(ctx, ttbr0_el1));
1769 write_ttbr1_el1(read_el1_ctx_common(ctx, ttbr1_el1));
1770 write_mair_el1(read_el1_ctx_common(ctx, mair_el1));
1771 write_amair_el1(read_el1_ctx_common(ctx, amair_el1));
1772 write_actlr_el1(read_el1_ctx_common(ctx, actlr_el1));
1773 write_tpidr_el1(read_el1_ctx_common(ctx, tpidr_el1));
1774 write_tpidr_el0(read_el1_ctx_common(ctx, tpidr_el0));
1775 write_tpidrro_el0(read_el1_ctx_common(ctx, tpidrro_el0));
1776 write_par_el1(read_el1_ctx_common(ctx, par_el1));
1777 write_far_el1(read_el1_ctx_common(ctx, far_el1));
1778 write_afsr0_el1(read_el1_ctx_common(ctx, afsr0_el1));
1779 write_afsr1_el1(read_el1_ctx_common(ctx, afsr1_el1));
1780 write_contextidr_el1(read_el1_ctx_common(ctx, contextidr_el1));
1781 write_vbar_el1(read_el1_ctx_common(ctx, vbar_el1));
1782 write_mdccint_el1(read_el1_ctx_common(ctx, mdccint_el1));
1783 write_mdscr_el1(read_el1_ctx_common(ctx, mdscr_el1));
Jayanth Dodderi Chidanand59f88822024-01-08 13:14:27 +00001784
Jayanth Dodderi Chidanand42e35d22024-04-11 11:09:12 +01001785 if (CTX_INCLUDE_AARCH32_REGS) {
1786 /* Restore Aarch32 registers */
1787 write_spsr_abt(read_el1_ctx_aarch32(ctx, spsr_abt));
1788 write_spsr_und(read_el1_ctx_aarch32(ctx, spsr_und));
1789 write_spsr_irq(read_el1_ctx_aarch32(ctx, spsr_irq));
1790 write_spsr_fiq(read_el1_ctx_aarch32(ctx, spsr_fiq));
1791 write_dacr32_el2(read_el1_ctx_aarch32(ctx, dacr32_el2));
1792 write_ifsr32_el2(read_el1_ctx_aarch32(ctx, ifsr32_el2));
1793 }
Jayanth Dodderi Chidanand59f88822024-01-08 13:14:27 +00001794
Jayanth Dodderi Chidanand42e35d22024-04-11 11:09:12 +01001795 if (NS_TIMER_SWITCH) {
1796 /* Restore NS Timer registers */
1797 write_cntp_ctl_el0(read_el1_ctx_arch_timer(ctx, cntp_ctl_el0));
1798 write_cntp_cval_el0(read_el1_ctx_arch_timer(ctx, cntp_cval_el0));
1799 write_cntv_ctl_el0(read_el1_ctx_arch_timer(ctx, cntv_ctl_el0));
1800 write_cntv_cval_el0(read_el1_ctx_arch_timer(ctx, cntv_cval_el0));
1801 write_cntkctl_el1(read_el1_ctx_arch_timer(ctx, cntkctl_el1));
1802 }
Jayanth Dodderi Chidanand59f88822024-01-08 13:14:27 +00001803
Jayanth Dodderi Chidanand42e35d22024-04-11 11:09:12 +01001804 if (is_feat_mte2_supported()) {
1805 write_tfsre0_el1(read_el1_ctx_mte2(ctx, tfsre0_el1));
1806 write_tfsr_el1(read_el1_ctx_mte2(ctx, tfsr_el1));
1807 write_rgsr_el1(read_el1_ctx_mte2(ctx, rgsr_el1));
1808 write_gcr_el1(read_el1_ctx_mte2(ctx, gcr_el1));
1809 }
Jayanth Dodderi Chidanand59f88822024-01-08 13:14:27 +00001810
Madhukar Pappireddyed9bb822024-03-25 17:49:00 -05001811 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanand42e35d22024-04-11 11:09:12 +01001812 write_disr_el1(read_el1_ctx_ras(ctx, disr_el1));
Madhukar Pappireddyed9bb822024-03-25 17:49:00 -05001813 }
Madhukar Pappireddyed9bb822024-03-25 17:49:00 -05001814
Madhukar Pappireddyed9bb822024-03-25 17:49:00 -05001815 if (is_feat_s1pie_supported()) {
Jayanth Dodderi Chidanand42e35d22024-04-11 11:09:12 +01001816 write_pire0_el1(read_el1_ctx_s1pie(ctx, pire0_el1));
1817 write_pir_el1(read_el1_ctx_s1pie(ctx, pir_el1));
Madhukar Pappireddyed9bb822024-03-25 17:49:00 -05001818 }
Madhukar Pappireddyed9bb822024-03-25 17:49:00 -05001819
Madhukar Pappireddyed9bb822024-03-25 17:49:00 -05001820 if (is_feat_s1poe_supported()) {
Jayanth Dodderi Chidanand42e35d22024-04-11 11:09:12 +01001821 write_por_el1(read_el1_ctx_s1poe(ctx, por_el1));
Madhukar Pappireddyed9bb822024-03-25 17:49:00 -05001822 }
Madhukar Pappireddyed9bb822024-03-25 17:49:00 -05001823
Madhukar Pappireddyed9bb822024-03-25 17:49:00 -05001824 if (is_feat_s2poe_supported()) {
Jayanth Dodderi Chidanand42e35d22024-04-11 11:09:12 +01001825 write_s2por_el1(read_el1_ctx_s2poe(ctx, s2por_el1));
Madhukar Pappireddyed9bb822024-03-25 17:49:00 -05001826 }
Madhukar Pappireddyed9bb822024-03-25 17:49:00 -05001827
Madhukar Pappireddyed9bb822024-03-25 17:49:00 -05001828 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanand42e35d22024-04-11 11:09:12 +01001829 write_tcr2_el1(read_el1_ctx_tcr2(ctx, tcr2_el1));
Madhukar Pappireddyed9bb822024-03-25 17:49:00 -05001830 }
Madhukar Pappireddyd6c76e62024-04-17 17:07:13 -05001831
Madhukar Pappireddyd6c76e62024-04-17 17:07:13 -05001832 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanand42e35d22024-04-11 11:09:12 +01001833 write_trfcr_el1(read_el1_ctx_trf(ctx, trfcr_el1));
Madhukar Pappireddyd6c76e62024-04-17 17:07:13 -05001834 }
Madhukar Pappireddyd6c76e62024-04-17 17:07:13 -05001835
Madhukar Pappireddyd6c76e62024-04-17 17:07:13 -05001836 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanand42e35d22024-04-11 11:09:12 +01001837 write_scxtnum_el0(read_el1_ctx_csv2_2(ctx, scxtnum_el0));
1838 write_scxtnum_el1(read_el1_ctx_csv2_2(ctx, scxtnum_el1));
Madhukar Pappireddyd6c76e62024-04-17 17:07:13 -05001839 }
Madhukar Pappireddyd6c76e62024-04-17 17:07:13 -05001840
Madhukar Pappireddyd6c76e62024-04-17 17:07:13 -05001841 if (is_feat_gcs_supported()) {
Jayanth Dodderi Chidanand42e35d22024-04-11 11:09:12 +01001842 write_gcscr_el1(read_el1_ctx_gcs(ctx, gcscr_el1));
1843 write_gcscre0_el1(read_el1_ctx_gcs(ctx, gcscre0_el1));
1844 write_gcspr_el1(read_el1_ctx_gcs(ctx, gcspr_el1));
1845 write_gcspr_el0(read_el1_ctx_gcs(ctx, gcspr_el0));
Madhukar Pappireddyd6c76e62024-04-17 17:07:13 -05001846 }
Jayanth Dodderi Chidanand6d0433f2024-09-05 22:24:04 +01001847
1848 if (is_feat_the_supported()) {
1849 write_rcwmask_el1(read_el1_ctx_the(ctx, rcwmask_el1));
1850 write_rcwsmask_el1(read_el1_ctx_the(ctx, rcwsmask_el1));
1851 }
Jayanth Dodderi Chidanand4ec4e542024-09-06 13:49:31 +01001852
1853 if (is_feat_sctlr2_supported()) {
1854 write_sctlr2_el1(read_el1_ctx_sctlr2(ctx, sctlr2_el1));
1855 }
1856
Jayanth Dodderi Chidanand59f88822024-01-08 13:14:27 +00001857}
1858
Zelalem Aweke8b95e842022-01-31 16:59:42 -06001859/*******************************************************************************
Jayanth Dodderi Chidananda0674ab2024-05-07 18:50:57 +01001860 * The next couple of functions are used by runtime services to save and restore
1861 * EL1 context on the 'cpu_context' structure for the specified security state.
Achin Gupta7aea9082014-02-01 07:51:28 +00001862 ******************************************************************************/
Achin Gupta7aea9082014-02-01 07:51:28 +00001863void cm_el1_sysregs_context_save(uint32_t security_state)
1864{
Dan Handleyfb037bf2014-04-10 15:37:22 +01001865 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +00001866
Andrew Thoelke08ab89d2014-05-14 17:09:32 +01001867 ctx = cm_get_context(security_state);
Antonio Nino Diaza0fee742018-10-31 15:25:35 +00001868 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001869
Max Shvetsov28259462020-02-17 16:15:47 +00001870 el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
Dimitris Papastamos17b4c0d2017-10-13 15:27:58 +01001871
1872#if IMAGE_BL31
1873 if (security_state == SECURE)
1874 PUBLISH_EVENT(cm_exited_secure_world);
1875 else
1876 PUBLISH_EVENT(cm_exited_normal_world);
1877#endif
Achin Gupta7aea9082014-02-01 07:51:28 +00001878}
1879
1880void cm_el1_sysregs_context_restore(uint32_t security_state)
1881{
Dan Handleyfb037bf2014-04-10 15:37:22 +01001882 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +00001883
Andrew Thoelke08ab89d2014-05-14 17:09:32 +01001884 ctx = cm_get_context(security_state);
Antonio Nino Diaza0fee742018-10-31 15:25:35 +00001885 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001886
Max Shvetsov28259462020-02-17 16:15:47 +00001887 el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
Dimitris Papastamos17b4c0d2017-10-13 15:27:58 +01001888
1889#if IMAGE_BL31
1890 if (security_state == SECURE)
1891 PUBLISH_EVENT(cm_entering_secure_world);
1892 else
1893 PUBLISH_EVENT(cm_entering_normal_world);
1894#endif
Achin Gupta7aea9082014-02-01 07:51:28 +00001895}
1896
Jayanth Dodderi Chidananda0674ab2024-05-07 18:50:57 +01001897#endif /* ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS))) */
1898
Achin Gupta7aea9082014-02-01 07:51:28 +00001899/*******************************************************************************
Achin Guptac429b5e2014-05-04 18:38:28 +01001900 * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
1901 * given security state with the given entrypoint
Achin Gupta607084e2014-02-09 18:24:19 +00001902 ******************************************************************************/
Soby Mathew4c0d0392016-06-16 14:52:04 +01001903void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
Achin Gupta607084e2014-02-09 18:24:19 +00001904{
Dan Handleyfb037bf2014-04-10 15:37:22 +01001905 cpu_context_t *ctx;
1906 el3_state_t *state;
Achin Gupta607084e2014-02-09 18:24:19 +00001907
Andrew Thoelke08ab89d2014-05-14 17:09:32 +01001908 ctx = cm_get_context(security_state);
Antonio Nino Diaza0fee742018-10-31 15:25:35 +00001909 assert(ctx != NULL);
Achin Gupta607084e2014-02-09 18:24:19 +00001910
1911 /* Populate EL3 state so that ERET jumps to the correct entry */
1912 state = get_el3state_ctx(ctx);
1913 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
1914}
1915
1916/*******************************************************************************
Andrew Thoelke167a9352014-06-04 21:10:52 +01001917 * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
1918 * pertaining to the given security state
1919 ******************************************************************************/
1920void cm_set_elr_spsr_el3(uint32_t security_state,
Soby Mathew4c0d0392016-06-16 14:52:04 +01001921 uintptr_t entrypoint, uint32_t spsr)
Andrew Thoelke167a9352014-06-04 21:10:52 +01001922{
1923 cpu_context_t *ctx;
1924 el3_state_t *state;
1925
1926 ctx = cm_get_context(security_state);
Antonio Nino Diaza0fee742018-10-31 15:25:35 +00001927 assert(ctx != NULL);
Andrew Thoelke167a9352014-06-04 21:10:52 +01001928
1929 /* Populate EL3 state so that ERET jumps to the correct entry */
1930 state = get_el3state_ctx(ctx);
1931 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
1932 write_ctx_reg(state, CTX_SPSR_EL3, spsr);
1933}
1934
1935/*******************************************************************************
Achin Guptac429b5e2014-05-04 18:38:28 +01001936 * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
1937 * pertaining to the given security state using the value and bit position
1938 * specified in the parameters. It preserves all other bits.
1939 ******************************************************************************/
1940void cm_write_scr_el3_bit(uint32_t security_state,
1941 uint32_t bit_pos,
1942 uint32_t value)
1943{
1944 cpu_context_t *ctx;
1945 el3_state_t *state;
Louis Mayencourtf1be00d2020-01-24 13:30:28 +00001946 u_register_t scr_el3;
Achin Guptac429b5e2014-05-04 18:38:28 +01001947
Andrew Thoelke08ab89d2014-05-14 17:09:32 +01001948 ctx = cm_get_context(security_state);
Antonio Nino Diaza0fee742018-10-31 15:25:35 +00001949 assert(ctx != NULL);
Achin Guptac429b5e2014-05-04 18:38:28 +01001950
1951 /* Ensure that the bit position is a valid one */
Jimmy Brissond7b5f402020-08-04 16:18:52 -05001952 assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
Achin Guptac429b5e2014-05-04 18:38:28 +01001953
1954 /* Ensure that the 'value' is only a bit wide */
Antonio Nino Diaza0fee742018-10-31 15:25:35 +00001955 assert(value <= 1U);
Achin Guptac429b5e2014-05-04 18:38:28 +01001956
1957 /*
1958 * Get the SCR_EL3 value from the cpu context, clear the desired bit
1959 * and set it to its new value.
1960 */
1961 state = get_el3state_ctx(ctx);
Louis Mayencourtf1be00d2020-01-24 13:30:28 +00001962 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
Jimmy Brissond7b5f402020-08-04 16:18:52 -05001963 scr_el3 &= ~(1UL << bit_pos);
Louis Mayencourtf1be00d2020-01-24 13:30:28 +00001964 scr_el3 |= (u_register_t)value << bit_pos;
Achin Guptac429b5e2014-05-04 18:38:28 +01001965 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1966}
1967
1968/*******************************************************************************
1969 * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
1970 * given security state.
1971 ******************************************************************************/
Louis Mayencourtf1be00d2020-01-24 13:30:28 +00001972u_register_t cm_get_scr_el3(uint32_t security_state)
Achin Guptac429b5e2014-05-04 18:38:28 +01001973{
1974 cpu_context_t *ctx;
1975 el3_state_t *state;
1976
Andrew Thoelke08ab89d2014-05-14 17:09:32 +01001977 ctx = cm_get_context(security_state);
Antonio Nino Diaza0fee742018-10-31 15:25:35 +00001978 assert(ctx != NULL);
Achin Guptac429b5e2014-05-04 18:38:28 +01001979
1980 /* Populate EL3 state so that ERET jumps to the correct entry */
1981 state = get_el3state_ctx(ctx);
Louis Mayencourtf1be00d2020-01-24 13:30:28 +00001982 return read_ctx_reg(state, CTX_SCR_EL3);
Achin Guptac429b5e2014-05-04 18:38:28 +01001983}
1984
1985/*******************************************************************************
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001986 * This function is used to program the context that's used for exception
1987 * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
1988 * the required security state
Achin Gupta7aea9082014-02-01 07:51:28 +00001989 ******************************************************************************/
1990void cm_set_next_eret_context(uint32_t security_state)
1991{
Dan Handleyfb037bf2014-04-10 15:37:22 +01001992 cpu_context_t *ctx;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001993
Andrew Thoelke08ab89d2014-05-14 17:09:32 +01001994 ctx = cm_get_context(security_state);
Antonio Nino Diaza0fee742018-10-31 15:25:35 +00001995 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001996
Andrew Thoelke167a9352014-06-04 21:10:52 +01001997 cm_set_next_context(ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +00001998}