blob: ce12f0835a3fd8b858ab79213b0501598bcdde4a [file] [log] [blame]
Dan Handley4def07d2018-03-01 18:44:00 +00001Trusted Firmware-A User Guide
2=============================
Douglas Raillard6f625742017-06-28 15:23:03 +01003
4
5.. section-numbering::
6 :suffix: .
7
8.. contents::
9
Dan Handley4def07d2018-03-01 18:44:00 +000010This document describes how to build Trusted Firmware-A (TF-A) and run it with a
Douglas Raillard6f625742017-06-28 15:23:03 +010011tested set of other software components using defined configurations on the Juno
Dan Handley4def07d2018-03-01 18:44:00 +000012Arm development platform and Arm Fixed Virtual Platform (FVP) models. It is
Douglas Raillard6f625742017-06-28 15:23:03 +010013possible to use other software components, configurations and platforms but that
14is outside the scope of this document.
15
16This document assumes that the reader has previous experience running a fully
17bootable Linux software stack on Juno or FVP using the prebuilt binaries and
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +010018filesystems provided by `Linaro`_. Further information may be found in the
19`Linaro instructions`_. It also assumes that the user understands the role of
20the different software components required to boot a Linux system:
Douglas Raillard6f625742017-06-28 15:23:03 +010021
22- Specific firmware images required by the platform (e.g. SCP firmware on Juno)
23- Normal world bootloader (e.g. UEFI or U-Boot)
24- Device tree
25- Linux kernel image
26- Root filesystem
27
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +010028This document also assumes that the user is familiar with the `FVP models`_ and
Douglas Raillard6f625742017-06-28 15:23:03 +010029the different command line options available to launch the model.
30
31This document should be used in conjunction with the `Firmware Design`_.
32
33Host machine requirements
34-------------------------
35
36The minimum recommended machine specification for building the software and
37running the FVP models is a dual-core processor running at 2GHz with 12GB of
38RAM. For best performance, use a machine with a quad-core processor running at
392.6GHz with 16GB of RAM.
40
Joel Huttonbf7008a2018-03-19 11:59:57 +000041The software has been tested on Ubuntu 16.04 LTS (64-bit). Packages used for
Douglas Raillard6f625742017-06-28 15:23:03 +010042building the software were installed from that distribution unless otherwise
43specified.
44
45The software has also been built on Windows 7 Enterprise SP1, using CMD.EXE,
David Cunado31f2f792017-06-29 12:01:33 +010046Cygwin, and Msys (MinGW) shells, using version 5.3.1 of the GNU toolchain.
Douglas Raillard6f625742017-06-28 15:23:03 +010047
48Tools
49-----
50
Dan Handley4def07d2018-03-01 18:44:00 +000051Install the required packages to build TF-A with the following command:
Douglas Raillard6f625742017-06-28 15:23:03 +010052
53::
54
Sathees Balyabefcbdf2018-07-10 14:46:51 +010055 sudo apt-get install device-tree-compiler build-essential gcc make git libssl-dev
Douglas Raillard6f625742017-06-28 15:23:03 +010056
David Cunadoeb19da92017-12-19 16:33:25 +000057TF-A has been tested with Linaro Release 18.04.
David Cunado31f2f792017-06-29 12:01:33 +010058
Louis Mayencourt0042f572019-03-08 15:35:40 +000059Download and install the AArch32 or AArch64 little-endian GCC cross compiler. If
60you would like to use the latest features available, download GCC 8.2-2019.01
61compiler from `arm Developer page`_. Otherwise, the `Linaro Release Notes`_
62documents which version of the compiler to use for a given Linaro Release. Also,
63these `Linaro instructions`_ provide further guidance and a script, which can be
64used to download Linaro deliverables automatically.
Douglas Raillard6f625742017-06-28 15:23:03 +010065
Roberto Vargas00b7db32018-04-16 15:43:26 +010066Optionally, TF-A can be built using clang version 4.0 or newer or Arm
67Compiler 6. See instructions below on how to switch the default compiler.
Douglas Raillard6f625742017-06-28 15:23:03 +010068
69In addition, the following optional packages and tools may be needed:
70
Sathees Balya2eadd342018-08-17 10:22:01 +010071- ``device-tree-compiler`` (dtc) package if you need to rebuild the Flattened Device
72 Tree (FDT) source files (``.dts`` files) provided with this software. The
73 version of dtc must be 1.4.6 or above.
Douglas Raillard6f625742017-06-28 15:23:03 +010074
Dan Handley4def07d2018-03-01 18:44:00 +000075- For debugging, Arm `Development Studio 5 (DS-5)`_.
Douglas Raillard6f625742017-06-28 15:23:03 +010076
Antonio Nino Diaz6feb9e82017-05-23 11:49:22 +010077- To create and modify the diagram files included in the documentation, `Dia`_.
78 This tool can be found in most Linux distributions. Inkscape is needed to
Antonio Nino Diaz8fd9d4d2018-08-08 16:28:43 +010079 generate the actual \*.png files.
Antonio Nino Diaz6feb9e82017-05-23 11:49:22 +010080
Dan Handley4def07d2018-03-01 18:44:00 +000081Getting the TF-A source code
82----------------------------
Douglas Raillard6f625742017-06-28 15:23:03 +010083
Louis Mayencourt63fdda22019-03-22 11:47:22 +000084Clone the repository from the Gerrit server. The project details may be found
85on the `arm-trusted-firmware-a project page`_. We recommend the "`Clone with
86commit-msg hook`" clone method, which will setup the git commit hook that
87automatically generates and inserts appropriate `Change-Id:` lines in your
88commit messages.
Douglas Raillard6f625742017-06-28 15:23:03 +010089
Paul Beesley93fbc712019-01-21 12:06:24 +000090Checking source code style
91~~~~~~~~~~~~~~~~~~~~~~~~~~
92
93Trusted Firmware follows the `Linux Coding Style`_ . When making changes to the
94source, for submission to the project, the source must be in compliance with
95this style guide.
96
97Additional, project-specific guidelines are defined in the `Trusted Firmware-A
98Coding Guidelines`_ document.
99
100To assist with coding style compliance, the project Makefile contains two
101targets which both utilise the `checkpatch.pl` script that ships with the Linux
102source tree. The project also defines certain *checkpatch* options in the
103``.checkpatch.conf`` file in the top-level directory.
104
105**Note:** Checkpatch errors will gate upstream merging of pull requests.
106Checkpatch warnings will not gate merging but should be reviewed and fixed if
107possible.
108
109To check the entire source tree, you must first download copies of
110``checkpatch.pl``, ``spelling.txt`` and ``const_structs.checkpatch`` available
111in the `Linux master tree`_ *scripts* directory, then set the ``CHECKPATCH``
112environment variable to point to ``checkpatch.pl`` (with the other 2 files in
113the same directory) and build the `checkcodebase` target:
114
115::
116
117 make CHECKPATCH=<path-to-linux>/linux/scripts/checkpatch.pl checkcodebase
118
119To just check the style on the files that differ between your local branch and
120the remote master, use:
121
122::
123
124 make CHECKPATCH=<path-to-linux>/linux/scripts/checkpatch.pl checkpatch
125
126If you wish to check your patch against something other than the remote master,
127set the ``BASE_COMMIT`` variable to your desired branch. By default, ``BASE_COMMIT``
128is set to ``origin/master``.
129
Dan Handley4def07d2018-03-01 18:44:00 +0000130Building TF-A
131-------------
Douglas Raillard6f625742017-06-28 15:23:03 +0100132
Dan Handley4def07d2018-03-01 18:44:00 +0000133- Before building TF-A, the environment variable ``CROSS_COMPILE`` must point
134 to the Linaro cross compiler.
Douglas Raillard6f625742017-06-28 15:23:03 +0100135
136 For AArch64:
137
138 ::
139
140 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
141
142 For AArch32:
143
144 ::
145
146 export CROSS_COMPILE=<path-to-aarch32-gcc>/bin/arm-linux-gnueabihf-
147
Roberto Vargas4a98f0e2018-04-23 08:38:12 +0100148 It is possible to build TF-A using Clang or Arm Compiler 6. To do so
149 ``CC`` needs to point to the clang or armclang binary, which will
150 also select the clang or armclang assembler. Be aware that the
151 GNU linker is used by default. In case of being needed the linker
Paul Beesley8aabea32019-01-11 18:26:51 +0000152 can be overridden using the ``LD`` variable. Clang linker version 6 is
Roberto Vargas4a98f0e2018-04-23 08:38:12 +0100153 known to work with TF-A.
154
155 In both cases ``CROSS_COMPILE`` should be set as described above.
Douglas Raillard6f625742017-06-28 15:23:03 +0100156
Dan Handley4def07d2018-03-01 18:44:00 +0000157 Arm Compiler 6 will be selected when the base name of the path assigned
Douglas Raillard6f625742017-06-28 15:23:03 +0100158 to ``CC`` matches the string 'armclang'.
159
Dan Handley4def07d2018-03-01 18:44:00 +0000160 For AArch64 using Arm Compiler 6:
Douglas Raillard6f625742017-06-28 15:23:03 +0100161
162 ::
163
164 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
165 make CC=<path-to-armclang>/bin/armclang PLAT=<platform> all
166
167 Clang will be selected when the base name of the path assigned to ``CC``
168 contains the string 'clang'. This is to allow both clang and clang-X.Y
169 to work.
170
171 For AArch64 using clang:
172
173 ::
174
175 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
176 make CC=<path-to-clang>/bin/clang PLAT=<platform> all
177
Dan Handley4def07d2018-03-01 18:44:00 +0000178- Change to the root directory of the TF-A source tree and build.
Douglas Raillard6f625742017-06-28 15:23:03 +0100179
180 For AArch64:
181
182 ::
183
184 make PLAT=<platform> all
185
186 For AArch32:
187
188 ::
189
190 make PLAT=<platform> ARCH=aarch32 AARCH32_SP=sp_min all
191
192 Notes:
193
194 - If ``PLAT`` is not specified, ``fvp`` is assumed by default. See the
195 `Summary of build options`_ for more information on available build
196 options.
197
198 - (AArch32 only) Currently only ``PLAT=fvp`` is supported.
199
200 - (AArch32 only) ``AARCH32_SP`` is the AArch32 EL3 Runtime Software and it
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +0100201 corresponds to the BL32 image. A minimal ``AARCH32_SP``, sp_min, is
Dan Handley4def07d2018-03-01 18:44:00 +0000202 provided by TF-A to demonstrate how PSCI Library can be integrated with
203 an AArch32 EL3 Runtime Software. Some AArch32 EL3 Runtime Software may
204 include other runtime services, for example Trusted OS services. A guide
205 to integrate PSCI library with AArch32 EL3 Runtime Software can be found
206 `here`_.
Douglas Raillard6f625742017-06-28 15:23:03 +0100207
208 - (AArch64 only) The TSP (Test Secure Payload), corresponding to the BL32
209 image, is not compiled in by default. Refer to the
210 `Building the Test Secure Payload`_ section below.
211
212 - By default this produces a release version of the build. To produce a
213 debug version instead, refer to the "Debugging options" section below.
214
215 - The build process creates products in a ``build`` directory tree, building
216 the objects and binaries for each boot loader stage in separate
217 sub-directories. The following boot loader binary files are created
218 from the corresponding ELF files:
219
220 - ``build/<platform>/<build-type>/bl1.bin``
221 - ``build/<platform>/<build-type>/bl2.bin``
222 - ``build/<platform>/<build-type>/bl31.bin`` (AArch64 only)
223 - ``build/<platform>/<build-type>/bl32.bin`` (mandatory for AArch32)
224
225 where ``<platform>`` is the name of the chosen platform and ``<build-type>``
226 is either ``debug`` or ``release``. The actual number of images might differ
227 depending on the platform.
228
229- Build products for a specific build variant can be removed using:
230
231 ::
232
233 make DEBUG=<D> PLAT=<platform> clean
234
235 ... where ``<D>`` is ``0`` or ``1``, as specified when building.
236
237 The build tree can be removed completely using:
238
239 ::
240
241 make realclean
242
243Summary of build options
244~~~~~~~~~~~~~~~~~~~~~~~~
245
Dan Handley4def07d2018-03-01 18:44:00 +0000246The TF-A build system supports the following build options. Unless mentioned
247otherwise, these options are expected to be specified at the build command
248line and are not to be modified in any component makefiles. Note that the
249build system doesn't track dependency for build options. Therefore, if any of
250the build options are changed from a previous build, a clean build must be
Douglas Raillard6f625742017-06-28 15:23:03 +0100251performed.
252
253Common build options
254^^^^^^^^^^^^^^^^^^^^
255
Antonio Nino Diaz8fd9d4d2018-08-08 16:28:43 +0100256- ``AARCH32_INSTRUCTION_SET``: Choose the AArch32 instruction set that the
257 compiler should use. Valid values are T32 and A32. It defaults to T32 due to
258 code having a smaller resulting size.
259
Douglas Raillard6f625742017-06-28 15:23:03 +0100260- ``AARCH32_SP`` : Choose the AArch32 Secure Payload component to be built as
261 as the BL32 image when ``ARCH=aarch32``. The value should be the path to the
262 directory containing the SP source, relative to the ``bl32/``; the directory
263 is expected to contain a makefile called ``<aarch32_sp-value>.mk``.
264
Dan Handley4def07d2018-03-01 18:44:00 +0000265- ``ARCH`` : Choose the target build architecture for TF-A. It can take either
266 ``aarch64`` or ``aarch32`` as values. By default, it is defined to
267 ``aarch64``.
Douglas Raillard6f625742017-06-28 15:23:03 +0100268
Dan Handley4def07d2018-03-01 18:44:00 +0000269- ``ARM_ARCH_MAJOR``: The major version of Arm Architecture to target when
270 compiling TF-A. Its value must be numeric, and defaults to 8 . See also,
271 *Armv8 Architecture Extensions* and *Armv7 Architecture Extensions* in
272 `Firmware Design`_.
Douglas Raillard6f625742017-06-28 15:23:03 +0100273
Dan Handley4def07d2018-03-01 18:44:00 +0000274- ``ARM_ARCH_MINOR``: The minor version of Arm Architecture to target when
275 compiling TF-A. Its value must be a numeric, and defaults to 0. See also,
276 *Armv8 Architecture Extensions* in `Firmware Design`_.
Douglas Raillard6f625742017-06-28 15:23:03 +0100277
Douglas Raillard6f625742017-06-28 15:23:03 +0100278- ``BL2``: This is an optional build option which specifies the path to BL2
Dan Handley4def07d2018-03-01 18:44:00 +0000279 image for the ``fip`` target. In this case, the BL2 in the TF-A will not be
280 built.
Douglas Raillard6f625742017-06-28 15:23:03 +0100281
282- ``BL2U``: This is an optional build option which specifies the path to
Dan Handley4def07d2018-03-01 18:44:00 +0000283 BL2U image. In this case, the BL2U in TF-A will not be built.
Douglas Raillard6f625742017-06-28 15:23:03 +0100284
John Tsichritzis677ad322018-06-06 09:38:10 +0100285- ``BL2_AT_EL3``: This is an optional build option that enables the use of
Roberto Vargas4cd17692017-11-20 13:36:10 +0000286 BL2 at EL3 execution level.
287
John Tsichritzis677ad322018-06-06 09:38:10 +0100288- ``BL2_IN_XIP_MEM``: In some use-cases BL2 will be stored in eXecute In Place
Jiafei Pan7d173fc2018-03-21 07:20:09 +0000289 (XIP) memory, like BL1. In these use-cases, it is necessary to initialize
290 the RW sections in RAM, while leaving the RO sections in place. This option
291 enable this use-case. For now, this option is only supported when BL2_AT_EL3
292 is set to '1'.
293
Douglas Raillard6f625742017-06-28 15:23:03 +0100294- ``BL31``: This is an optional build option which specifies the path to
Dan Handley4def07d2018-03-01 18:44:00 +0000295 BL31 image for the ``fip`` target. In this case, the BL31 in TF-A will not
296 be built.
Douglas Raillard6f625742017-06-28 15:23:03 +0100297
298- ``BL31_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
299 file that contains the BL31 private key in PEM format. If ``SAVE_KEYS=1``,
300 this file name will be used to save the key.
301
302- ``BL32``: This is an optional build option which specifies the path to
Dan Handley4def07d2018-03-01 18:44:00 +0000303 BL32 image for the ``fip`` target. In this case, the BL32 in TF-A will not
304 be built.
Douglas Raillard6f625742017-06-28 15:23:03 +0100305
John Tsichritzis677ad322018-06-06 09:38:10 +0100306- ``BL32_EXTRA1``: This is an optional build option which specifies the path to
Summer Qin71fb3962017-04-20 16:28:39 +0100307 Trusted OS Extra1 image for the ``fip`` target.
308
John Tsichritzis677ad322018-06-06 09:38:10 +0100309- ``BL32_EXTRA2``: This is an optional build option which specifies the path to
Summer Qin71fb3962017-04-20 16:28:39 +0100310 Trusted OS Extra2 image for the ``fip`` target.
311
Douglas Raillard6f625742017-06-28 15:23:03 +0100312- ``BL32_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
313 file that contains the BL32 private key in PEM format. If ``SAVE_KEYS=1``,
314 this file name will be used to save the key.
315
316- ``BL33``: Path to BL33 image in the host file system. This is mandatory for
Dan Handley4def07d2018-03-01 18:44:00 +0000317 ``fip`` target in case TF-A BL2 is used.
Douglas Raillard6f625742017-06-28 15:23:03 +0100318
319- ``BL33_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
320 file that contains the BL33 private key in PEM format. If ``SAVE_KEYS=1``,
321 this file name will be used to save the key.
322
323- ``BUILD_MESSAGE_TIMESTAMP``: String used to identify the time and date of the
324 compilation of each build. It must be set to a C string (including quotes
325 where applicable). Defaults to a string that contains the time and date of
326 the compilation.
327
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +0100328- ``BUILD_STRING``: Input string for VERSION_STRING, which allows the TF-A
Dan Handley4def07d2018-03-01 18:44:00 +0000329 build to be uniquely identified. Defaults to the current git commit id.
Douglas Raillard6f625742017-06-28 15:23:03 +0100330
331- ``CFLAGS``: Extra user options appended on the compiler's command line in
332 addition to the options set by the build system.
333
334- ``COLD_BOOT_SINGLE_CPU``: This option indicates whether the platform may
335 release several CPUs out of reset. It can take either 0 (several CPUs may be
336 brought up) or 1 (only one CPU will ever be brought up during cold reset).
337 Default is 0. If the platform always brings up a single CPU, there is no
338 need to distinguish between primary and secondary CPUs and the boot path can
339 be optimised. The ``plat_is_my_cpu_primary()`` and
340 ``plat_secondary_cold_boot_setup()`` platform porting interfaces do not need
341 to be implemented in this case.
342
343- ``CRASH_REPORTING``: A non-zero value enables a console dump of processor
344 register state when an unexpected exception occurs during execution of
345 BL31. This option defaults to the value of ``DEBUG`` - i.e. by default
346 this is only enabled for a debug build of the firmware.
347
348- ``CREATE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
349 certificate generation tool to create new keys in case no valid keys are
350 present or specified. Allowed options are '0' or '1'. Default is '1'.
351
352- ``CTX_INCLUDE_AARCH32_REGS`` : Boolean option that, when set to 1, will cause
353 the AArch32 system registers to be included when saving and restoring the
354 CPU context. The option must be set to 0 for AArch64-only platforms (that
355 is on hardware that does not implement AArch32, or at least not at EL1 and
356 higher ELs). Default value is 1.
357
358- ``CTX_INCLUDE_FPREGS``: Boolean option that, when set to 1, will cause the FP
359 registers to be included when saving and restoring the CPU context. Default
360 is 0.
361
Alexei Fedorov06715f82019-03-13 11:05:07 +0000362- ``CTX_INCLUDE_PAUTH_REGS``: Boolean option that, when set to 1, enables
363 Pointer Authentication for Secure world. This will cause the ARMv8.3-PAuth
364 registers to be included when saving and restoring the CPU context as
365 part of world switch. Default value is 0 and this is an experimental feature.
366 Note that Pointer Authentication is enabled for Non-secure world irrespective
367 of the value of this flag if the CPU supports it.
Antonio Nino Diaz52839622019-01-31 11:58:00 +0000368
Douglas Raillard6f625742017-06-28 15:23:03 +0100369- ``DEBUG``: Chooses between a debug and release build. It can take either 0
370 (release) or 1 (debug) as values. 0 is the default.
371
John Tsichritzis677ad322018-06-06 09:38:10 +0100372- ``DYN_DISABLE_AUTH``: Provides the capability to dynamically disable Trusted
373 Board Boot authentication at runtime. This option is meant to be enabled only
Roberto Vargased51b512018-09-24 17:20:48 +0100374 for development platforms. ``TRUSTED_BOARD_BOOT`` flag must be set if this
375 flag has to be enabled. 0 is the default.
Soby Mathew209a60c2018-03-26 12:43:37 +0100376
Douglas Raillard6f625742017-06-28 15:23:03 +0100377- ``EL3_PAYLOAD_BASE``: This option enables booting an EL3 payload instead of
378 the normal boot flow. It must specify the entry point address of the EL3
379 payload. Please refer to the "Booting an EL3 payload" section for more
380 details.
381
Dimitris Papastamos0319a972017-10-16 11:40:10 +0100382- ``ENABLE_AMU``: Boolean option to enable Activity Monitor Unit extensions.
Dimitris Papastamos380559c2017-10-12 13:02:29 +0100383 This is an optional architectural feature available on v8.4 onwards. Some
384 v8.2 implementations also implement an AMU and this option can be used to
385 enable this feature on those systems as well. Default is 0.
Dimitris Papastamos0319a972017-10-16 11:40:10 +0100386
Douglas Raillard6f625742017-06-28 15:23:03 +0100387- ``ENABLE_ASSERTIONS``: This option controls whether or not calls to ``assert()``
388 are compiled out. For debug builds, this option defaults to 1, and calls to
389 ``assert()`` are left in place. For release builds, this option defaults to 0
390 and calls to ``assert()`` function are compiled out. This option can be set
391 independently of ``DEBUG``. It can also be used to hide any auxiliary code
392 that is only required for the assertion and does not fit in the assertion
393 itself.
394
Douglas Raillard0c628832018-08-21 12:54:45 +0100395- ``ENABLE_BACKTRACE``: This option controls whether to enables backtrace
396 dumps or not. It is supported in both AArch64 and AArch32. However, in
397 AArch32 the format of the frame records are not defined in the AAPCS and they
398 are defined by the implementation. This implementation of backtrace only
399 supports the format used by GCC when T32 interworking is disabled. For this
400 reason enabling this option in AArch32 will force the compiler to only
401 generate A32 code. This option is enabled by default only in AArch64 debug
Paul Beesley8aabea32019-01-11 18:26:51 +0000402 builds, but this behaviour can be overridden in each platform's Makefile or
403 in the build command line.
Douglas Raillard0c628832018-08-21 12:54:45 +0100404
Jeenu Viswambharan5f835912018-07-31 16:13:33 +0100405- ``ENABLE_MPAM_FOR_LOWER_ELS``: Boolean option to enable lower ELs to use MPAM
406 feature. MPAM is an optional Armv8.4 extension that enables various memory
407 system components and resources to define partitions; software running at
408 various ELs can assign themselves to desired partition to control their
409 performance aspects.
410
411 When this option is set to ``1``, EL3 allows lower ELs to access their own
412 MPAM registers without trapping into EL3. This option doesn't make use of
413 partitioning in EL3, however. Platform initialisation code should configure
414 and use partitions in EL3 as required. This option defaults to ``0``.
415
Antonio Nino Diazb86048c2019-02-19 11:53:51 +0000416- ``ENABLE_PAUTH``: Boolean option to enable ARMv8.3 Pointer Authentication
Ambroise Vincent68126052019-03-14 10:53:16 +0000417 support for TF-A BL images itself. If enabled, it is needed to use a compiler
Alexei Fedorov06715f82019-03-13 11:05:07 +0000418 that supports the option ``-msign-return-address``. This flag defaults to 0
419 and this is an experimental feature.
420 Note that Pointer Authentication is enabled for Non-secure world irrespective
421 of the value of this flag if the CPU supports it.
Antonio Nino Diazb86048c2019-02-19 11:53:51 +0000422
Soby Mathew3bd17c02018-08-28 11:13:55 +0100423- ``ENABLE_PIE``: Boolean option to enable Position Independent Executable(PIE)
424 support within generic code in TF-A. This option is currently only supported
425 in BL31. Default is 0.
426
Douglas Raillard6f625742017-06-28 15:23:03 +0100427- ``ENABLE_PMF``: Boolean option to enable support for optional Performance
428 Measurement Framework(PMF). Default is 0.
429
430- ``ENABLE_PSCI_STAT``: Boolean option to enable support for optional PSCI
431 functions ``PSCI_STAT_RESIDENCY`` and ``PSCI_STAT_COUNT``. Default is 0.
432 In the absence of an alternate stat collection backend, ``ENABLE_PMF`` must
433 be enabled. If ``ENABLE_PMF`` is set, the residency statistics are tracked in
434 software.
435
436- ``ENABLE_RUNTIME_INSTRUMENTATION``: Boolean option to enable runtime
Dan Handley4def07d2018-03-01 18:44:00 +0000437 instrumentation which injects timestamp collection points into TF-A to
438 allow runtime performance to be measured. Currently, only PSCI is
439 instrumented. Enabling this option enables the ``ENABLE_PMF`` build option
440 as well. Default is 0.
Douglas Raillard6f625742017-06-28 15:23:03 +0100441
Jeenu Viswambharanc1232c32017-07-19 13:52:12 +0100442- ``ENABLE_SPE_FOR_LOWER_ELS`` : Boolean option to enable Statistical Profiling
Dimitris Papastamosc776dee2017-10-13 15:07:45 +0100443 extensions. This is an optional architectural feature for AArch64.
444 The default is 1 but is automatically disabled when the target architecture
445 is AArch32.
Jeenu Viswambharanc1232c32017-07-19 13:52:12 +0100446
Sandrine Bailleux1843a192018-09-20 12:44:39 +0200447- ``ENABLE_SPM`` : Boolean option to enable the Secure Partition Manager (SPM).
448 Refer to the `Secure Partition Manager Design guide`_ for more details about
449 this feature. Default is 0.
450
David Cunado1a853372017-10-20 11:30:57 +0100451- ``ENABLE_SVE_FOR_NS``: Boolean option to enable Scalable Vector Extension
452 (SVE) for the Non-secure world only. SVE is an optional architectural feature
453 for AArch64. Note that when SVE is enabled for the Non-secure world, access
454 to SIMD and floating-point functionality from the Secure world is disabled.
455 This is to avoid corruption of the Non-secure world data in the Z-registers
456 which are aliased by the SIMD and FP registers. The build option is not
457 compatible with the ``CTX_INCLUDE_FPREGS`` build option, and will raise an
458 assert on platforms where SVE is implemented and ``ENABLE_SVE_FOR_NS`` set to
459 1. The default is 1 but is automatically disabled when the target
460 architecture is AArch32.
461
Douglas Raillard6f625742017-06-28 15:23:03 +0100462- ``ENABLE_STACK_PROTECTOR``: String option to enable the stack protection
Louis Mayencourtfd7b2872019-03-26 16:59:26 +0000463 checks in GCC. Allowed values are "all", "strong", "default" and "none". The
464 default value is set to "none". "strong" is the recommended stack protection
465 level if this feature is desired. "none" disables the stack protection. For
466 all values other than "none", the ``plat_get_stack_protector_canary()``
467 platform hook needs to be implemented. The value is passed as the last
468 component of the option ``-fstack-protector-$ENABLE_STACK_PROTECTOR``.
Douglas Raillard6f625742017-06-28 15:23:03 +0100469
470- ``ERROR_DEPRECATED``: This option decides whether to treat the usage of
471 deprecated platform APIs, helper functions or drivers within Trusted
472 Firmware as error. It can take the value 1 (flag the use of deprecated
473 APIs as error) or 0. The default is 0.
474
Jeenu Viswambharan21b818c2017-09-22 08:32:10 +0100475- ``EL3_EXCEPTION_HANDLING``: When set to ``1``, enable handling of exceptions
476 targeted at EL3. When set ``0`` (default), no exceptions are expected or
477 handled at EL3, and a panic will result. This is supported only for AArch64
478 builds.
479
Paul Beesley8aabea32019-01-11 18:26:51 +0000480- ``FAULT_INJECTION_SUPPORT``: ARMv8.4 extensions introduced support for fault
Jeenu Viswambharan1a7c1cf2017-12-08 12:13:51 +0000481 injection from lower ELs, and this build option enables lower ELs to use
482 Error Records accessed via System Registers to inject faults. This is
483 applicable only to AArch64 builds.
484
485 This feature is intended for testing purposes only, and is advisable to keep
486 disabled for production images.
487
Douglas Raillard6f625742017-06-28 15:23:03 +0100488- ``FIP_NAME``: This is an optional build option which specifies the FIP
489 filename for the ``fip`` target. Default is ``fip.bin``.
490
491- ``FWU_FIP_NAME``: This is an optional build option which specifies the FWU
492 FIP filename for the ``fwu_fip`` target. Default is ``fwu_fip.bin``.
493
494- ``GENERATE_COT``: Boolean flag used to build and execute the ``cert_create``
495 tool to create certificates as per the Chain of Trust described in
496 `Trusted Board Boot`_. The build system then calls ``fiptool`` to
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +0100497 include the certificates in the FIP and FWU_FIP. Default value is '0'.
Douglas Raillard6f625742017-06-28 15:23:03 +0100498
499 Specify both ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=1`` to include support
500 for the Trusted Board Boot feature in the BL1 and BL2 images, to generate
501 the corresponding certificates, and to include those certificates in the
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +0100502 FIP and FWU_FIP.
Douglas Raillard6f625742017-06-28 15:23:03 +0100503
504 Note that if ``TRUSTED_BOARD_BOOT=0`` and ``GENERATE_COT=1``, the BL1 and BL2
505 images will not include support for Trusted Board Boot. The FIP will still
506 include the corresponding certificates. This FIP can be used to verify the
507 Chain of Trust on the host machine through other mechanisms.
508
509 Note that if ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=0``, the BL1 and BL2
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +0100510 images will include support for Trusted Board Boot, but the FIP and FWU_FIP
Douglas Raillard6f625742017-06-28 15:23:03 +0100511 will not include the corresponding certificates, causing a boot failure.
512
Jeenu Viswambharan74dce7f2017-09-22 08:32:09 +0100513- ``GICV2_G0_FOR_EL3``: Unlike GICv3, the GICv2 architecture doesn't have
514 inherent support for specific EL3 type interrupts. Setting this build option
515 to ``1`` assumes GICv2 *Group 0* interrupts are expected to target EL3, both
516 by `platform abstraction layer`__ and `Interrupt Management Framework`__.
517 This allows GICv2 platforms to enable features requiring EL3 interrupt type.
518 This also means that all GICv2 Group 0 interrupts are delivered to EL3, and
519 the Secure Payload interrupts needs to be synchronously handed over to Secure
520 EL1 for handling. The default value of this option is ``0``, which means the
521 Group 0 interrupts are assumed to be handled by Secure EL1.
522
523 .. __: `platform-interrupt-controller-API.rst`
524 .. __: `interrupt-framework-design.rst`
525
Julius Werner24f671f2018-08-28 14:45:43 -0700526- ``HANDLE_EA_EL3_FIRST``: When set to ``1``, External Aborts and SError
527 Interrupts will be always trapped in EL3 i.e. in BL31 at runtime. When set to
528 ``0`` (default), these exceptions will be trapped in the current exception
529 level (or in EL1 if the current exception level is EL0).
Douglas Raillard6f625742017-06-28 15:23:03 +0100530
Dan Handley4def07d2018-03-01 18:44:00 +0000531- ``HW_ASSISTED_COHERENCY``: On most Arm systems to-date, platform-specific
Douglas Raillard6f625742017-06-28 15:23:03 +0100532 software operations are required for CPUs to enter and exit coherency.
John Tsichritzis076b5f02019-03-19 17:20:52 +0000533 However, newer systems exist where CPUs' entry to and exit from coherency
534 is managed in hardware. Such systems require software to only initiate these
535 operations, and the rest is managed in hardware, minimizing active software
536 management. In such systems, this boolean option enables TF-A to carry out
537 build and run-time optimizations during boot and power management operations.
538 This option defaults to 0 and if it is enabled, then it implies
539 ``WARMBOOT_ENABLE_DCACHE_EARLY`` is also enabled.
540
541 If this flag is disabled while the platform which TF-A is compiled for
542 includes cores that manage coherency in hardware, then a compilation error is
543 generated. This is based on the fact that a system cannot have, at the same
544 time, cores that manage coherency in hardware and cores that don't. In other
545 words, a platform cannot have, at the same time, cores that require
546 ``HW_ASSISTED_COHERENCY=1`` and cores that require
547 ``HW_ASSISTED_COHERENCY=0``.
Douglas Raillard6f625742017-06-28 15:23:03 +0100548
Jeenu Viswambharan64ee2632018-04-27 15:17:03 +0100549 Note that, when ``HW_ASSISTED_COHERENCY`` is enabled, version 2 of
550 translation library (xlat tables v2) must be used; version 1 of translation
551 library is not supported.
552
Douglas Raillard6f625742017-06-28 15:23:03 +0100553- ``JUNO_AARCH32_EL3_RUNTIME``: This build flag enables you to execute EL3
554 runtime software in AArch32 mode, which is required to run AArch32 on Juno.
555 By default this flag is set to '0'. Enabling this flag builds BL1 and BL2 in
556 AArch64 and facilitates the loading of ``SP_MIN`` and BL33 as AArch32 executable
557 images.
558
Soby Mathew20917552017-08-31 11:49:32 +0100559- ``KEY_ALG``: This build flag enables the user to select the algorithm to be
560 used for generating the PKCS keys and subsequent signing of the certificate.
Antonio Nino Diaz73308612019-02-28 13:35:21 +0000561 It accepts 3 values: ``rsa``, ``rsa_1_5`` and ``ecdsa``. The option
562 ``rsa_1_5`` is the legacy PKCS#1 RSA 1.5 algorithm which is not TBBR
563 compliant and is retained only for compatibility. The default value of this
564 flag is ``rsa`` which is the TBBR compliant PKCS#1 RSA 2.1 scheme.
Soby Mathew20917552017-08-31 11:49:32 +0100565
Qixiang Xu9a3088a2017-11-09 13:56:29 +0800566- ``HASH_ALG``: This build flag enables the user to select the secure hash
Antonio Nino Diaz73308612019-02-28 13:35:21 +0000567 algorithm. It accepts 3 values: ``sha256``, ``sha384`` and ``sha512``.
Qixiang Xu9a3088a2017-11-09 13:56:29 +0800568 The default value of this flag is ``sha256``.
569
Douglas Raillard6f625742017-06-28 15:23:03 +0100570- ``LDFLAGS``: Extra user options appended to the linkers' command line in
571 addition to the one set by the build system.
572
Douglas Raillard6f625742017-06-28 15:23:03 +0100573- ``LOG_LEVEL``: Chooses the log level, which controls the amount of console log
574 output compiled into the build. This should be one of the following:
575
576 ::
577
578 0 (LOG_LEVEL_NONE)
Daniel Boulby9bd5a4c2018-06-14 10:07:40 +0100579 10 (LOG_LEVEL_ERROR)
580 20 (LOG_LEVEL_NOTICE)
Douglas Raillard6f625742017-06-28 15:23:03 +0100581 30 (LOG_LEVEL_WARNING)
582 40 (LOG_LEVEL_INFO)
583 50 (LOG_LEVEL_VERBOSE)
584
John Tsichritzisea75ffd2018-10-05 12:02:29 +0100585 All log output up to and including the selected log level is compiled into
586 the build. The default value is 40 in debug builds and 20 in release builds.
Douglas Raillard6f625742017-06-28 15:23:03 +0100587
588- ``NON_TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
589 specifies the file that contains the Non-Trusted World private key in PEM
590 format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
591
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +0100592- ``NS_BL2U``: Path to NS_BL2U image in the host file system. This image is
Douglas Raillard6f625742017-06-28 15:23:03 +0100593 optional. It is only needed if the platform makefile specifies that it
594 is required in order to build the ``fwu_fip`` target.
595
596- ``NS_TIMER_SWITCH``: Enable save and restore for non-secure timer register
597 contents upon world switch. It can take either 0 (don't save and restore) or
598 1 (do save and restore). 0 is the default. An SPD may set this to 1 if it
599 wants the timer registers to be saved and restored.
600
Sandrine Bailleux337e2f12019-02-08 10:50:28 +0100601- ``OVERRIDE_LIBC``: This option allows platforms to override the default libc
Varun Wadekar77f1f7a2019-01-31 09:22:30 -0800602 for the BL image. It can be either 0 (include) or 1 (remove). The default
603 value is 0.
604
Douglas Raillard6f625742017-06-28 15:23:03 +0100605- ``PL011_GENERIC_UART``: Boolean option to indicate the PL011 driver that
606 the underlying hardware is not a full PL011 UART but a minimally compliant
607 generic UART, which is a subset of the PL011. The driver will not access
608 any register that is not part of the SBSA generic UART specification.
609 Default value is 0 (a full PL011 compliant UART is present).
610
Dan Handley4def07d2018-03-01 18:44:00 +0000611- ``PLAT``: Choose a platform to build TF-A for. The chosen platform name
612 must be subdirectory of any depth under ``plat/``, and must contain a
613 platform makefile named ``platform.mk``. For example, to build TF-A for the
614 Arm Juno board, select PLAT=juno.
Douglas Raillard6f625742017-06-28 15:23:03 +0100615
616- ``PRELOADED_BL33_BASE``: This option enables booting a preloaded BL33 image
617 instead of the normal boot flow. When defined, it must specify the entry
618 point address for the preloaded BL33 image. This option is incompatible with
619 ``EL3_PAYLOAD_BASE``. If both are defined, ``EL3_PAYLOAD_BASE`` has priority
620 over ``PRELOADED_BL33_BASE``.
621
622- ``PROGRAMMABLE_RESET_ADDRESS``: This option indicates whether the reset
623 vector address can be programmed or is fixed on the platform. It can take
624 either 0 (fixed) or 1 (programmable). Default is 0. If the platform has a
625 programmable reset address, it is expected that a CPU will start executing
626 code directly at the right address, both on a cold and warm reset. In this
627 case, there is no need to identify the entrypoint on boot and the boot path
628 can be optimised. The ``plat_get_my_entrypoint()`` platform porting interface
629 does not need to be implemented in this case.
630
631- ``PSCI_EXTENDED_STATE_ID``: As per PSCI1.0 Specification, there are 2 formats
Antonio Nino Diaz73308612019-02-28 13:35:21 +0000632 possible for the PSCI power-state parameter: original and extended State-ID
633 formats. This flag if set to 1, configures the generic PSCI layer to use the
634 extended format. The default value of this flag is 0, which means by default
635 the original power-state format is used by the PSCI implementation. This flag
636 should be specified by the platform makefile and it governs the return value
637 of PSCI_FEATURES API for CPU_SUSPEND smc function id. When this option is
638 enabled on Arm platforms, the option ``ARM_RECOM_STATE_ID_ENC`` needs to be
639 set to 1 as well.
Douglas Raillard6f625742017-06-28 15:23:03 +0100640
Jeenu Viswambharan14c60162018-04-04 16:07:11 +0100641- ``RAS_EXTENSION``: When set to ``1``, enable Armv8.2 RAS features. RAS features
642 are an optional extension for pre-Armv8.2 CPUs, but are mandatory for Armv8.2
643 or later CPUs.
644
645 When ``RAS_EXTENSION`` is set to ``1``, ``HANDLE_EA_EL3_FIRST`` must also be
646 set to ``1``.
647
648 This option is disabled by default.
649
Douglas Raillard6f625742017-06-28 15:23:03 +0100650- ``RESET_TO_BL31``: Enable BL31 entrypoint as the CPU reset vector instead
651 of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
652 entrypoint) or 1 (CPU reset to BL31 entrypoint).
653 The default value is 0.
654
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +0100655- ``RESET_TO_SP_MIN``: SP_MIN is the minimal AArch32 Secure Payload provided
656 in TF-A. This flag configures SP_MIN entrypoint as the CPU reset vector
Dan Handley4def07d2018-03-01 18:44:00 +0000657 instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +0100658 entrypoint) or 1 (CPU reset to SP_MIN entrypoint). The default value is 0.
Douglas Raillard6f625742017-06-28 15:23:03 +0100659
660- ``ROT_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
661 file that contains the ROT private key in PEM format. If ``SAVE_KEYS=1``, this
662 file name will be used to save the key.
663
664- ``SAVE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
665 certificate generation tool to save the keys used to establish the Chain of
666 Trust. Allowed options are '0' or '1'. Default is '0' (do not save).
667
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +0100668- ``SCP_BL2``: Path to SCP_BL2 image in the host file system. This image is optional.
669 If a SCP_BL2 image is present then this option must be passed for the ``fip``
Douglas Raillard6f625742017-06-28 15:23:03 +0100670 target.
671
672- ``SCP_BL2_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +0100673 file that contains the SCP_BL2 private key in PEM format. If ``SAVE_KEYS=1``,
Douglas Raillard6f625742017-06-28 15:23:03 +0100674 this file name will be used to save the key.
675
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +0100676- ``SCP_BL2U``: Path to SCP_BL2U image in the host file system. This image is
Douglas Raillard6f625742017-06-28 15:23:03 +0100677 optional. It is only needed if the platform makefile specifies that it
678 is required in order to build the ``fwu_fip`` target.
679
Jeenu Viswambharanb7cb1332017-10-16 08:43:14 +0100680- ``SDEI_SUPPORT``: Setting this to ``1`` enables support for Software
681 Delegated Exception Interface to BL31 image. This defaults to ``0``.
682
683 When set to ``1``, the build option ``EL3_EXCEPTION_HANDLING`` must also be
684 set to ``1``.
685
Douglas Raillard6f625742017-06-28 15:23:03 +0100686- ``SEPARATE_CODE_AND_RODATA``: Whether code and read-only data should be
687 isolated on separate memory pages. This is a trade-off between security and
688 memory usage. See "Isolating code and read-only data on separate memory
689 pages" section in `Firmware Design`_. This flag is disabled by default and
690 affects all BL images.
691
Dan Handley4def07d2018-03-01 18:44:00 +0000692- ``SPD``: Choose a Secure Payload Dispatcher component to be built into TF-A.
693 This build option is only valid if ``ARCH=aarch64``. The value should be
694 the path to the directory containing the SPD source, relative to
695 ``services/spd/``; the directory is expected to contain a makefile called
696 ``<spd-value>.mk``.
Douglas Raillard6f625742017-06-28 15:23:03 +0100697
698- ``SPIN_ON_BL1_EXIT``: This option introduces an infinite loop in BL1. It can
699 take either 0 (no loop) or 1 (add a loop). 0 is the default. This loop stops
700 execution in BL1 just before handing over to BL31. At this point, all
701 firmware images have been loaded in memory, and the MMU and caches are
702 turned off. Refer to the "Debugging options" section for more details.
703
Antonio Nino Diazb726c162018-05-11 11:15:10 +0100704- ``SP_MIN_WITH_SECURE_FIQ``: Boolean flag to indicate the SP_MIN handles
Etienne Carriere71816092017-08-09 15:48:53 +0200705 secure interrupts (caught through the FIQ line). Platforms can enable
706 this directive if they need to handle such interruption. When enabled,
707 the FIQ are handled in monitor mode and non secure world is not allowed
708 to mask these events. Platforms that enable FIQ handling in SP_MIN shall
709 implement the api ``sp_min_plat_fiq_handler()``. The default value is 0.
710
Douglas Raillard6f625742017-06-28 15:23:03 +0100711- ``TRUSTED_BOARD_BOOT``: Boolean flag to include support for the Trusted Board
712 Boot feature. When set to '1', BL1 and BL2 images include support to load
713 and verify the certificates and images in a FIP, and BL1 includes support
714 for the Firmware Update. The default value is '0'. Generation and inclusion
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +0100715 of certificates in the FIP and FWU_FIP depends upon the value of the
Douglas Raillard6f625742017-06-28 15:23:03 +0100716 ``GENERATE_COT`` option.
717
718 Note: This option depends on ``CREATE_KEYS`` to be enabled. If the keys
719 already exist in disk, they will be overwritten without further notice.
720
721- ``TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
722 specifies the file that contains the Trusted World private key in PEM
723 format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
724
725- ``TSP_INIT_ASYNC``: Choose BL32 initialization method as asynchronous or
726 synchronous, (see "Initializing a BL32 Image" section in
727 `Firmware Design`_). It can take the value 0 (BL32 is initialized using
728 synchronous method) or 1 (BL32 is initialized using asynchronous method).
729 Default is 0.
730
731- ``TSP_NS_INTR_ASYNC_PREEMPT``: A non zero value enables the interrupt
732 routing model which routes non-secure interrupts asynchronously from TSP
733 to EL3 causing immediate preemption of TSP. The EL3 is responsible
734 for saving and restoring the TSP context in this routing model. The
735 default routing model (when the value is 0) is to route non-secure
736 interrupts to TSP allowing it to save its context and hand over
737 synchronously to EL3 via an SMC.
738
Jeenu Viswambharan60277962018-01-11 14:30:22 +0000739 Note: when ``EL3_EXCEPTION_HANDLING`` is ``1``, ``TSP_NS_INTR_ASYNC_PREEMPT``
740 must also be set to ``1``.
741
Varun Wadekarc2ad38c2019-01-11 14:47:48 -0800742- ``USE_ARM_LINK``: This flag determines whether to enable support for ARM
743 linker. When the ``LINKER`` build variable points to the armlink linker,
744 this flag is enabled automatically. To enable support for armlink, platforms
745 will have to provide a scatter file for the BL image. Currently, Tegra
746 platforms use the armlink support to compile BL3-1 images.
747
Douglas Raillard6f625742017-06-28 15:23:03 +0100748- ``USE_COHERENT_MEM``: This flag determines whether to include the coherent
749 memory region in the BL memory map or not (see "Use of Coherent memory in
Dan Handley4def07d2018-03-01 18:44:00 +0000750 TF-A" section in `Firmware Design`_). It can take the value 1
Douglas Raillard6f625742017-06-28 15:23:03 +0100751 (Coherent memory region is included) or 0 (Coherent memory region is
752 excluded). Default is 1.
753
John Tsichritzis5a8f0a32019-03-19 12:12:55 +0000754- ``USE_ROMLIB``: This flag determines whether library at ROM will be used.
755 This feature creates a library of functions to be placed in ROM and thus
756 reduces SRAM usage. Refer to `Library at ROM`_ for further details. Default
757 is 0.
758
Douglas Raillard6f625742017-06-28 15:23:03 +0100759- ``V``: Verbose build. If assigned anything other than 0, the build commands
760 are printed. Default is 0.
761
Dan Handley4def07d2018-03-01 18:44:00 +0000762- ``VERSION_STRING``: String used in the log output for each TF-A image.
763 Defaults to a string formed by concatenating the version number, build type
764 and build string.
Douglas Raillard6f625742017-06-28 15:23:03 +0100765
766- ``WARMBOOT_ENABLE_DCACHE_EARLY`` : Boolean option to enable D-cache early on
767 the CPU after warm boot. This is applicable for platforms which do not
768 require interconnect programming to enable cache coherency (eg: single
769 cluster platforms). If this option is enabled, then warm boot path
770 enables D-caches immediately after enabling MMU. This option defaults to 0.
771
Dan Handley4def07d2018-03-01 18:44:00 +0000772Arm development platform specific build options
Douglas Raillard6f625742017-06-28 15:23:03 +0100773^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
774
775- ``ARM_BL31_IN_DRAM``: Boolean option to select loading of BL31 in TZC secured
776 DRAM. By default, BL31 is in the secure SRAM. Set this flag to 1 to load
777 BL31 in TZC secured DRAM. If TSP is present, then setting this option also
778 sets the TSP location to DRAM and ignores the ``ARM_TSP_RAM_LOCATION`` build
779 flag.
780
Douglas Raillard6f625742017-06-28 15:23:03 +0100781- ``ARM_CONFIG_CNTACR``: boolean option to unlock access to the ``CNTBase<N>``
782 frame registers by setting the ``CNTCTLBase.CNTACR<N>`` register bits. The
783 frame number ``<N>`` is defined by ``PLAT_ARM_NSTIMER_FRAME_ID``, which should
784 match the frame used by the Non-Secure image (normally the Linux kernel).
785 Default is true (access to the frame is allowed).
786
787- ``ARM_DISABLE_TRUSTED_WDOG``: boolean option to disable the Trusted Watchdog.
Dan Handley4def07d2018-03-01 18:44:00 +0000788 By default, Arm platforms use a watchdog to trigger a system reset in case
Douglas Raillard6f625742017-06-28 15:23:03 +0100789 an error is encountered during the boot process (for example, when an image
790 could not be loaded or authenticated). The watchdog is enabled in the early
791 platform setup hook at BL1 and disabled in the BL1 prepare exit hook. The
792 Trusted Watchdog may be disabled at build time for testing or development
793 purposes.
794
Antonio Nino Diazb726c162018-05-11 11:15:10 +0100795- ``ARM_LINUX_KERNEL_AS_BL33``: The Linux kernel expects registers x0-x3 to
796 have specific values at boot. This boolean option allows the Trusted Firmware
797 to have a Linux kernel image as BL33 by preparing the registers to these
Manish Pandeyed2c4f42018-11-02 13:28:25 +0000798 values before jumping to BL33. This option defaults to 0 (disabled). For
799 AArch64 ``RESET_TO_BL31`` and for AArch32 ``RESET_TO_SP_MIN`` must be 1 when
800 using it. If this option is set to 1, ``ARM_PRELOADED_DTB_BASE`` must be set
801 to the location of a device tree blob (DTB) already loaded in memory. The
802 Linux Image address must be specified using the ``PRELOADED_BL33_BASE``
803 option.
Antonio Nino Diazb726c162018-05-11 11:15:10 +0100804
Sandrine Bailleuxe9ebd542019-01-31 13:12:41 +0100805- ``ARM_PLAT_MT``: This flag determines whether the Arm platform layer has to
806 cater for the multi-threading ``MT`` bit when accessing MPIDR. When this flag
807 is set, the functions which deal with MPIDR assume that the ``MT`` bit in
808 MPIDR is set and access the bit-fields in MPIDR accordingly. Default value of
809 this flag is 0. Note that this option is not used on FVP platforms.
810
Douglas Raillard6f625742017-06-28 15:23:03 +0100811- ``ARM_RECOM_STATE_ID_ENC``: The PSCI1.0 specification recommends an encoding
812 for the construction of composite state-ID in the power-state parameter.
813 The existing PSCI clients currently do not support this encoding of
814 State-ID yet. Hence this flag is used to configure whether to use the
815 recommended State-ID encoding or not. The default value of this flag is 0,
816 in which case the platform is configured to expect NULL in the State-ID
817 field of power-state parameter.
818
819- ``ARM_ROTPK_LOCATION``: used when ``TRUSTED_BOARD_BOOT=1``. It specifies the
820 location of the ROTPK hash returned by the function ``plat_get_rotpk_info()``
Dan Handley4def07d2018-03-01 18:44:00 +0000821 for Arm platforms. Depending on the selected option, the proper private key
Douglas Raillard6f625742017-06-28 15:23:03 +0100822 must be specified using the ``ROT_KEY`` option when building the Trusted
823 Firmware. This private key will be used by the certificate generation tool
824 to sign the BL2 and Trusted Key certificates. Available options for
825 ``ARM_ROTPK_LOCATION`` are:
826
827 - ``regs`` : return the ROTPK hash stored in the Trusted root-key storage
828 registers. The private key corresponding to this ROTPK hash is not
829 currently available.
830 - ``devel_rsa`` : return a development public key hash embedded in the BL1
831 and BL2 binaries. This hash has been obtained from the RSA public key
832 ``arm_rotpk_rsa.der``, located in ``plat/arm/board/common/rotpk``. To use
833 this option, ``arm_rotprivk_rsa.pem`` must be specified as ``ROT_KEY`` when
834 creating the certificates.
Qixiang Xu9db9c652017-08-24 15:12:20 +0800835 - ``devel_ecdsa`` : return a development public key hash embedded in the BL1
836 and BL2 binaries. This hash has been obtained from the ECDSA public key
837 ``arm_rotpk_ecdsa.der``, located in ``plat/arm/board/common/rotpk``. To use
838 this option, ``arm_rotprivk_ecdsa.pem`` must be specified as ``ROT_KEY``
839 when creating the certificates.
Douglas Raillard6f625742017-06-28 15:23:03 +0100840
841- ``ARM_TSP_RAM_LOCATION``: location of the TSP binary. Options:
842
Qixiang Xu7ca267b2017-10-13 09:04:12 +0800843 - ``tsram`` : Trusted SRAM (default option when TBB is not enabled)
Douglas Raillard6f625742017-06-28 15:23:03 +0100844 - ``tdram`` : Trusted DRAM (if available)
John Tsichritzis677ad322018-06-06 09:38:10 +0100845 - ``dram`` : Secure region in DRAM (default option when TBB is enabled,
846 configured by the TrustZone controller)
Douglas Raillard6f625742017-06-28 15:23:03 +0100847
Dan Handley4def07d2018-03-01 18:44:00 +0000848- ``ARM_XLAT_TABLES_LIB_V1``: boolean option to compile TF-A with version 1
849 of the translation tables library instead of version 2. It is set to 0 by
850 default, which selects version 2.
Douglas Raillard6f625742017-06-28 15:23:03 +0100851
Dan Handley4def07d2018-03-01 18:44:00 +0000852- ``ARM_CRYPTOCELL_INTEG`` : bool option to enable TF-A to invoke Arm®
853 TrustZone® CryptoCell functionality for Trusted Board Boot on capable Arm
854 platforms. If this option is specified, then the path to the CryptoCell
Douglas Raillard6f625742017-06-28 15:23:03 +0100855 SBROM library must be specified via ``CCSBROM_LIB_PATH`` flag.
856
Dan Handley4def07d2018-03-01 18:44:00 +0000857For a better understanding of these options, the Arm development platform memory
Douglas Raillard6f625742017-06-28 15:23:03 +0100858map is explained in the `Firmware Design`_.
859
Dan Handley4def07d2018-03-01 18:44:00 +0000860Arm CSS platform specific build options
Douglas Raillard6f625742017-06-28 15:23:03 +0100861^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
862
863- ``CSS_DETECT_PRE_1_7_0_SCP``: Boolean flag to detect SCP version
864 incompatibility. Version 1.7.0 of the SCP firmware made a non-backwards
865 compatible change to the MTL protocol, used for AP/SCP communication.
Dan Handley4def07d2018-03-01 18:44:00 +0000866 TF-A no longer supports earlier SCP versions. If this option is set to 1
867 then TF-A will detect if an earlier version is in use. Default is 1.
Douglas Raillard6f625742017-06-28 15:23:03 +0100868
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +0100869- ``CSS_LOAD_SCP_IMAGES``: Boolean flag, which when set, adds SCP_BL2 and
870 SCP_BL2U to the FIP and FWU_FIP respectively, and enables them to be loaded
Douglas Raillard6f625742017-06-28 15:23:03 +0100871 during boot. Default is 1.
872
Soby Mathew18e279e2017-06-12 12:37:10 +0100873- ``CSS_USE_SCMI_SDS_DRIVER``: Boolean flag which selects SCMI/SDS drivers
874 instead of SCPI/BOM driver for communicating with the SCP during power
875 management operations and for SCP RAM Firmware transfer. If this option
876 is set to 1, then SCMI/SDS drivers will be used. Default is 0.
Douglas Raillard6f625742017-06-28 15:23:03 +0100877
Dan Handley4def07d2018-03-01 18:44:00 +0000878Arm FVP platform specific build options
Douglas Raillard6f625742017-06-28 15:23:03 +0100879^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
880
881- ``FVP_CLUSTER_COUNT`` : Configures the cluster count to be used to
Dan Handley4def07d2018-03-01 18:44:00 +0000882 build the topology tree within TF-A. By default TF-A is configured for dual
883 cluster topology and this option can be used to override the default value.
Douglas Raillard6f625742017-06-28 15:23:03 +0100884
885- ``FVP_INTERCONNECT_DRIVER``: Selects the interconnect driver to be built. The
886 default interconnect driver depends on the value of ``FVP_CLUSTER_COUNT`` as
887 explained in the options below:
888
889 - ``FVP_CCI`` : The CCI driver is selected. This is the default
890 if 0 < ``FVP_CLUSTER_COUNT`` <= 2.
891 - ``FVP_CCN`` : The CCN driver is selected. This is the default
892 if ``FVP_CLUSTER_COUNT`` > 2.
893
Jeenu Viswambharanfe7210c2018-01-31 14:52:08 +0000894- ``FVP_MAX_CPUS_PER_CLUSTER``: Sets the maximum number of CPUs implemented in
895 a single cluster. This option defaults to 4.
896
Jeenu Viswambharan11ad8f22016-11-15 13:53:57 +0000897- ``FVP_MAX_PE_PER_CPU``: Sets the maximum number of PEs implemented on any CPU
898 in the system. This option defaults to 1. Note that the build option
899 ``ARM_PLAT_MT`` doesn't have any effect on FVP platforms.
900
Douglas Raillard6f625742017-06-28 15:23:03 +0100901- ``FVP_USE_GIC_DRIVER`` : Selects the GIC driver to be built. Options:
902
903 - ``FVP_GIC600`` : The GIC600 implementation of GICv3 is selected
904 - ``FVP_GICV2`` : The GICv2 only driver is selected
905 - ``FVP_GICV3`` : The GICv3 only driver is selected (default option)
Douglas Raillard6f625742017-06-28 15:23:03 +0100906
907- ``FVP_USE_SP804_TIMER`` : Use the SP804 timer instead of the Generic Timer
908 for functions that wait for an arbitrary time length (udelay and mdelay).
909 The default value is 0.
910
Soby Mathewb2a68f82018-02-16 14:52:52 +0000911- ``FVP_HW_CONFIG_DTS`` : Specify the path to the DTS file to be compiled
912 to DTB and packaged in FIP as the HW_CONFIG. See `Firmware Design`_ for
913 details on HW_CONFIG. By default, this is initialized to a sensible DTS
914 file in ``fdts/`` folder depending on other build options. But some cases,
915 like shifted affinity format for MPIDR, cannot be detected at build time
916 and this option is needed to specify the appropriate DTS file.
917
918- ``FVP_HW_CONFIG`` : Specify the path to the HW_CONFIG blob to be packaged in
919 FIP. See `Firmware Design`_ for details on HW_CONFIG. This option is
920 similar to the ``FVP_HW_CONFIG_DTS`` option, but it directly specifies the
921 HW_CONFIG blob instead of the DTS file. This option is useful to override
922 the default HW_CONFIG selected by the build system.
923
Summer Qin60a23fd2018-03-02 15:51:14 +0800924ARM JUNO platform specific build options
925^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
926
927- ``JUNO_TZMP1`` : Boolean option to configure Juno to be used for TrustZone
928 Media Protection (TZ-MP1). Default value of this flag is 0.
929
Douglas Raillard6f625742017-06-28 15:23:03 +0100930Debugging options
931~~~~~~~~~~~~~~~~~
932
933To compile a debug version and make the build more verbose use
934
935::
936
937 make PLAT=<platform> DEBUG=1 V=1 all
938
939AArch64 GCC uses DWARF version 4 debugging symbols by default. Some tools (for
940example DS-5) might not support this and may need an older version of DWARF
941symbols to be emitted by GCC. This can be achieved by using the
942``-gdwarf-<version>`` flag, with the version being set to 2 or 3. Setting the
943version to 2 is recommended for DS-5 versions older than 5.16.
944
945When debugging logic problems it might also be useful to disable all compiler
946optimizations by using ``-O0``.
947
948NOTE: Using ``-O0`` could cause output images to be larger and base addresses
Dan Handley4def07d2018-03-01 18:44:00 +0000949might need to be recalculated (see the **Memory layout on Arm development
Douglas Raillard6f625742017-06-28 15:23:03 +0100950platforms** section in the `Firmware Design`_).
951
952Extra debug options can be passed to the build system by setting ``CFLAGS`` or
953``LDFLAGS``:
954
955.. code:: makefile
956
957 CFLAGS='-O0 -gdwarf-2' \
958 make PLAT=<platform> DEBUG=1 V=1 all
959
960Note that using ``-Wl,`` style compilation driver options in ``CFLAGS`` will be
961ignored as the linker is called directly.
962
963It is also possible to introduce an infinite loop to help in debugging the
Dan Handley4def07d2018-03-01 18:44:00 +0000964post-BL2 phase of TF-A. This can be done by rebuilding BL1 with the
965``SPIN_ON_BL1_EXIT=1`` build flag. Refer to the `Summary of build options`_
Douglas Raillard6f625742017-06-28 15:23:03 +0100966section. In this case, the developer may take control of the target using a
967debugger when indicated by the console output. When using DS-5, the following
968commands can be used:
969
970::
971
972 # Stop target execution
973 interrupt
974
975 #
976 # Prepare your debugging environment, e.g. set breakpoints
977 #
978
979 # Jump over the debug loop
980 set var $AARCH64::$Core::$PC = $AARCH64::$Core::$PC + 4
981
982 # Resume execution
983 continue
984
985Building the Test Secure Payload
986~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
987
988The TSP is coupled with a companion runtime service in the BL31 firmware,
989called the TSPD. Therefore, if you intend to use the TSP, the BL31 image
990must be recompiled as well. For more information on SPs and SPDs, see the
991`Secure-EL1 Payloads and Dispatchers`_ section in the `Firmware Design`_.
992
Dan Handley4def07d2018-03-01 18:44:00 +0000993First clean the TF-A build directory to get rid of any previous BL31 binary.
994Then to build the TSP image use:
Douglas Raillard6f625742017-06-28 15:23:03 +0100995
996::
997
998 make PLAT=<platform> SPD=tspd all
999
1000An additional boot loader binary file is created in the ``build`` directory:
1001
1002::
1003
1004 build/<platform>/<build-type>/bl32.bin
1005
Douglas Raillard6f625742017-06-28 15:23:03 +01001006
1007Building and using the FIP tool
1008~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1009
Dan Handley4def07d2018-03-01 18:44:00 +00001010Firmware Image Package (FIP) is a packaging format used by TF-A to package
1011firmware images in a single binary. The number and type of images that should
1012be packed in a FIP is platform specific and may include TF-A images and other
1013firmware images required by the platform. For example, most platforms require
1014a BL33 image which corresponds to the normal world bootloader (e.g. UEFI or
1015U-Boot).
Douglas Raillard6f625742017-06-28 15:23:03 +01001016
Dan Handley4def07d2018-03-01 18:44:00 +00001017The TF-A build system provides the make target ``fip`` to create a FIP file
1018for the specified platform using the FIP creation tool included in the TF-A
1019project. Examples below show how to build a FIP file for FVP, packaging TF-A
1020and BL33 images.
Douglas Raillard6f625742017-06-28 15:23:03 +01001021
1022For AArch64:
1023
1024::
1025
Ambroise Vincent68126052019-03-14 10:53:16 +00001026 make PLAT=fvp BL33=<path-to>/bl33.bin fip
Douglas Raillard6f625742017-06-28 15:23:03 +01001027
1028For AArch32:
1029
1030::
1031
Ambroise Vincent68126052019-03-14 10:53:16 +00001032 make PLAT=fvp ARCH=aarch32 AARCH32_SP=sp_min BL33=<path-to>/bl33.bin fip
Douglas Raillard6f625742017-06-28 15:23:03 +01001033
1034The resulting FIP may be found in:
1035
1036::
1037
1038 build/fvp/<build-type>/fip.bin
1039
1040For advanced operations on FIP files, it is also possible to independently build
1041the tool and create or modify FIPs using this tool. To do this, follow these
1042steps:
1043
1044It is recommended to remove old artifacts before building the tool:
1045
1046::
1047
1048 make -C tools/fiptool clean
1049
1050Build the tool:
1051
1052::
1053
1054 make [DEBUG=1] [V=1] fiptool
1055
1056The tool binary can be located in:
1057
1058::
1059
1060 ./tools/fiptool/fiptool
1061
Alexei Fedorov06715f82019-03-13 11:05:07 +00001062Invoking the tool with ``help`` will print a help message with all available
Douglas Raillard6f625742017-06-28 15:23:03 +01001063options.
1064
1065Example 1: create a new Firmware package ``fip.bin`` that contains BL2 and BL31:
1066
1067::
1068
1069 ./tools/fiptool/fiptool create \
1070 --tb-fw build/<platform>/<build-type>/bl2.bin \
1071 --soc-fw build/<platform>/<build-type>/bl31.bin \
1072 fip.bin
1073
1074Example 2: view the contents of an existing Firmware package:
1075
1076::
1077
1078 ./tools/fiptool/fiptool info <path-to>/fip.bin
1079
1080Example 3: update the entries of an existing Firmware package:
1081
1082::
1083
1084 # Change the BL2 from Debug to Release version
1085 ./tools/fiptool/fiptool update \
1086 --tb-fw build/<platform>/release/bl2.bin \
1087 build/<platform>/debug/fip.bin
1088
1089Example 4: unpack all entries from an existing Firmware package:
1090
1091::
1092
1093 # Images will be unpacked to the working directory
1094 ./tools/fiptool/fiptool unpack <path-to>/fip.bin
1095
1096Example 5: remove an entry from an existing Firmware package:
1097
1098::
1099
1100 ./tools/fiptool/fiptool remove \
1101 --tb-fw build/<platform>/debug/fip.bin
1102
1103Note that if the destination FIP file exists, the create, update and
1104remove operations will automatically overwrite it.
1105
1106The unpack operation will fail if the images already exist at the
1107destination. In that case, use -f or --force to continue.
1108
1109More information about FIP can be found in the `Firmware Design`_ document.
1110
Douglas Raillard6f625742017-06-28 15:23:03 +01001111Building FIP images with support for Trusted Board Boot
1112~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1113
1114Trusted Board Boot primarily consists of the following two features:
1115
1116- Image Authentication, described in `Trusted Board Boot`_, and
1117- Firmware Update, described in `Firmware Update`_
1118
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01001119The following steps should be followed to build FIP and (optionally) FWU_FIP
Douglas Raillard6f625742017-06-28 15:23:03 +01001120images with support for these features:
1121
1122#. Fulfill the dependencies of the ``mbedtls`` cryptographic and image parser
1123 modules by checking out a recent version of the `mbed TLS Repository`_. It
Dan Handley4def07d2018-03-01 18:44:00 +00001124 is important to use a version that is compatible with TF-A and fixes any
Douglas Raillard6f625742017-06-28 15:23:03 +01001125 known security vulnerabilities. See `mbed TLS Security Center`_ for more
Dan Handley4def07d2018-03-01 18:44:00 +00001126 information. The latest version of TF-A is tested with tag
John Tsichritzis62e2d972019-03-12 16:11:17 +00001127 ``mbedtls-2.16.0``.
Douglas Raillard6f625742017-06-28 15:23:03 +01001128
1129 The ``drivers/auth/mbedtls/mbedtls_*.mk`` files contain the list of mbed TLS
1130 source files the modules depend upon.
1131 ``include/drivers/auth/mbedtls/mbedtls_config.h`` contains the configuration
1132 options required to build the mbed TLS sources.
1133
1134 Note that the mbed TLS library is licensed under the Apache version 2.0
Dan Handley4def07d2018-03-01 18:44:00 +00001135 license. Using mbed TLS source code will affect the licensing of TF-A
1136 binaries that are built using this library.
Douglas Raillard6f625742017-06-28 15:23:03 +01001137
1138#. To build the FIP image, ensure the following command line variables are set
Dan Handley4def07d2018-03-01 18:44:00 +00001139 while invoking ``make`` to build TF-A:
Douglas Raillard6f625742017-06-28 15:23:03 +01001140
1141 - ``MBEDTLS_DIR=<path of the directory containing mbed TLS sources>``
1142 - ``TRUSTED_BOARD_BOOT=1``
1143 - ``GENERATE_COT=1``
1144
Dan Handley4def07d2018-03-01 18:44:00 +00001145 In the case of Arm platforms, the location of the ROTPK hash must also be
Douglas Raillard6f625742017-06-28 15:23:03 +01001146 specified at build time. Two locations are currently supported (see
1147 ``ARM_ROTPK_LOCATION`` build option):
1148
1149 - ``ARM_ROTPK_LOCATION=regs``: the ROTPK hash is obtained from the Trusted
1150 root-key storage registers present in the platform. On Juno, this
1151 registers are read-only. On FVP Base and Cortex models, the registers
1152 are read-only, but the value can be specified using the command line
1153 option ``bp.trusted_key_storage.public_key`` when launching the model.
1154 On both Juno and FVP models, the default value corresponds to an
1155 ECDSA-SECP256R1 public key hash, whose private part is not currently
1156 available.
1157
1158 - ``ARM_ROTPK_LOCATION=devel_rsa``: use the ROTPK hash that is hardcoded
Dan Handley4def07d2018-03-01 18:44:00 +00001159 in the Arm platform port. The private/public RSA key pair may be
Douglas Raillard6f625742017-06-28 15:23:03 +01001160 found in ``plat/arm/board/common/rotpk``.
1161
Qixiang Xu9db9c652017-08-24 15:12:20 +08001162 - ``ARM_ROTPK_LOCATION=devel_ecdsa``: use the ROTPK hash that is hardcoded
Dan Handley4def07d2018-03-01 18:44:00 +00001163 in the Arm platform port. The private/public ECDSA key pair may be
Qixiang Xu9db9c652017-08-24 15:12:20 +08001164 found in ``plat/arm/board/common/rotpk``.
1165
Douglas Raillard6f625742017-06-28 15:23:03 +01001166 Example of command line using RSA development keys:
1167
1168 ::
1169
1170 MBEDTLS_DIR=<path of the directory containing mbed TLS sources> \
1171 make PLAT=<platform> TRUSTED_BOARD_BOOT=1 GENERATE_COT=1 \
1172 ARM_ROTPK_LOCATION=devel_rsa \
1173 ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem \
1174 BL33=<path-to>/<bl33_image> \
1175 all fip
1176
1177 The result of this build will be the bl1.bin and the fip.bin binaries. This
1178 FIP will include the certificates corresponding to the Chain of Trust
1179 described in the TBBR-client document. These certificates can also be found
1180 in the output build directory.
1181
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01001182#. The optional FWU_FIP contains any additional images to be loaded from
Douglas Raillard6f625742017-06-28 15:23:03 +01001183 Non-Volatile storage during the `Firmware Update`_ process. To build the
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01001184 FWU_FIP, any FWU images required by the platform must be specified on the
Dan Handley4def07d2018-03-01 18:44:00 +00001185 command line. On Arm development platforms like Juno, these are:
Douglas Raillard6f625742017-06-28 15:23:03 +01001186
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01001187 - NS_BL2U. The AP non-secure Firmware Updater image.
1188 - SCP_BL2U. The SCP Firmware Update Configuration image.
Douglas Raillard6f625742017-06-28 15:23:03 +01001189
1190 Example of Juno command line for generating both ``fwu`` and ``fwu_fip``
1191 targets using RSA development:
1192
1193 ::
1194
1195 MBEDTLS_DIR=<path of the directory containing mbed TLS sources> \
1196 make PLAT=juno TRUSTED_BOARD_BOOT=1 GENERATE_COT=1 \
1197 ARM_ROTPK_LOCATION=devel_rsa \
1198 ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem \
1199 BL33=<path-to>/<bl33_image> \
1200 SCP_BL2=<path-to>/<scp_bl2_image> \
1201 SCP_BL2U=<path-to>/<scp_bl2u_image> \
1202 NS_BL2U=<path-to>/<ns_bl2u_image> \
1203 all fip fwu_fip
1204
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01001205 Note: The BL2U image will be built by default and added to the FWU_FIP.
Douglas Raillard6f625742017-06-28 15:23:03 +01001206 The user may override this by adding ``BL2U=<path-to>/<bl2u_image>``
1207 to the command line above.
1208
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01001209 Note: Building and installing the non-secure and SCP FWU images (NS_BL1U,
1210 NS_BL2U and SCP_BL2U) is outside the scope of this document.
Douglas Raillard6f625742017-06-28 15:23:03 +01001211
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01001212 The result of this build will be bl1.bin, fip.bin and fwu_fip.bin binaries.
1213 Both the FIP and FWU_FIP will include the certificates corresponding to the
Douglas Raillard6f625742017-06-28 15:23:03 +01001214 Chain of Trust described in the TBBR-client document. These certificates
1215 can also be found in the output build directory.
1216
1217Building the Certificate Generation Tool
1218~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1219
Dan Handley4def07d2018-03-01 18:44:00 +00001220The ``cert_create`` tool is built as part of the TF-A build process when the
1221``fip`` make target is specified and TBB is enabled (as described in the
1222previous section), but it can also be built separately with the following
1223command:
Douglas Raillard6f625742017-06-28 15:23:03 +01001224
1225::
1226
1227 make PLAT=<platform> [DEBUG=1] [V=1] certtool
1228
Antonio Nino Diaze23e0572018-09-25 09:41:08 +01001229For platforms that require their own IDs in certificate files, the generic
Paul Beesley573b4cd2019-04-11 13:35:26 +01001230'cert_create' tool can be built with the following command. Note that the target
1231platform must define its IDs within a ``platform_oid.h`` header file for the
1232build to succeed.
Douglas Raillard6f625742017-06-28 15:23:03 +01001233
1234::
1235
Paul Beesley573b4cd2019-04-11 13:35:26 +01001236 make PLAT=<platform> USE_TBBR_DEFS=0 [DEBUG=1] [V=1] certtool
Douglas Raillard6f625742017-06-28 15:23:03 +01001237
1238``DEBUG=1`` builds the tool in debug mode. ``V=1`` makes the build process more
1239verbose. The following command should be used to obtain help about the tool:
1240
1241::
1242
1243 ./tools/cert_create/cert_create -h
1244
1245Building a FIP for Juno and FVP
1246-------------------------------
1247
1248This section provides Juno and FVP specific instructions to build Trusted
1249Firmware, obtain the additional required firmware, and pack it all together in
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01001250a single FIP binary. It assumes that a `Linaro Release`_ has been installed.
Douglas Raillard6f625742017-06-28 15:23:03 +01001251
David Cunado31f2f792017-06-29 12:01:33 +01001252Note: Pre-built binaries for AArch32 are available from Linaro Release 16.12
1253onwards. Before that release, pre-built binaries are only available for AArch64.
Douglas Raillard6f625742017-06-28 15:23:03 +01001254
Joel Huttonbf7008a2018-03-19 11:59:57 +00001255Note: Follow the full instructions for one platform before switching to a
Douglas Raillard6f625742017-06-28 15:23:03 +01001256different one. Mixing instructions for different platforms may result in
1257corrupted binaries.
1258
Joel Huttonbf7008a2018-03-19 11:59:57 +00001259Note: The uboot image downloaded by the Linaro workspace script does not always
1260match the uboot image packaged as BL33 in the corresponding fip file. It is
1261recommended to use the version that is packaged in the fip file using the
1262instructions below.
1263
Soby Mathew7e8686d2018-05-09 13:59:29 +01001264Note: For the FVP, the kernel FDT is packaged in FIP during build and loaded
1265by the firmware at runtime. See `Obtaining the Flattened Device Trees`_
1266section for more info on selecting the right FDT to use.
1267
Douglas Raillard6f625742017-06-28 15:23:03 +01001268#. Clean the working directory
1269
1270 ::
1271
1272 make realclean
1273
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01001274#. Obtain SCP_BL2 (Juno) and BL33 (all platforms)
Douglas Raillard6f625742017-06-28 15:23:03 +01001275
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01001276 Use the fiptool to extract the SCP_BL2 and BL33 images from the FIP
Douglas Raillard6f625742017-06-28 15:23:03 +01001277 package included in the Linaro release:
1278
1279 ::
1280
1281 # Build the fiptool
1282 make [DEBUG=1] [V=1] fiptool
1283
1284 # Unpack firmware images from Linaro FIP
Ambroise Vincent68126052019-03-14 10:53:16 +00001285 ./tools/fiptool/fiptool unpack <path-to-linaro-release>/fip.bin
Douglas Raillard6f625742017-06-28 15:23:03 +01001286
1287 The unpack operation will result in a set of binary images extracted to the
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01001288 current working directory. The SCP_BL2 image corresponds to
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01001289 ``scp-fw.bin`` and BL33 corresponds to ``nt-fw.bin``.
Douglas Raillard6f625742017-06-28 15:23:03 +01001290
Joel Huttonbf7008a2018-03-19 11:59:57 +00001291 Note: The fiptool will complain if the images to be unpacked already
Douglas Raillard6f625742017-06-28 15:23:03 +01001292 exist in the current directory. If that is the case, either delete those
1293 files or use the ``--force`` option to overwrite.
1294
Ambroise Vincent68126052019-03-14 10:53:16 +00001295 Note: For AArch32, the instructions below assume that nt-fw.bin is a normal
1296 world boot loader that supports AArch32.
Douglas Raillard6f625742017-06-28 15:23:03 +01001297
Dan Handley4def07d2018-03-01 18:44:00 +00001298#. Build TF-A images and create a new FIP for FVP
Douglas Raillard6f625742017-06-28 15:23:03 +01001299
1300 ::
1301
1302 # AArch64
1303 make PLAT=fvp BL33=nt-fw.bin all fip
1304
1305 # AArch32
1306 make PLAT=fvp ARCH=aarch32 AARCH32_SP=sp_min BL33=nt-fw.bin all fip
1307
Dan Handley4def07d2018-03-01 18:44:00 +00001308#. Build TF-A images and create a new FIP for Juno
Douglas Raillard6f625742017-06-28 15:23:03 +01001309
1310 For AArch64:
1311
1312 Building for AArch64 on Juno simply requires the addition of ``SCP_BL2``
1313 as a build parameter.
1314
1315 ::
1316
Ambroise Vincent68126052019-03-14 10:53:16 +00001317 make PLAT=juno BL33=nt-fw.bin SCP_BL2=scp-fw.bin all fip
Douglas Raillard6f625742017-06-28 15:23:03 +01001318
1319 For AArch32:
1320
1321 Hardware restrictions on Juno prevent cold reset into AArch32 execution mode,
1322 therefore BL1 and BL2 must be compiled for AArch64, and BL32 is compiled
1323 separately for AArch32.
1324
1325 - Before building BL32, the environment variable ``CROSS_COMPILE`` must point
1326 to the AArch32 Linaro cross compiler.
1327
1328 ::
1329
1330 export CROSS_COMPILE=<path-to-aarch32-gcc>/bin/arm-linux-gnueabihf-
1331
1332 - Build BL32 in AArch32.
1333
1334 ::
1335
1336 make ARCH=aarch32 PLAT=juno AARCH32_SP=sp_min \
1337 RESET_TO_SP_MIN=1 JUNO_AARCH32_EL3_RUNTIME=1 bl32
1338
Ambroise Vincent68126052019-03-14 10:53:16 +00001339 - Save ``bl32.bin`` to a temporary location and clean the build products.
1340
1341 ::
1342
1343 cp <path-to-build>/bl32.bin <path-to-temporary>
1344 make realclean
1345
Douglas Raillard6f625742017-06-28 15:23:03 +01001346 - Before building BL1 and BL2, the environment variable ``CROSS_COMPILE``
1347 must point to the AArch64 Linaro cross compiler.
1348
1349 ::
1350
1351 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
1352
1353 - The following parameters should be used to build BL1 and BL2 in AArch64
1354 and point to the BL32 file.
1355
1356 ::
1357
Soby Mathew509af922018-09-27 16:46:41 +01001358 make ARCH=aarch64 PLAT=juno JUNO_AARCH32_EL3_RUNTIME=1 \
Ambroise Vincent68126052019-03-14 10:53:16 +00001359 BL33=nt-fw.bin SCP_BL2=scp-fw.bin \
1360 BL32=<path-to-temporary>/bl32.bin all fip
Douglas Raillard6f625742017-06-28 15:23:03 +01001361
1362The resulting BL1 and FIP images may be found in:
1363
1364::
1365
1366 # Juno
1367 ./build/juno/release/bl1.bin
1368 ./build/juno/release/fip.bin
1369
1370 # FVP
1371 ./build/fvp/release/bl1.bin
1372 ./build/fvp/release/fip.bin
1373
Roberto Vargase29ee462017-10-17 10:19:00 +01001374
1375Booting Firmware Update images
1376-------------------------------------
1377
1378When Firmware Update (FWU) is enabled there are at least 2 new images
1379that have to be loaded, the Non-Secure FWU ROM (NS-BL1U), and the
1380FWU FIP.
1381
1382Juno
1383~~~~
1384
1385The new images must be programmed in flash memory by adding
1386an entry in the ``SITE1/HBI0262x/images.txt`` configuration file
1387on the Juno SD card (where ``x`` depends on the revision of the Juno board).
1388Refer to the `Juno Getting Started Guide`_, section 2.3 "Flash memory
1389programming" for more information. User should ensure these do not
1390overlap with any other entries in the file.
1391
1392::
1393
1394 NOR10UPDATE: AUTO ;Image Update:NONE/AUTO/FORCE
1395 NOR10ADDRESS: 0x00400000 ;Image Flash Address [ns_bl2u_base_address]
1396 NOR10FILE: \SOFTWARE\fwu_fip.bin ;Image File Name
1397 NOR10LOAD: 00000000 ;Image Load Address
1398 NOR10ENTRY: 00000000 ;Image Entry Point
1399
1400 NOR11UPDATE: AUTO ;Image Update:NONE/AUTO/FORCE
1401 NOR11ADDRESS: 0x03EB8000 ;Image Flash Address [ns_bl1u_base_address]
1402 NOR11FILE: \SOFTWARE\ns_bl1u.bin ;Image File Name
1403 NOR11LOAD: 00000000 ;Image Load Address
1404
1405The address ns_bl1u_base_address is the value of NS_BL1U_BASE - 0x8000000.
1406In the same way, the address ns_bl2u_base_address is the value of
1407NS_BL2U_BASE - 0x8000000.
1408
1409FVP
1410~~~
1411
1412The additional fip images must be loaded with:
1413
1414::
1415
1416 --data cluster0.cpu0="<path_to>/ns_bl1u.bin"@0x0beb8000 [ns_bl1u_base_address]
1417 --data cluster0.cpu0="<path_to>/fwu_fip.bin"@0x08400000 [ns_bl2u_base_address]
1418
1419The address ns_bl1u_base_address is the value of NS_BL1U_BASE.
1420In the same way, the address ns_bl2u_base_address is the value of
1421NS_BL2U_BASE.
1422
1423
Douglas Raillard6f625742017-06-28 15:23:03 +01001424EL3 payloads alternative boot flow
1425----------------------------------
1426
1427On a pre-production system, the ability to execute arbitrary, bare-metal code at
1428the highest exception level is required. It allows full, direct access to the
1429hardware, for example to run silicon soak tests.
1430
1431Although it is possible to implement some baremetal secure firmware from
1432scratch, this is a complex task on some platforms, depending on the level of
1433configuration required to put the system in the expected state.
1434
1435Rather than booting a baremetal application, a possible compromise is to boot
Dan Handley4def07d2018-03-01 18:44:00 +00001436``EL3 payloads`` through TF-A instead. This is implemented as an alternative
1437boot flow, where a modified BL2 boots an EL3 payload, instead of loading the
1438other BL images and passing control to BL31. It reduces the complexity of
1439developing EL3 baremetal code by:
Douglas Raillard6f625742017-06-28 15:23:03 +01001440
1441- putting the system into a known architectural state;
1442- taking care of platform secure world initialization;
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01001443- loading the SCP_BL2 image if required by the platform.
Douglas Raillard6f625742017-06-28 15:23:03 +01001444
Dan Handley4def07d2018-03-01 18:44:00 +00001445When booting an EL3 payload on Arm standard platforms, the configuration of the
Douglas Raillard6f625742017-06-28 15:23:03 +01001446TrustZone controller is simplified such that only region 0 is enabled and is
1447configured to permit secure access only. This gives full access to the whole
1448DRAM to the EL3 payload.
1449
1450The system is left in the same state as when entering BL31 in the default boot
1451flow. In particular:
1452
1453- Running in EL3;
1454- Current state is AArch64;
1455- Little-endian data access;
1456- All exceptions disabled;
1457- MMU disabled;
1458- Caches disabled.
1459
1460Booting an EL3 payload
1461~~~~~~~~~~~~~~~~~~~~~~
1462
1463The EL3 payload image is a standalone image and is not part of the FIP. It is
Dan Handley4def07d2018-03-01 18:44:00 +00001464not loaded by TF-A. Therefore, there are 2 possible scenarios:
Douglas Raillard6f625742017-06-28 15:23:03 +01001465
1466- The EL3 payload may reside in non-volatile memory (NVM) and execute in
1467 place. In this case, booting it is just a matter of specifying the right
Dan Handley4def07d2018-03-01 18:44:00 +00001468 address in NVM through ``EL3_PAYLOAD_BASE`` when building TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01001469
1470- The EL3 payload needs to be loaded in volatile memory (e.g. DRAM) at
1471 run-time.
1472
1473To help in the latter scenario, the ``SPIN_ON_BL1_EXIT=1`` build option can be
1474used. The infinite loop that it introduces in BL1 stops execution at the right
1475moment for a debugger to take control of the target and load the payload (for
1476example, over JTAG).
1477
1478It is expected that this loading method will work in most cases, as a debugger
1479connection is usually available in a pre-production system. The user is free to
1480use any other platform-specific mechanism to load the EL3 payload, though.
1481
1482Booting an EL3 payload on FVP
1483^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1484
1485The EL3 payloads boot flow requires the CPU's mailbox to be cleared at reset for
1486the secondary CPUs holding pen to work properly. Unfortunately, its reset value
1487is undefined on the FVP platform and the FVP platform code doesn't clear it.
1488Therefore, one must modify the way the model is normally invoked in order to
1489clear the mailbox at start-up.
1490
1491One way to do that is to create an 8-byte file containing all zero bytes using
1492the following command:
1493
1494::
1495
1496 dd if=/dev/zero of=mailbox.dat bs=1 count=8
1497
1498and pre-load it into the FVP memory at the mailbox address (i.e. ``0x04000000``)
1499using the following model parameters:
1500
1501::
1502
1503 --data cluster0.cpu0=mailbox.dat@0x04000000 [Base FVPs]
1504 --data=mailbox.dat@0x04000000 [Foundation FVP]
1505
1506To provide the model with the EL3 payload image, the following methods may be
1507used:
1508
1509#. If the EL3 payload is able to execute in place, it may be programmed into
1510 flash memory. On Base Cortex and AEM FVPs, the following model parameter
1511 loads it at the base address of the NOR FLASH1 (the NOR FLASH0 is already
1512 used for the FIP):
1513
1514 ::
1515
Ambroise Vincent68126052019-03-14 10:53:16 +00001516 -C bp.flashloader1.fname="<path-to>/<el3-payload>"
Douglas Raillard6f625742017-06-28 15:23:03 +01001517
1518 On Foundation FVP, there is no flash loader component and the EL3 payload
1519 may be programmed anywhere in flash using method 3 below.
1520
1521#. When using the ``SPIN_ON_BL1_EXIT=1`` loading method, the following DS-5
1522 command may be used to load the EL3 payload ELF image over JTAG:
1523
1524 ::
1525
Ambroise Vincent68126052019-03-14 10:53:16 +00001526 load <path-to>/el3-payload.elf
Douglas Raillard6f625742017-06-28 15:23:03 +01001527
1528#. The EL3 payload may be pre-loaded in volatile memory using the following
1529 model parameters:
1530
1531 ::
1532
Ambroise Vincent68126052019-03-14 10:53:16 +00001533 --data cluster0.cpu0="<path-to>/el3-payload>"@address [Base FVPs]
1534 --data="<path-to>/<el3-payload>"@address [Foundation FVP]
Douglas Raillard6f625742017-06-28 15:23:03 +01001535
1536 The address provided to the FVP must match the ``EL3_PAYLOAD_BASE`` address
Dan Handley4def07d2018-03-01 18:44:00 +00001537 used when building TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01001538
1539Booting an EL3 payload on Juno
1540^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1541
1542If the EL3 payload is able to execute in place, it may be programmed in flash
1543memory by adding an entry in the ``SITE1/HBI0262x/images.txt`` configuration file
1544on the Juno SD card (where ``x`` depends on the revision of the Juno board).
1545Refer to the `Juno Getting Started Guide`_, section 2.3 "Flash memory
1546programming" for more information.
1547
1548Alternatively, the same DS-5 command mentioned in the FVP section above can
1549be used to load the EL3 payload's ELF file over JTAG on Juno.
1550
1551Preloaded BL33 alternative boot flow
1552------------------------------------
1553
1554Some platforms have the ability to preload BL33 into memory instead of relying
Dan Handley4def07d2018-03-01 18:44:00 +00001555on TF-A to load it. This may simplify packaging of the normal world code and
1556improve performance in a development environment. When secure world cold boot
1557is complete, TF-A simply jumps to a BL33 base address provided at build time.
Douglas Raillard6f625742017-06-28 15:23:03 +01001558
1559For this option to be used, the ``PRELOADED_BL33_BASE`` build option has to be
Dan Handley4def07d2018-03-01 18:44:00 +00001560used when compiling TF-A. For example, the following command will create a FIP
1561without a BL33 and prepare to jump to a BL33 image loaded at address
15620x80000000:
Douglas Raillard6f625742017-06-28 15:23:03 +01001563
1564::
1565
1566 make PRELOADED_BL33_BASE=0x80000000 PLAT=fvp all fip
1567
Antonio Nino Diaz32412a82018-05-14 09:12:34 +01001568Boot of a preloaded kernel image on Base FVP
1569~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillard6f625742017-06-28 15:23:03 +01001570
Antonio Nino Diaz32412a82018-05-14 09:12:34 +01001571The following example uses a simplified boot flow by directly jumping from the
1572TF-A to the Linux kernel, which will use a ramdisk as filesystem. This can be
1573useful if both the kernel and the device tree blob (DTB) are already present in
1574memory (like in FVP).
1575
1576For example, if the kernel is loaded at ``0x80080000`` and the DTB is loaded at
1577address ``0x82000000``, the firmware can be built like this:
Douglas Raillard6f625742017-06-28 15:23:03 +01001578
1579::
1580
Antonio Nino Diaz32412a82018-05-14 09:12:34 +01001581 CROSS_COMPILE=aarch64-linux-gnu- \
1582 make PLAT=fvp DEBUG=1 \
1583 RESET_TO_BL31=1 \
1584 ARM_LINUX_KERNEL_AS_BL33=1 \
1585 PRELOADED_BL33_BASE=0x80080000 \
1586 ARM_PRELOADED_DTB_BASE=0x82000000 \
1587 all fip
Douglas Raillard6f625742017-06-28 15:23:03 +01001588
Antonio Nino Diaz32412a82018-05-14 09:12:34 +01001589Now, it is needed to modify the DTB so that the kernel knows the address of the
1590ramdisk. The following script generates a patched DTB from the provided one,
1591assuming that the ramdisk is loaded at address ``0x84000000``. Note that this
1592script assumes that the user is using a ramdisk image prepared for U-Boot, like
1593the ones provided by Linaro. If using a ramdisk without this header,the ``0x40``
1594offset in ``INITRD_START`` has to be removed.
1595
1596.. code:: bash
1597
1598 #!/bin/bash
1599
1600 # Path to the input DTB
1601 KERNEL_DTB=<path-to>/<fdt>
1602 # Path to the output DTB
1603 PATCHED_KERNEL_DTB=<path-to>/<patched-fdt>
1604 # Base address of the ramdisk
1605 INITRD_BASE=0x84000000
1606 # Path to the ramdisk
1607 INITRD=<path-to>/<ramdisk.img>
1608
1609 # Skip uboot header (64 bytes)
1610 INITRD_START=$(printf "0x%x" $((${INITRD_BASE} + 0x40)) )
1611 INITRD_SIZE=$(stat -Lc %s ${INITRD})
1612 INITRD_END=$(printf "0x%x" $((${INITRD_BASE} + ${INITRD_SIZE})) )
1613
1614 CHOSEN_NODE=$(echo \
1615 "/ { \
1616 chosen { \
1617 linux,initrd-start = <${INITRD_START}>; \
1618 linux,initrd-end = <${INITRD_END}>; \
1619 }; \
1620 };")
1621
1622 echo $(dtc -O dts -I dtb ${KERNEL_DTB}) ${CHOSEN_NODE} | \
1623 dtc -O dtb -o ${PATCHED_KERNEL_DTB} -
1624
1625And the FVP binary can be run with the following command:
Douglas Raillard6f625742017-06-28 15:23:03 +01001626
1627::
1628
Antonio Nino Diaz32412a82018-05-14 09:12:34 +01001629 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1630 -C pctl.startup=0.0.0.0 \
1631 -C bp.secure_memory=1 \
1632 -C cluster0.NUM_CORES=4 \
1633 -C cluster1.NUM_CORES=4 \
1634 -C cache_state_modelled=1 \
1635 -C cluster0.cpu0.RVBAR=0x04020000 \
1636 -C cluster0.cpu1.RVBAR=0x04020000 \
1637 -C cluster0.cpu2.RVBAR=0x04020000 \
1638 -C cluster0.cpu3.RVBAR=0x04020000 \
1639 -C cluster1.cpu0.RVBAR=0x04020000 \
1640 -C cluster1.cpu1.RVBAR=0x04020000 \
1641 -C cluster1.cpu2.RVBAR=0x04020000 \
1642 -C cluster1.cpu3.RVBAR=0x04020000 \
1643 --data cluster0.cpu0="<path-to>/bl31.bin"@0x04020000 \
1644 --data cluster0.cpu0="<path-to>/<patched-fdt>"@0x82000000 \
1645 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
1646 --data cluster0.cpu0="<path-to>/<ramdisk.img>"@0x84000000
Douglas Raillard6f625742017-06-28 15:23:03 +01001647
Antonio Nino Diaz32412a82018-05-14 09:12:34 +01001648Boot of a preloaded kernel image on Juno
1649~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillard6f625742017-06-28 15:23:03 +01001650
Antonio Nino Diaz32412a82018-05-14 09:12:34 +01001651The Trusted Firmware must be compiled in a similar way as for FVP explained
1652above. The process to load binaries to memory is the one explained in
1653`Booting an EL3 payload on Juno`_.
Douglas Raillard6f625742017-06-28 15:23:03 +01001654
1655Running the software on FVP
1656---------------------------
1657
David Cunado855ac022018-03-12 18:47:05 +00001658The latest version of the AArch64 build of TF-A has been tested on the following
1659Arm FVPs without shifted affinities, and that do not support threaded CPU cores
1660(64-bit host machine only).
Douglas Raillard6f625742017-06-28 15:23:03 +01001661
Ambroise Vincent68126052019-03-14 10:53:16 +00001662The FVP models used are Version 11.5 Build 33, unless otherwise stated.
David Cunado64d50c72017-06-27 17:31:12 +01001663
David Cunadoeb19da92017-12-19 16:33:25 +00001664- ``FVP_Base_AEMv8A-AEMv8A``
1665- ``FVP_Base_AEMv8A-AEMv8A-AEMv8A-AEMv8A-CCN502``
David Cunadoeb19da92017-12-19 16:33:25 +00001666- ``FVP_Base_RevC-2xAEMv8A``
1667- ``FVP_Base_Cortex-A32x4``
David Cunado64d50c72017-06-27 17:31:12 +01001668- ``FVP_Base_Cortex-A35x4``
1669- ``FVP_Base_Cortex-A53x4``
David Cunadoeb19da92017-12-19 16:33:25 +00001670- ``FVP_Base_Cortex-A55x4+Cortex-A75x4``
1671- ``FVP_Base_Cortex-A55x4``
Ambroise Vincent61924482019-03-28 12:51:48 +00001672- ``FVP_Base_Cortex-A57x1-A53x1``
1673- ``FVP_Base_Cortex-A57x2-A53x4``
David Cunado64d50c72017-06-27 17:31:12 +01001674- ``FVP_Base_Cortex-A57x4-A53x4``
1675- ``FVP_Base_Cortex-A57x4``
1676- ``FVP_Base_Cortex-A72x4-A53x4``
1677- ``FVP_Base_Cortex-A72x4``
1678- ``FVP_Base_Cortex-A73x4-A53x4``
1679- ``FVP_Base_Cortex-A73x4``
David Cunadoeb19da92017-12-19 16:33:25 +00001680- ``FVP_Base_Cortex-A75x4``
1681- ``FVP_Base_Cortex-A76x4``
Alexei Fedorov9ccc5a52019-04-04 16:26:34 +01001682- ``FVP_Base_Cortex-A76AEx4`` (Tested with internal model)
1683- ``FVP_Base_Cortex-A76AEx8`` (Tested with internal model)
Ambroise Vincent68126052019-03-14 10:53:16 +00001684- ``FVP_Base_Neoverse-N1x4`` (Tested with internal model)
Ambroise Vincent61924482019-03-28 12:51:48 +00001685- ``FVP_Base_Deimos``
Ambroise Vincent68126052019-03-14 10:53:16 +00001686- ``FVP_CSS_SGI-575`` (Version 11.3 build 42)
Ambroise Vincent61924482019-03-28 12:51:48 +00001687- ``FVP_CSS_SGM-775`` (Version 11.3 build 42)
1688- ``FVP_RD_E1Edge`` (Version 11.3 build 42)
1689- ``FVP_RD_N1Edge`` (Version 11.3 build 42)
David Cunadoeb19da92017-12-19 16:33:25 +00001690- ``Foundation_Platform``
David Cunado855ac022018-03-12 18:47:05 +00001691
1692The latest version of the AArch32 build of TF-A has been tested on the following
1693Arm FVPs without shifted affinities, and that do not support threaded CPU cores
1694(64-bit host machine only).
1695
1696- ``FVP_Base_AEMv8A-AEMv8A``
David Cunado64d50c72017-06-27 17:31:12 +01001697- ``FVP_Base_Cortex-A32x4``
Douglas Raillard6f625742017-06-28 15:23:03 +01001698
David Cunado855ac022018-03-12 18:47:05 +00001699NOTE: The ``FVP_Base_RevC-2xAEMv8A`` FVP only supports shifted affinities, which
1700is not compatible with legacy GIC configurations. Therefore this FVP does not
1701support these legacy GIC configurations.
1702
Douglas Raillard6f625742017-06-28 15:23:03 +01001703NOTE: The build numbers quoted above are those reported by launching the FVP
1704with the ``--version`` parameter.
1705
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01001706NOTE: Linaro provides a ramdisk image in prebuilt FVP configurations and full
1707file systems that can be downloaded separately. To run an FVP with a virtio
1708file system image an additional FVP configuration option
1709``-C bp.virtioblockdevice.image_path="<path-to>/<file-system-image>`` can be
1710used.
1711
Douglas Raillard6f625742017-06-28 15:23:03 +01001712NOTE: The software will not work on Version 1.0 of the Foundation FVP.
1713The commands below would report an ``unhandled argument`` error in this case.
1714
1715NOTE: FVPs can be launched with ``--cadi-server`` option such that a
Dan Handley4def07d2018-03-01 18:44:00 +00001716CADI-compliant debugger (for example, Arm DS-5) can connect to and control its
Douglas Raillard6f625742017-06-28 15:23:03 +01001717execution.
1718
Eleanor Bonnici99f38f52017-10-04 15:03:33 +01001719NOTE: Since FVP model Version 11.0 Build 11.0.34 and Version 8.5 Build 0.8.5202
David Cunado279fedc2017-07-31 12:24:51 +01001720the internal synchronisation timings changed compared to older versions of the
1721models. The models can be launched with ``-Q 100`` option if they are required
1722to match the run time characteristics of the older versions.
1723
Douglas Raillard6f625742017-06-28 15:23:03 +01001724The Foundation FVP is a cut down version of the AArch64 Base FVP. It can be
Dan Handley4def07d2018-03-01 18:44:00 +00001725downloaded for free from `Arm's website`_.
Douglas Raillard6f625742017-06-28 15:23:03 +01001726
David Cunado64d50c72017-06-27 17:31:12 +01001727The Cortex-A models listed above are also available to download from
Dan Handley4def07d2018-03-01 18:44:00 +00001728`Arm's website`_.
David Cunado64d50c72017-06-27 17:31:12 +01001729
Douglas Raillard6f625742017-06-28 15:23:03 +01001730Please refer to the FVP documentation for a detailed description of the model
Dan Handley4def07d2018-03-01 18:44:00 +00001731parameter options. A brief description of the important ones that affect TF-A
1732and normal world software behavior is provided below.
Douglas Raillard6f625742017-06-28 15:23:03 +01001733
Douglas Raillard6f625742017-06-28 15:23:03 +01001734Obtaining the Flattened Device Trees
1735~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1736
1737Depending on the FVP configuration and Linux configuration used, different
Soby Mathew7e8686d2018-05-09 13:59:29 +01001738FDT files are required. FDT source files for the Foundation and Base FVPs can
1739be found in the TF-A source directory under ``fdts/``. The Foundation FVP has
1740a subset of the Base FVP components. For example, the Foundation FVP lacks
1741CLCD and MMC support, and has only one CPU cluster.
Douglas Raillard6f625742017-06-28 15:23:03 +01001742
1743Note: It is not recommended to use the FDTs built along the kernel because not
1744all FDTs are available from there.
1745
Soby Mathew7e8686d2018-05-09 13:59:29 +01001746The dynamic configuration capability is enabled in the firmware for FVPs.
1747This means that the firmware can authenticate and load the FDT if present in
1748FIP. A default FDT is packaged into FIP during the build based on
1749the build configuration. This can be overridden by using the ``FVP_HW_CONFIG``
1750or ``FVP_HW_CONFIG_DTS`` build options (refer to the
1751`Arm FVP platform specific build options`_ section for detail on the options).
1752
1753- ``fvp-base-gicv2-psci.dts``
Douglas Raillard6f625742017-06-28 15:23:03 +01001754
David Cunado855ac022018-03-12 18:47:05 +00001755 For use with models such as the Cortex-A57-A53 Base FVPs without shifted
1756 affinities and with Base memory map configuration.
Douglas Raillard6f625742017-06-28 15:23:03 +01001757
Soby Mathew7e8686d2018-05-09 13:59:29 +01001758- ``fvp-base-gicv2-psci-aarch32.dts``
Douglas Raillard6f625742017-06-28 15:23:03 +01001759
David Cunado855ac022018-03-12 18:47:05 +00001760 For use with models such as the Cortex-A32 Base FVPs without shifted
1761 affinities and running Linux in AArch32 state with Base memory map
1762 configuration.
Douglas Raillard6f625742017-06-28 15:23:03 +01001763
Soby Mathew7e8686d2018-05-09 13:59:29 +01001764- ``fvp-base-gicv3-psci.dts``
Douglas Raillard6f625742017-06-28 15:23:03 +01001765
David Cunado855ac022018-03-12 18:47:05 +00001766 For use with models such as the Cortex-A57-A53 Base FVPs without shifted
1767 affinities and with Base memory map configuration and Linux GICv3 support.
1768
Soby Mathew7e8686d2018-05-09 13:59:29 +01001769- ``fvp-base-gicv3-psci-1t.dts``
David Cunado855ac022018-03-12 18:47:05 +00001770
1771 For use with models such as the AEMv8-RevC Base FVP with shifted affinities,
1772 single threaded CPUs, Base memory map configuration and Linux GICv3 support.
1773
Soby Mathew7e8686d2018-05-09 13:59:29 +01001774- ``fvp-base-gicv3-psci-dynamiq.dts``
David Cunado855ac022018-03-12 18:47:05 +00001775
1776 For use with models as the Cortex-A55-A75 Base FVPs with shifted affinities,
1777 single cluster, single threaded CPUs, Base memory map configuration and Linux
1778 GICv3 support.
Douglas Raillard6f625742017-06-28 15:23:03 +01001779
Soby Mathew7e8686d2018-05-09 13:59:29 +01001780- ``fvp-base-gicv3-psci-aarch32.dts``
Douglas Raillard6f625742017-06-28 15:23:03 +01001781
David Cunado855ac022018-03-12 18:47:05 +00001782 For use with models such as the Cortex-A32 Base FVPs without shifted
1783 affinities and running Linux in AArch32 state with Base memory map
1784 configuration and Linux GICv3 support.
Douglas Raillard6f625742017-06-28 15:23:03 +01001785
Soby Mathew7e8686d2018-05-09 13:59:29 +01001786- ``fvp-foundation-gicv2-psci.dts``
Douglas Raillard6f625742017-06-28 15:23:03 +01001787
1788 For use with Foundation FVP with Base memory map configuration.
1789
Soby Mathew7e8686d2018-05-09 13:59:29 +01001790- ``fvp-foundation-gicv3-psci.dts``
Douglas Raillard6f625742017-06-28 15:23:03 +01001791
1792 (Default) For use with Foundation FVP with Base memory map configuration
1793 and Linux GICv3 support.
1794
1795Running on the Foundation FVP with reset to BL1 entrypoint
1796~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1797
1798The following ``Foundation_Platform`` parameters should be used to boot Linux with
Dan Handley4def07d2018-03-01 18:44:00 +000017994 CPUs using the AArch64 build of TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01001800
1801::
1802
1803 <path-to>/Foundation_Platform \
1804 --cores=4 \
Antonio Nino Diaz38d96de2018-02-23 11:01:31 +00001805 --arm-v8.0 \
Douglas Raillard6f625742017-06-28 15:23:03 +01001806 --secure-memory \
1807 --visualization \
1808 --gicv3 \
1809 --data="<path-to>/<bl1-binary>"@0x0 \
1810 --data="<path-to>/<FIP-binary>"@0x08000000 \
Douglas Raillard6f625742017-06-28 15:23:03 +01001811 --data="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01001812 --data="<path-to>/<ramdisk-binary>"@0x84000000
Douglas Raillard6f625742017-06-28 15:23:03 +01001813
1814Notes:
1815
1816- BL1 is loaded at the start of the Trusted ROM.
1817- The Firmware Image Package is loaded at the start of NOR FLASH0.
Soby Mathew7e8686d2018-05-09 13:59:29 +01001818- The firmware loads the FDT packaged in FIP to the DRAM. The FDT load address
1819 is specified via the ``hw_config_addr`` property in `TB_FW_CONFIG for FVP`_.
Douglas Raillard6f625742017-06-28 15:23:03 +01001820- The default use-case for the Foundation FVP is to use the ``--gicv3`` option
1821 and enable the GICv3 device in the model. Note that without this option,
1822 the Foundation FVP defaults to legacy (Versatile Express) memory map which
Dan Handley4def07d2018-03-01 18:44:00 +00001823 is not supported by TF-A.
1824- In order for TF-A to run correctly on the Foundation FVP, the architecture
1825 versions must match. The Foundation FVP defaults to the highest v8.x
1826 version it supports but the default build for TF-A is for v8.0. To avoid
1827 issues either start the Foundation FVP to use v8.0 architecture using the
1828 ``--arm-v8.0`` option, or build TF-A with an appropriate value for
1829 ``ARM_ARCH_MINOR``.
Douglas Raillard6f625742017-06-28 15:23:03 +01001830
1831Running on the AEMv8 Base FVP with reset to BL1 entrypoint
1832~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1833
David Cunado855ac022018-03-12 18:47:05 +00001834The following ``FVP_Base_RevC-2xAEMv8A`` parameters should be used to boot Linux
Dan Handley4def07d2018-03-01 18:44:00 +00001835with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01001836
1837::
1838
David Cunado855ac022018-03-12 18:47:05 +00001839 <path-to>/FVP_Base_RevC-2xAEMv8A \
Douglas Raillard6f625742017-06-28 15:23:03 +01001840 -C pctl.startup=0.0.0.0 \
1841 -C bp.secure_memory=1 \
1842 -C bp.tzc_400.diagnostics=1 \
1843 -C cluster0.NUM_CORES=4 \
1844 -C cluster1.NUM_CORES=4 \
1845 -C cache_state_modelled=1 \
1846 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1847 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillard6f625742017-06-28 15:23:03 +01001848 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01001849 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillard6f625742017-06-28 15:23:03 +01001850
Ambroise Vincent68126052019-03-14 10:53:16 +00001851Note: The ``FVP_Base_RevC-2xAEMv8A`` has shifted affinities and requires a
1852specific DTS for all the CPUs to be loaded.
1853
Douglas Raillard6f625742017-06-28 15:23:03 +01001854Running on the AEMv8 Base FVP (AArch32) with reset to BL1 entrypoint
1855~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1856
1857The following ``FVP_Base_AEMv8A-AEMv8A`` parameters should be used to boot Linux
Dan Handley4def07d2018-03-01 18:44:00 +00001858with 8 CPUs using the AArch32 build of TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01001859
1860::
1861
1862 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1863 -C pctl.startup=0.0.0.0 \
1864 -C bp.secure_memory=1 \
1865 -C bp.tzc_400.diagnostics=1 \
1866 -C cluster0.NUM_CORES=4 \
1867 -C cluster1.NUM_CORES=4 \
1868 -C cache_state_modelled=1 \
1869 -C cluster0.cpu0.CONFIG64=0 \
1870 -C cluster0.cpu1.CONFIG64=0 \
1871 -C cluster0.cpu2.CONFIG64=0 \
1872 -C cluster0.cpu3.CONFIG64=0 \
1873 -C cluster1.cpu0.CONFIG64=0 \
1874 -C cluster1.cpu1.CONFIG64=0 \
1875 -C cluster1.cpu2.CONFIG64=0 \
1876 -C cluster1.cpu3.CONFIG64=0 \
1877 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1878 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillard6f625742017-06-28 15:23:03 +01001879 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01001880 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillard6f625742017-06-28 15:23:03 +01001881
1882Running on the Cortex-A57-A53 Base FVP with reset to BL1 entrypoint
1883~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1884
1885The following ``FVP_Base_Cortex-A57x4-A53x4`` model parameters should be used to
Dan Handley4def07d2018-03-01 18:44:00 +00001886boot Linux with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01001887
1888::
1889
1890 <path-to>/FVP_Base_Cortex-A57x4-A53x4 \
1891 -C pctl.startup=0.0.0.0 \
1892 -C bp.secure_memory=1 \
1893 -C bp.tzc_400.diagnostics=1 \
1894 -C cache_state_modelled=1 \
1895 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1896 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillard6f625742017-06-28 15:23:03 +01001897 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01001898 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillard6f625742017-06-28 15:23:03 +01001899
1900Running on the Cortex-A32 Base FVP (AArch32) with reset to BL1 entrypoint
1901~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1902
1903The following ``FVP_Base_Cortex-A32x4`` model parameters should be used to
Dan Handley4def07d2018-03-01 18:44:00 +00001904boot Linux with 4 CPUs using the AArch32 build of TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01001905
1906::
1907
1908 <path-to>/FVP_Base_Cortex-A32x4 \
1909 -C pctl.startup=0.0.0.0 \
1910 -C bp.secure_memory=1 \
1911 -C bp.tzc_400.diagnostics=1 \
1912 -C cache_state_modelled=1 \
1913 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1914 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillard6f625742017-06-28 15:23:03 +01001915 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01001916 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillard6f625742017-06-28 15:23:03 +01001917
1918Running on the AEMv8 Base FVP with reset to BL31 entrypoint
1919~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1920
David Cunado855ac022018-03-12 18:47:05 +00001921The following ``FVP_Base_RevC-2xAEMv8A`` parameters should be used to boot Linux
Dan Handley4def07d2018-03-01 18:44:00 +00001922with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01001923
1924::
1925
David Cunado855ac022018-03-12 18:47:05 +00001926 <path-to>/FVP_Base_RevC-2xAEMv8A \
Douglas Raillard6f625742017-06-28 15:23:03 +01001927 -C pctl.startup=0.0.0.0 \
1928 -C bp.secure_memory=1 \
1929 -C bp.tzc_400.diagnostics=1 \
1930 -C cluster0.NUM_CORES=4 \
1931 -C cluster1.NUM_CORES=4 \
1932 -C cache_state_modelled=1 \
Soby Mathew8aa4e5f2018-12-12 14:54:23 +00001933 -C cluster0.cpu0.RVBAR=0x04010000 \
1934 -C cluster0.cpu1.RVBAR=0x04010000 \
1935 -C cluster0.cpu2.RVBAR=0x04010000 \
1936 -C cluster0.cpu3.RVBAR=0x04010000 \
1937 -C cluster1.cpu0.RVBAR=0x04010000 \
1938 -C cluster1.cpu1.RVBAR=0x04010000 \
1939 -C cluster1.cpu2.RVBAR=0x04010000 \
1940 -C cluster1.cpu3.RVBAR=0x04010000 \
1941 --data cluster0.cpu0="<path-to>/<bl31-binary>"@0x04010000 \
1942 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0xff000000 \
Douglas Raillard6f625742017-06-28 15:23:03 +01001943 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01001944 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillard6f625742017-06-28 15:23:03 +01001945 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01001946 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillard6f625742017-06-28 15:23:03 +01001947
1948Notes:
1949
Ambroise Vincent68126052019-03-14 10:53:16 +00001950- If Position Independent Executable (PIE) support is enabled for BL31
Soby Mathew8aa4e5f2018-12-12 14:54:23 +00001951 in this config, it can be loaded at any valid address for execution.
1952
Douglas Raillard6f625742017-06-28 15:23:03 +01001953- Since a FIP is not loaded when using BL31 as reset entrypoint, the
1954 ``--data="<path-to><bl31|bl32|bl33-binary>"@<base-address-of-binary>``
1955 parameter is needed to load the individual bootloader images in memory.
1956 BL32 image is only needed if BL31 has been built to expect a Secure-EL1
Soby Mathew7e8686d2018-05-09 13:59:29 +01001957 Payload. For the same reason, the FDT needs to be compiled from the DT source
1958 and loaded via the ``--data cluster0.cpu0="<path-to>/<fdt>"@0x82000000``
1959 parameter.
Douglas Raillard6f625742017-06-28 15:23:03 +01001960
Ambroise Vincent68126052019-03-14 10:53:16 +00001961- The ``FVP_Base_RevC-2xAEMv8A`` has shifted affinities and requires a
1962 specific DTS for all the CPUs to be loaded.
1963
Douglas Raillard6f625742017-06-28 15:23:03 +01001964- The ``-C cluster<X>.cpu<Y>.RVBAR=@<base-address-of-bl31>`` parameter, where
1965 X and Y are the cluster and CPU numbers respectively, is used to set the
1966 reset vector for each core.
1967
1968- Changing the default value of ``ARM_TSP_RAM_LOCATION`` will also require
1969 changing the value of
1970 ``--data="<path-to><bl32-binary>"@<base-address-of-bl32>`` to the new value of
1971 ``BL32_BASE``.
1972
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01001973Running on the AEMv8 Base FVP (AArch32) with reset to SP_MIN entrypoint
1974~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillard6f625742017-06-28 15:23:03 +01001975
1976The following ``FVP_Base_AEMv8A-AEMv8A`` parameters should be used to boot Linux
Dan Handley4def07d2018-03-01 18:44:00 +00001977with 8 CPUs using the AArch32 build of TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01001978
1979::
1980
1981 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1982 -C pctl.startup=0.0.0.0 \
1983 -C bp.secure_memory=1 \
1984 -C bp.tzc_400.diagnostics=1 \
1985 -C cluster0.NUM_CORES=4 \
1986 -C cluster1.NUM_CORES=4 \
1987 -C cache_state_modelled=1 \
1988 -C cluster0.cpu0.CONFIG64=0 \
1989 -C cluster0.cpu1.CONFIG64=0 \
1990 -C cluster0.cpu2.CONFIG64=0 \
1991 -C cluster0.cpu3.CONFIG64=0 \
1992 -C cluster1.cpu0.CONFIG64=0 \
1993 -C cluster1.cpu1.CONFIG64=0 \
1994 -C cluster1.cpu2.CONFIG64=0 \
1995 -C cluster1.cpu3.CONFIG64=0 \
Soby Mathew8aa4e5f2018-12-12 14:54:23 +00001996 -C cluster0.cpu0.RVBAR=0x04002000 \
1997 -C cluster0.cpu1.RVBAR=0x04002000 \
1998 -C cluster0.cpu2.RVBAR=0x04002000 \
1999 -C cluster0.cpu3.RVBAR=0x04002000 \
2000 -C cluster1.cpu0.RVBAR=0x04002000 \
2001 -C cluster1.cpu1.RVBAR=0x04002000 \
2002 -C cluster1.cpu2.RVBAR=0x04002000 \
2003 -C cluster1.cpu3.RVBAR=0x04002000 \
Soby Mathewc099cd32018-06-01 16:53:38 +01002004 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04002000 \
Douglas Raillard6f625742017-06-28 15:23:03 +01002005 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01002006 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillard6f625742017-06-28 15:23:03 +01002007 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01002008 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillard6f625742017-06-28 15:23:03 +01002009
2010Note: The load address of ``<bl32-binary>`` depends on the value ``BL32_BASE``.
2011It should match the address programmed into the RVBAR register as well.
2012
2013Running on the Cortex-A57-A53 Base FVP with reset to BL31 entrypoint
2014~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2015
2016The following ``FVP_Base_Cortex-A57x4-A53x4`` model parameters should be used to
Dan Handley4def07d2018-03-01 18:44:00 +00002017boot Linux with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01002018
2019::
2020
2021 <path-to>/FVP_Base_Cortex-A57x4-A53x4 \
2022 -C pctl.startup=0.0.0.0 \
2023 -C bp.secure_memory=1 \
2024 -C bp.tzc_400.diagnostics=1 \
2025 -C cache_state_modelled=1 \
Soby Mathew8aa4e5f2018-12-12 14:54:23 +00002026 -C cluster0.cpu0.RVBARADDR=0x04010000 \
2027 -C cluster0.cpu1.RVBARADDR=0x04010000 \
2028 -C cluster0.cpu2.RVBARADDR=0x04010000 \
2029 -C cluster0.cpu3.RVBARADDR=0x04010000 \
2030 -C cluster1.cpu0.RVBARADDR=0x04010000 \
2031 -C cluster1.cpu1.RVBARADDR=0x04010000 \
2032 -C cluster1.cpu2.RVBARADDR=0x04010000 \
2033 -C cluster1.cpu3.RVBARADDR=0x04010000 \
2034 --data cluster0.cpu0="<path-to>/<bl31-binary>"@0x04010000 \
2035 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0xff000000 \
Douglas Raillard6f625742017-06-28 15:23:03 +01002036 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01002037 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillard6f625742017-06-28 15:23:03 +01002038 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01002039 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillard6f625742017-06-28 15:23:03 +01002040
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01002041Running on the Cortex-A32 Base FVP (AArch32) with reset to SP_MIN entrypoint
2042~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillard6f625742017-06-28 15:23:03 +01002043
2044The following ``FVP_Base_Cortex-A32x4`` model parameters should be used to
Dan Handley4def07d2018-03-01 18:44:00 +00002045boot Linux with 4 CPUs using the AArch32 build of TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01002046
2047::
2048
2049 <path-to>/FVP_Base_Cortex-A32x4 \
2050 -C pctl.startup=0.0.0.0 \
2051 -C bp.secure_memory=1 \
2052 -C bp.tzc_400.diagnostics=1 \
2053 -C cache_state_modelled=1 \
Soby Mathew8aa4e5f2018-12-12 14:54:23 +00002054 -C cluster0.cpu0.RVBARADDR=0x04002000 \
2055 -C cluster0.cpu1.RVBARADDR=0x04002000 \
2056 -C cluster0.cpu2.RVBARADDR=0x04002000 \
2057 -C cluster0.cpu3.RVBARADDR=0x04002000 \
Soby Mathewc099cd32018-06-01 16:53:38 +01002058 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04002000 \
Douglas Raillard6f625742017-06-28 15:23:03 +01002059 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01002060 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillard6f625742017-06-28 15:23:03 +01002061 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01002062 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillard6f625742017-06-28 15:23:03 +01002063
2064Running the software on Juno
2065----------------------------
2066
Dan Handley4def07d2018-03-01 18:44:00 +00002067This version of TF-A has been tested on variants r0, r1 and r2 of Juno.
Douglas Raillard6f625742017-06-28 15:23:03 +01002068
2069To execute the software stack on Juno, the version of the Juno board recovery
2070image indicated in the `Linaro Release Notes`_ must be installed. If you have an
2071earlier version installed or are unsure which version is installed, please
2072re-install the recovery image by following the
2073`Instructions for using Linaro's deliverables on Juno`_.
2074
Dan Handley4def07d2018-03-01 18:44:00 +00002075Preparing TF-A images
2076~~~~~~~~~~~~~~~~~~~~~
Douglas Raillard6f625742017-06-28 15:23:03 +01002077
Dan Handley4def07d2018-03-01 18:44:00 +00002078After building TF-A, the files ``bl1.bin`` and ``fip.bin`` need copying to the
2079``SOFTWARE/`` directory of the Juno SD card.
Douglas Raillard6f625742017-06-28 15:23:03 +01002080
2081Other Juno software information
2082~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2083
Dan Handley4def07d2018-03-01 18:44:00 +00002084Please visit the `Arm Platforms Portal`_ to get support and obtain any other Juno
Douglas Raillard6f625742017-06-28 15:23:03 +01002085software information. Please also refer to the `Juno Getting Started Guide`_ to
Dan Handley4def07d2018-03-01 18:44:00 +00002086get more detailed information about the Juno Arm development platform and how to
Douglas Raillard6f625742017-06-28 15:23:03 +01002087configure it.
2088
2089Testing SYSTEM SUSPEND on Juno
2090~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2091
2092The SYSTEM SUSPEND is a PSCI API which can be used to implement system suspend
2093to RAM. For more details refer to section 5.16 of `PSCI`_. To test system suspend
2094on Juno, at the linux shell prompt, issue the following command:
2095
2096::
2097
2098 echo +10 > /sys/class/rtc/rtc0/wakealarm
2099 echo -n mem > /sys/power/state
2100
2101The Juno board should suspend to RAM and then wakeup after 10 seconds due to
2102wakeup interrupt from RTC.
2103
2104--------------
2105
Antonio Nino Diaz07090552019-01-30 16:01:49 +00002106*Copyright (c) 2013-2019, Arm Limited and Contributors. All rights reserved.*
Douglas Raillard6f625742017-06-28 15:23:03 +01002107
Louis Mayencourt0042f572019-03-08 15:35:40 +00002108.. _arm Developer page: https://developer.arm.com/open-source/gnu-toolchain/gnu-a/downloads
David Cunado31f2f792017-06-29 12:01:33 +01002109.. _Linaro: `Linaro Release Notes`_
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01002110.. _Linaro Release: `Linaro Release Notes`_
Paul Beesleydd4e9a72019-02-08 16:43:05 +00002111.. _Linaro Release Notes: https://community.arm.com/dev-platforms/w/docs/226/old-release-notes
2112.. _Linaro instructions: https://community.arm.com/dev-platforms/w/docs/304/arm-reference-platforms-deliverables
David Cunadofa05efb2017-12-19 16:33:25 +00002113.. _Instructions for using Linaro's deliverables on Juno: https://community.arm.com/dev-platforms/w/docs/303/juno
Dan Handley4def07d2018-03-01 18:44:00 +00002114.. _Arm Platforms Portal: https://community.arm.com/dev-platforms/
Paul Beesleydd4e9a72019-02-08 16:43:05 +00002115.. _Development Studio 5 (DS-5): https://developer.arm.com/products/software-development-tools/ds-5-development-studio
Louis Mayencourt63fdda22019-03-22 11:47:22 +00002116.. _arm-trusted-firmware-a project page: https://review.trustedfirmware.org/admin/projects/TF-A/trusted-firmware-a
Paul Beesley93fbc712019-01-21 12:06:24 +00002117.. _`Linux Coding Style`: https://www.kernel.org/doc/html/latest/process/coding-style.html
Sandrine Bailleux52f6db9e2018-09-20 10:27:13 +02002118.. _Linux master tree: https://github.com/torvalds/linux/tree/master/
Antonio Nino Diaz6feb9e82017-05-23 11:49:22 +01002119.. _Dia: https://wiki.gnome.org/Apps/Dia/Download
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01002120.. _here: psci-lib-integration-guide.rst
Douglas Raillard6f625742017-06-28 15:23:03 +01002121.. _Trusted Board Boot: trusted-board-boot.rst
Soby Mathew7e8686d2018-05-09 13:59:29 +01002122.. _TB_FW_CONFIG for FVP: ../plat/arm/board/fvp/fdts/fvp_tb_fw_config.dts
Douglas Raillard6f625742017-06-28 15:23:03 +01002123.. _Secure-EL1 Payloads and Dispatchers: firmware-design.rst#user-content-secure-el1-payloads-and-dispatchers
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01002124.. _Firmware Update: firmware-update.rst
2125.. _Firmware Design: firmware-design.rst
Douglas Raillard6f625742017-06-28 15:23:03 +01002126.. _mbed TLS Repository: https://github.com/ARMmbed/mbedtls.git
2127.. _mbed TLS Security Center: https://tls.mbed.org/security
Dan Handley4def07d2018-03-01 18:44:00 +00002128.. _Arm's website: `FVP models`_
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01002129.. _FVP models: https://developer.arm.com/products/system-design/fixed-virtual-platforms
Douglas Raillard6f625742017-06-28 15:23:03 +01002130.. _Juno Getting Started Guide: http://infocenter.arm.com/help/topic/com.arm.doc.dui0928e/DUI0928E_juno_arm_development_platform_gsg.pdf
David Cunado31f2f792017-06-29 12:01:33 +01002131.. _PSCI: http://infocenter.arm.com/help/topic/com.arm.doc.den0022d/Power_State_Coordination_Interface_PDD_v1_1_DEN0022D.pdf
Sandrine Bailleux1843a192018-09-20 12:44:39 +02002132.. _Secure Partition Manager Design guide: secure-partition-manager-design.rst
Paul Beesley93fbc712019-01-21 12:06:24 +00002133.. _`Trusted Firmware-A Coding Guidelines`: coding-guidelines.rst
Louis Mayencourt63fdda22019-03-22 11:47:22 +00002134.. _`Library at ROM`: romlib-design.rst