blob: d5939971e84d1eec1fe404163ab9fb8c1b1ddc15 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Antonio Nino Diaz2559b2c2019-01-11 11:20:10 +00002 * Copyright (c) 2013-2019, ARM Limited and Contributors. All rights reserved.
Varun Wadekardd4f0882018-06-18 16:15:51 -07003 * Copyright (c) 2020, NVIDIA Corporation. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01004 *
dp-arm82cb2c12017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01006 */
7
Antonio Nino Diaz1083b2b2018-07-20 09:17:26 +01008#ifndef ARCH_H
9#define ARCH_H
Achin Gupta4f6ad662013-10-25 09:08:21 +010010
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000011#include <lib/utils_def.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010012
13/*******************************************************************************
14 * MIDR bit definitions
15 ******************************************************************************/
Varun Wadekar030567e2017-05-25 18:04:48 -070016#define MIDR_IMPL_MASK U(0xff)
17#define MIDR_IMPL_SHIFT U(0x18)
18#define MIDR_VAR_SHIFT U(20)
19#define MIDR_VAR_BITS U(4)
20#define MIDR_VAR_MASK U(0xf)
21#define MIDR_REV_SHIFT U(0)
22#define MIDR_REV_BITS U(4)
23#define MIDR_REV_MASK U(0xf)
24#define MIDR_PN_MASK U(0xfff)
25#define MIDR_PN_SHIFT U(0x4)
Achin Gupta4f6ad662013-10-25 09:08:21 +010026
27/*******************************************************************************
28 * MPIDR macros
29 ******************************************************************************/
Antonio Nino Diaz30399882018-07-12 13:23:59 +010030#define MPIDR_MT_MASK (ULL(1) << 24)
Achin Gupta4f6ad662013-10-25 09:08:21 +010031#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
Varun Wadekar030567e2017-05-25 18:04:48 -070032#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
33#define MPIDR_AFFINITY_BITS U(8)
Antonio Nino Diaz30399882018-07-12 13:23:59 +010034#define MPIDR_AFFLVL_MASK ULL(0xff)
Varun Wadekar030567e2017-05-25 18:04:48 -070035#define MPIDR_AFF0_SHIFT U(0)
36#define MPIDR_AFF1_SHIFT U(8)
37#define MPIDR_AFF2_SHIFT U(16)
38#define MPIDR_AFF3_SHIFT U(32)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +000039#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
Antonio Nino Diaz30399882018-07-12 13:23:59 +010040#define MPIDR_AFFINITY_MASK ULL(0xff00ffffff)
Varun Wadekar030567e2017-05-25 18:04:48 -070041#define MPIDR_AFFLVL_SHIFT U(3)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +000042#define MPIDR_AFFLVL0 ULL(0x0)
43#define MPIDR_AFFLVL1 ULL(0x1)
44#define MPIDR_AFFLVL2 ULL(0x2)
45#define MPIDR_AFFLVL3 ULL(0x3)
46#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
Vikram Kanigiri4991ecd2015-02-26 15:25:58 +000047#define MPIDR_AFFLVL0_VAL(mpidr) \
Antonio Nino Diaz0107aa42018-07-11 16:45:49 +010048 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
Vikram Kanigiri4991ecd2015-02-26 15:25:58 +000049#define MPIDR_AFFLVL1_VAL(mpidr) \
Antonio Nino Diaz0107aa42018-07-11 16:45:49 +010050 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
Vikram Kanigiri4991ecd2015-02-26 15:25:58 +000051#define MPIDR_AFFLVL2_VAL(mpidr) \
Antonio Nino Diaz0107aa42018-07-11 16:45:49 +010052 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
Vikram Kanigiri4991ecd2015-02-26 15:25:58 +000053#define MPIDR_AFFLVL3_VAL(mpidr) \
Antonio Nino Diaz0107aa42018-07-11 16:45:49 +010054 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
Soby Mathew235585b2014-12-04 14:14:12 +000055/*
56 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
57 * add one while using this macro to define array sizes.
58 * TODO: Support only the first 3 affinity levels for now.
59 */
Varun Wadekar030567e2017-05-25 18:04:48 -070060#define MPIDR_MAX_AFFLVL U(2)
Achin Gupta4f6ad662013-10-25 09:08:21 +010061
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +000062#define MPID_MASK (MPIDR_MT_MASK | \
63 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
64 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
65 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
66 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
67
68#define MPIDR_AFF_ID(mpid, n) \
69 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
70
71/*
72 * An invalid MPID. This value can be used by functions that return an MPID to
73 * indicate an error.
74 */
75#define INVALID_MPID U(0xFFFFFFFF)
Achin Gupta4f6ad662013-10-25 09:08:21 +010076
77/*******************************************************************************
Andrew Thoelke5c3272a2014-06-02 15:44:43 +010078 * Definitions for CPU system register interface to GICv3
79 ******************************************************************************/
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +000080#define ICC_IGRPEN1_EL1 S3_0_C12_C12_7
81#define ICC_SGI1R S3_0_C12_C11_5
82#define ICC_SRE_EL1 S3_0_C12_C12_5
83#define ICC_SRE_EL2 S3_4_C12_C9_5
84#define ICC_SRE_EL3 S3_6_C12_C12_5
85#define ICC_CTLR_EL1 S3_0_C12_C12_4
86#define ICC_CTLR_EL3 S3_6_C12_C12_4
87#define ICC_PMR_EL1 S3_0_C4_C6_0
88#define ICC_RPR_EL1 S3_0_C12_C11_3
89#define ICC_IGRPEN1_EL3 S3_6_c12_c12_7
90#define ICC_IGRPEN0_EL1 S3_0_c12_c12_6
91#define ICC_HPPIR0_EL1 S3_0_c12_c8_2
92#define ICC_HPPIR1_EL1 S3_0_c12_c12_2
93#define ICC_IAR0_EL1 S3_0_c12_c8_0
94#define ICC_IAR1_EL1 S3_0_c12_c12_0
95#define ICC_EOIR0_EL1 S3_0_c12_c8_1
96#define ICC_EOIR1_EL1 S3_0_c12_c12_1
97#define ICC_SGI0R_EL1 S3_0_c12_c11_7
Andrew Thoelke5c3272a2014-06-02 15:44:43 +010098
99/*******************************************************************************
Max Shvetsov28f39f02020-02-25 13:56:19 +0000100 * Definitions for EL2 system registers for save/restore routine
101 ******************************************************************************/
102
103#define CNTPOFF_EL2 S3_4_C14_C0_6
104#define HAFGRTR_EL2 S3_4_C3_C1_6
105#define HDFGRTR_EL2 S3_4_C3_C1_4
106#define HDFGWTR_EL2 S3_4_C3_C1_5
107#define HFGITR_EL2 S3_4_C1_C1_6
108#define HFGRTR_EL2 S3_4_C1_C1_4
109#define HFGWTR_EL2 S3_4_C1_C1_5
110#define ICH_EISR_EL2 S3_4_C12_C11_3
111#define ICH_ELRSR_EL2 S3_4_C12_C11_5
112#define ICH_HCR_EL2 S3_4_C12_C11_0
113#define ICH_MISR_EL2 S3_4_C12_C11_2
114#define ICH_VMCR_EL2 S3_4_C12_C11_7
115#define ICH_VTR_EL2 S3_4_C12_C11_1
116#define MPAMVPM0_EL2 S3_4_C10_C5_0
117#define MPAMVPM1_EL2 S3_4_C10_C5_1
118#define MPAMVPM2_EL2 S3_4_C10_C5_2
119#define MPAMVPM3_EL2 S3_4_C10_C5_3
120#define MPAMVPM4_EL2 S3_4_C10_C5_4
121#define MPAMVPM5_EL2 S3_4_C10_C5_5
122#define MPAMVPM6_EL2 S3_4_C10_C5_6
123#define MPAMVPM7_EL2 S3_4_C10_C5_7
124#define MPAMVPMV_EL2 S3_4_C10_C4_1
125
126/*******************************************************************************
Achin Guptac2b43af2013-10-31 11:27:43 +0000127 * Generic timer memory mapped registers & offsets
128 ******************************************************************************/
Varun Wadekar030567e2017-05-25 18:04:48 -0700129#define CNTCR_OFF U(0x000)
Yann Gautiere1abd562019-04-17 13:47:07 +0200130#define CNTCV_OFF U(0x008)
Varun Wadekar030567e2017-05-25 18:04:48 -0700131#define CNTFID_OFF U(0x020)
Achin Guptac2b43af2013-10-31 11:27:43 +0000132
Varun Wadekar030567e2017-05-25 18:04:48 -0700133#define CNTCR_EN (U(1) << 0)
134#define CNTCR_HDBG (U(1) << 1)
Sandrine Bailleux9e864902014-03-31 11:25:18 +0100135#define CNTCR_FCREQ(x) ((x) << 8)
Achin Guptac2b43af2013-10-31 11:27:43 +0000136
137/*******************************************************************************
Achin Gupta4f6ad662013-10-25 09:08:21 +0100138 * System register bit definitions
139 ******************************************************************************/
140/* CLIDR definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700141#define LOUIS_SHIFT U(21)
142#define LOC_SHIFT U(24)
Alexei Fedorovef430ff2019-07-29 17:22:53 +0100143#define CTYPE_SHIFT(n) U(3 * (n - 1))
Varun Wadekar030567e2017-05-25 18:04:48 -0700144#define CLIDR_FIELD_WIDTH U(3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100145
146/* CSSELR definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700147#define LEVEL_SHIFT U(1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100148
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100149/* Data cache set/way op type defines */
Varun Wadekar030567e2017-05-25 18:04:48 -0700150#define DCISW U(0x0)
151#define DCCISW U(0x1)
Ambroise Vincentbd393702019-02-21 14:16:24 +0000152#if ERRATA_A53_827319
153#define DCCSW DCCISW
154#else
Varun Wadekar030567e2017-05-25 18:04:48 -0700155#define DCCSW U(0x2)
Ambroise Vincentbd393702019-02-21 14:16:24 +0000156#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100157
158/* ID_AA64PFR0_EL1 definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700159#define ID_AA64PFR0_EL0_SHIFT U(0)
160#define ID_AA64PFR0_EL1_SHIFT U(4)
161#define ID_AA64PFR0_EL2_SHIFT U(8)
162#define ID_AA64PFR0_EL3_SHIFT U(12)
Dimitris Papastamos380559c2017-10-12 13:02:29 +0100163#define ID_AA64PFR0_AMU_SHIFT U(44)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100164#define ID_AA64PFR0_AMU_MASK ULL(0xf)
165#define ID_AA64PFR0_ELX_MASK ULL(0xf)
Alexei Fedorove290a8fc2019-08-13 15:17:53 +0100166#define ID_AA64PFR0_GIC_SHIFT U(24)
167#define ID_AA64PFR0_GIC_WIDTH U(4)
168#define ID_AA64PFR0_GIC_MASK ULL(0xf)
David Cunado1a853372017-10-20 11:30:57 +0100169#define ID_AA64PFR0_SVE_SHIFT U(32)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100170#define ID_AA64PFR0_SVE_MASK ULL(0xf)
Achin Gupta0376e7c2019-10-11 14:44:05 +0100171#define ID_AA64PFR0_SEL2_SHIFT U(36)
Artsem Artsemenkadb3ae852019-11-26 16:40:31 +0000172#define ID_AA64PFR0_SEL2_MASK ULL(0xf)
Jeenu Viswambharan5f835912018-07-31 16:13:33 +0100173#define ID_AA64PFR0_MPAM_SHIFT U(40)
174#define ID_AA64PFR0_MPAM_MASK ULL(0xf)
Sathees Balya65849aa2018-12-06 13:33:24 +0000175#define ID_AA64PFR0_DIT_SHIFT U(48)
176#define ID_AA64PFR0_DIT_MASK ULL(0xf)
177#define ID_AA64PFR0_DIT_LENGTH U(4)
178#define ID_AA64PFR0_DIT_SUPPORTED U(1)
Dimitris Papastamos780edd82018-01-02 15:53:01 +0000179#define ID_AA64PFR0_CSV2_SHIFT U(56)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100180#define ID_AA64PFR0_CSV2_MASK ULL(0xf)
Dimitris Papastamos780edd82018-01-02 15:53:01 +0000181#define ID_AA64PFR0_CSV2_LENGTH U(4)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100182
Alexei Fedorove290a8fc2019-08-13 15:17:53 +0100183/* Exception level handling */
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100184#define EL_IMPL_NONE ULL(0)
185#define EL_IMPL_A64ONLY ULL(1)
186#define EL_IMPL_A64_A32 ULL(2)
Jeenu Viswambharanf4c8aa92017-02-21 14:40:44 +0000187
Alexei Fedorove290a8fc2019-08-13 15:17:53 +0100188/* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
189#define ID_AA64DFR0_PMS_SHIFT U(32)
190#define ID_AA64DFR0_PMS_MASK ULL(0xf)
Achin Guptadf373732015-09-03 14:18:02 +0100191
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000192/* ID_AA64ISAR1_EL1 definitions */
Antonio Nino Diaz52839622019-01-31 11:58:00 +0000193#define ID_AA64ISAR1_EL1 S3_0_C0_C6_1
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000194#define ID_AA64ISAR1_GPI_SHIFT U(28)
Antonio Nino Diaz52839622019-01-31 11:58:00 +0000195#define ID_AA64ISAR1_GPI_MASK ULL(0xf)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000196#define ID_AA64ISAR1_GPA_SHIFT U(24)
Antonio Nino Diaz52839622019-01-31 11:58:00 +0000197#define ID_AA64ISAR1_GPA_MASK ULL(0xf)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000198#define ID_AA64ISAR1_API_SHIFT U(8)
Antonio Nino Diaz52839622019-01-31 11:58:00 +0000199#define ID_AA64ISAR1_API_MASK ULL(0xf)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000200#define ID_AA64ISAR1_APA_SHIFT U(4)
Antonio Nino Diaz52839622019-01-31 11:58:00 +0000201#define ID_AA64ISAR1_APA_MASK ULL(0xf)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000202
Antonio Nino Diaz2559b2c2019-01-11 11:20:10 +0000203/* ID_AA64MMFR0_EL1 definitions */
204#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
205#define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf)
206
Varun Wadekar030567e2017-05-25 18:04:48 -0700207#define PARANGE_0000 U(32)
208#define PARANGE_0001 U(36)
209#define PARANGE_0010 U(40)
210#define PARANGE_0011 U(42)
211#define PARANGE_0100 U(44)
212#define PARANGE_0101 U(48)
Antonio Nino Diaz6504b2c2017-11-17 09:52:53 +0000213#define PARANGE_0110 U(52)
Antonio Nino Diaz00296242016-12-13 15:28:54 +0000214
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100215#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100216#define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf)
217#define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0)
218#define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf)
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100219
220#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100221#define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf)
222#define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0)
223#define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf)
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100224
225#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100226#define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf)
227#define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1)
228#define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0)
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100229
Antonio Nino Diaz2559b2c2019-01-11 11:20:10 +0000230/* ID_AA64MMFR2_EL1 definitions */
231#define ID_AA64MMFR2_EL1 S3_0_C0_C7_2
Sathees Balyacedfa042019-01-25 11:36:01 +0000232
233#define ID_AA64MMFR2_EL1_ST_SHIFT U(28)
234#define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf)
235
Antonio Nino Diaz2559b2c2019-01-11 11:20:10 +0000236#define ID_AA64MMFR2_EL1_CNP_SHIFT U(0)
237#define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf)
238
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000239/* ID_AA64PFR1_EL1 definitions */
240#define ID_AA64PFR1_EL1_SSBS_SHIFT U(4)
241#define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf)
242
243#define SSBS_UNAVAILABLE ULL(0) /* No architectural SSBS support */
244
Alexei Fedorov9fc59632019-05-24 12:17:09 +0100245#define ID_AA64PFR1_EL1_BT_SHIFT U(0)
246#define ID_AA64PFR1_EL1_BT_MASK ULL(0xf)
247
248#define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */
249
Soby Mathewb7e398d2019-07-12 09:23:38 +0100250#define ID_AA64PFR1_EL1_MTE_SHIFT U(8)
251#define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf)
252
253#define MTE_UNIMPLEMENTED ULL(0)
254#define MTE_IMPLEMENTED_EL0 ULL(1) /* MTE is only implemented at EL0 */
255#define MTE_IMPLEMENTED_ELX ULL(2) /* MTE is implemented at all ELs */
256
Achin Gupta4f6ad662013-10-25 09:08:21 +0100257/* ID_PFR1_EL1 definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700258#define ID_PFR1_VIRTEXT_SHIFT U(12)
259#define ID_PFR1_VIRTEXT_MASK U(0xf)
Antonio Nino Diaz0107aa42018-07-11 16:45:49 +0100260#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
Achin Gupta4f6ad662013-10-25 09:08:21 +0100261 & ID_PFR1_VIRTEXT_MASK)
262
263/* SCTLR definitions */
David Cunado18f2efd2017-04-13 22:38:29 +0100264#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
Varun Wadekar030567e2017-05-25 18:04:48 -0700265 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
266 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Achin Gupta4f6ad662013-10-25 09:08:21 +0100267
David Cunado18f2efd2017-04-13 22:38:29 +0100268#define SCTLR_EL1_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
Varun Wadekar030567e2017-05-25 18:04:48 -0700269 (U(1) << 22) | (U(1) << 20) | (U(1) << 11))
Jens Wiklanderae213ce2014-09-04 10:23:27 +0200270#define SCTLR_AARCH32_EL1_RES1 \
Varun Wadekar030567e2017-05-25 18:04:48 -0700271 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
272 (U(1) << 4) | (U(1) << 3))
Jens Wiklanderae213ce2014-09-04 10:23:27 +0200273
David Cunado18f2efd2017-04-13 22:38:29 +0100274#define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
275 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
276 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
277
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000278#define SCTLR_M_BIT (ULL(1) << 0)
279#define SCTLR_A_BIT (ULL(1) << 1)
280#define SCTLR_C_BIT (ULL(1) << 2)
281#define SCTLR_SA_BIT (ULL(1) << 3)
282#define SCTLR_SA0_BIT (ULL(1) << 4)
283#define SCTLR_CP15BEN_BIT (ULL(1) << 5)
284#define SCTLR_ITD_BIT (ULL(1) << 7)
285#define SCTLR_SED_BIT (ULL(1) << 8)
286#define SCTLR_UMA_BIT (ULL(1) << 9)
287#define SCTLR_I_BIT (ULL(1) << 12)
Alexei Fedorovc4655152019-07-10 10:49:12 +0100288#define SCTLR_EnDB_BIT (ULL(1) << 13)
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000289#define SCTLR_DZE_BIT (ULL(1) << 14)
290#define SCTLR_UCT_BIT (ULL(1) << 15)
291#define SCTLR_NTWI_BIT (ULL(1) << 16)
292#define SCTLR_NTWE_BIT (ULL(1) << 18)
293#define SCTLR_WXN_BIT (ULL(1) << 19)
294#define SCTLR_UWXN_BIT (ULL(1) << 20)
Louis Mayencourt5f5d1ed2019-02-20 12:11:41 +0000295#define SCTLR_IESB_BIT (ULL(1) << 21)
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000296#define SCTLR_E0E_BIT (ULL(1) << 24)
297#define SCTLR_EE_BIT (ULL(1) << 25)
298#define SCTLR_UCI_BIT (ULL(1) << 26)
Alexei Fedorovc4655152019-07-10 10:49:12 +0100299#define SCTLR_EnDA_BIT (ULL(1) << 27)
300#define SCTLR_EnIB_BIT (ULL(1) << 30)
Antonio Nino Diaz52839622019-01-31 11:58:00 +0000301#define SCTLR_EnIA_BIT (ULL(1) << 31)
Alexei Fedorov9fc59632019-05-24 12:17:09 +0100302#define SCTLR_BT0_BIT (ULL(1) << 35)
303#define SCTLR_BT1_BIT (ULL(1) << 36)
304#define SCTLR_BT_BIT (ULL(1) << 36)
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000305#define SCTLR_DSSBS_BIT (ULL(1) << 44)
David Cunado18f2efd2017-04-13 22:38:29 +0100306#define SCTLR_RESET_VAL SCTLR_EL3_RES1
Achin Gupta4f6ad662013-10-25 09:08:21 +0100307
Achin Gupta4f6ad662013-10-25 09:08:21 +0100308/* CPACR_El1 definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700309#define CPACR_EL1_FPEN(x) ((x) << 20)
310#define CPACR_EL1_FP_TRAP_EL0 U(0x1)
311#define CPACR_EL1_FP_TRAP_ALL U(0x2)
312#define CPACR_EL1_FP_TRAP_NONE U(0x3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100313
314/* SCR definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700315#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
Soby Mathewb7e398d2019-07-12 09:23:38 +0100316#define SCR_ATA_BIT (U(1) << 26)
Jeenu Viswambharan1a7c1cf2017-12-08 12:13:51 +0000317#define SCR_FIEN_BIT (U(1) << 21)
Achin Gupta0376e7c2019-10-11 14:44:05 +0100318#define SCR_EEL2_BIT (U(1) << 18)
Jeenu Viswambharan3ff4aaa2018-08-15 14:29:29 +0100319#define SCR_API_BIT (U(1) << 17)
320#define SCR_APK_BIT (U(1) << 16)
Varun Wadekar030567e2017-05-25 18:04:48 -0700321#define SCR_TWE_BIT (U(1) << 13)
322#define SCR_TWI_BIT (U(1) << 12)
323#define SCR_ST_BIT (U(1) << 11)
324#define SCR_RW_BIT (U(1) << 10)
325#define SCR_SIF_BIT (U(1) << 9)
326#define SCR_HCE_BIT (U(1) << 8)
327#define SCR_SMD_BIT (U(1) << 7)
328#define SCR_EA_BIT (U(1) << 3)
329#define SCR_FIQ_BIT (U(1) << 2)
330#define SCR_IRQ_BIT (U(1) << 1)
331#define SCR_NS_BIT (U(1) << 0)
332#define SCR_VALID_BIT_MASK U(0x2f8f)
David Cunado18f2efd2017-04-13 22:38:29 +0100333#define SCR_RESET_VAL SCR_RES1_BITS
Achin Gupta4f6ad662013-10-25 09:08:21 +0100334
David Cunado18f2efd2017-04-13 22:38:29 +0100335/* MDCR_EL3 definitions */
Alexei Fedorove290a8fc2019-08-13 15:17:53 +0100336#define MDCR_SCCD_BIT (ULL(1) << 23)
337#define MDCR_SPME_BIT (ULL(1) << 17)
338#define MDCR_SDD_BIT (ULL(1) << 16)
dp-arm85e93ba2017-02-08 11:51:50 +0000339#define MDCR_SPD32(x) ((x) << 14)
Antonio Nino Diazed4fc6f2019-02-18 16:55:43 +0000340#define MDCR_SPD32_LEGACY ULL(0x0)
341#define MDCR_SPD32_DISABLE ULL(0x2)
342#define MDCR_SPD32_ENABLE ULL(0x3)
dp-armd832aee2017-05-23 09:32:49 +0100343#define MDCR_NSPB(x) ((x) << 12)
Antonio Nino Diazed4fc6f2019-02-18 16:55:43 +0000344#define MDCR_NSPB_EL1 ULL(0x3)
345#define MDCR_TDOSA_BIT (ULL(1) << 10)
346#define MDCR_TDA_BIT (ULL(1) << 9)
347#define MDCR_TPM_BIT (ULL(1) << 6)
Antonio Nino Diazed4fc6f2019-02-18 16:55:43 +0000348#define MDCR_EL3_RESET_VAL ULL(0x0)
dp-arm85e93ba2017-02-08 11:51:50 +0000349
David Cunado18f2efd2017-04-13 22:38:29 +0100350/* MDCR_EL2 definitions */
Alexei Fedorove290a8fc2019-08-13 15:17:53 +0100351#define MDCR_EL2_HLP (U(1) << 26)
352#define MDCR_EL2_HCCD (U(1) << 23)
353#define MDCR_EL2_TTRF (U(1) << 19)
354#define MDCR_EL2_HPMD (U(1) << 17)
dp-armd832aee2017-05-23 09:32:49 +0100355#define MDCR_EL2_TPMS (U(1) << 14)
356#define MDCR_EL2_E2PB(x) ((x) << 12)
357#define MDCR_EL2_E2PB_EL1 U(0x3)
David Cunado18f2efd2017-04-13 22:38:29 +0100358#define MDCR_EL2_TDRA_BIT (U(1) << 11)
359#define MDCR_EL2_TDOSA_BIT (U(1) << 10)
360#define MDCR_EL2_TDA_BIT (U(1) << 9)
361#define MDCR_EL2_TDE_BIT (U(1) << 8)
362#define MDCR_EL2_HPME_BIT (U(1) << 7)
363#define MDCR_EL2_TPM_BIT (U(1) << 6)
364#define MDCR_EL2_TPMCR_BIT (U(1) << 5)
365#define MDCR_EL2_RESET_VAL U(0x0)
366
367/* HSTR_EL2 definitions */
368#define HSTR_EL2_RESET_VAL U(0x0)
369#define HSTR_EL2_T_MASK U(0xff)
370
371/* CNTHP_CTL_EL2 definitions */
372#define CNTHP_CTL_ENABLE_BIT (U(1) << 0)
373#define CNTHP_CTL_RESET_VAL U(0x0)
374
375/* VTTBR_EL2 definitions */
376#define VTTBR_RESET_VAL ULL(0x0)
377#define VTTBR_VMID_MASK ULL(0xff)
378#define VTTBR_VMID_SHIFT U(48)
379#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
380#define VTTBR_BADDR_SHIFT U(0)
dp-arm85e93ba2017-02-08 11:51:50 +0000381
Achin Gupta4f6ad662013-10-25 09:08:21 +0100382/* HCR definitions */
Jeenu Viswambharan3ff4aaa2018-08-15 14:29:29 +0100383#define HCR_API_BIT (ULL(1) << 41)
384#define HCR_APK_BIT (ULL(1) << 40)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000385#define HCR_TGE_BIT (ULL(1) << 27)
Varun Wadekar030567e2017-05-25 18:04:48 -0700386#define HCR_RW_SHIFT U(31)
387#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100388#define HCR_AMO_BIT (ULL(1) << 5)
389#define HCR_IMO_BIT (ULL(1) << 4)
390#define HCR_FMO_BIT (ULL(1) << 3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100391
Gerald Lejeune6b836cf2016-03-22 11:11:46 +0100392/* ISR definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700393#define ISR_A_SHIFT U(8)
394#define ISR_I_SHIFT U(7)
395#define ISR_F_SHIFT U(6)
Gerald Lejeune6b836cf2016-03-22 11:11:46 +0100396
Achin Gupta4f6ad662013-10-25 09:08:21 +0100397/* CNTHCTL_EL2 definitions */
David Cunado18f2efd2017-04-13 22:38:29 +0100398#define CNTHCTL_RESET_VAL U(0x0)
Varun Wadekar030567e2017-05-25 18:04:48 -0700399#define EVNTEN_BIT (U(1) << 2)
400#define EL1PCEN_BIT (U(1) << 1)
401#define EL1PCTEN_BIT (U(1) << 0)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100402
403/* CNTKCTL_EL1 definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700404#define EL0PTEN_BIT (U(1) << 9)
405#define EL0VTEN_BIT (U(1) << 8)
406#define EL0PCTEN_BIT (U(1) << 0)
407#define EL0VCTEN_BIT (U(1) << 1)
408#define EVNTEN_BIT (U(1) << 2)
409#define EVNTDIR_BIT (U(1) << 3)
410#define EVNTI_SHIFT U(4)
411#define EVNTI_MASK U(0xf)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100412
413/* CPTR_EL3 definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700414#define TCPAC_BIT (U(1) << 31)
Dimitris Papastamos380559c2017-10-12 13:02:29 +0100415#define TAM_BIT (U(1) << 30)
Varun Wadekar030567e2017-05-25 18:04:48 -0700416#define TTA_BIT (U(1) << 20)
417#define TFP_BIT (U(1) << 10)
David Cunado1a853372017-10-20 11:30:57 +0100418#define CPTR_EZ_BIT (U(1) << 8)
David Cunado18f2efd2017-04-13 22:38:29 +0100419#define CPTR_EL3_RESET_VAL U(0x0)
420
421/* CPTR_EL2 definitions */
422#define CPTR_EL2_RES1 ((U(1) << 13) | (U(1) << 12) | (U(0x3ff)))
423#define CPTR_EL2_TCPAC_BIT (U(1) << 31)
Dimitris Papastamos380559c2017-10-12 13:02:29 +0100424#define CPTR_EL2_TAM_BIT (U(1) << 30)
David Cunado18f2efd2017-04-13 22:38:29 +0100425#define CPTR_EL2_TTA_BIT (U(1) << 20)
426#define CPTR_EL2_TFP_BIT (U(1) << 10)
David Cunado1a853372017-10-20 11:30:57 +0100427#define CPTR_EL2_TZ_BIT (U(1) << 8)
David Cunado18f2efd2017-04-13 22:38:29 +0100428#define CPTR_EL2_RESET_VAL CPTR_EL2_RES1
Achin Gupta4f6ad662013-10-25 09:08:21 +0100429
430/* CPSR/SPSR definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700431#define DAIF_FIQ_BIT (U(1) << 0)
432#define DAIF_IRQ_BIT (U(1) << 1)
433#define DAIF_ABT_BIT (U(1) << 2)
434#define DAIF_DBG_BIT (U(1) << 3)
435#define SPSR_DAIF_SHIFT U(6)
436#define SPSR_DAIF_MASK U(0xf)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100437
Varun Wadekar030567e2017-05-25 18:04:48 -0700438#define SPSR_AIF_SHIFT U(6)
439#define SPSR_AIF_MASK U(0x7)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100440
Varun Wadekar030567e2017-05-25 18:04:48 -0700441#define SPSR_E_SHIFT U(9)
442#define SPSR_E_MASK U(0x1)
443#define SPSR_E_LITTLE U(0x0)
444#define SPSR_E_BIG U(0x1)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100445
Varun Wadekar030567e2017-05-25 18:04:48 -0700446#define SPSR_T_SHIFT U(5)
447#define SPSR_T_MASK U(0x1)
448#define SPSR_T_ARM U(0x0)
449#define SPSR_T_THUMB U(0x1)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100450
Dimitris Papastamosa1781a22017-12-18 13:46:21 +0000451#define SPSR_M_SHIFT U(4)
452#define SPSR_M_MASK U(0x1)
453#define SPSR_M_AARCH64 U(0x0)
454#define SPSR_M_AARCH32 U(0x1)
455
John Tsichritzisc250cc32019-07-23 11:12:41 +0100456#define SPSR_SSBS_BIT_AARCH64 BIT_64(12)
457#define SPSR_SSBS_BIT_AARCH32 BIT_64(23)
458
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100459#define DISABLE_ALL_EXCEPTIONS \
460 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
461
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000462#define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT)
463
Yatharth Kochar07570d52016-11-14 12:01:04 +0000464/*
465 * RMR_EL3 definitions
466 */
Varun Wadekar030567e2017-05-25 18:04:48 -0700467#define RMR_EL3_RR_BIT (U(1) << 1)
468#define RMR_EL3_AA64_BIT (U(1) << 0)
Yatharth Kochar07570d52016-11-14 12:01:04 +0000469
470/*
471 * HI-VECTOR address for AArch32 state
472 */
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000473#define HI_VECTOR_BASE U(0xFFFF0000)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100474
475/*
476 * TCR defintions
477 */
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000478#define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Antonio Nino Diaz1a92a0e2018-08-07 19:59:49 +0100479#define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Varun Wadekar030567e2017-05-25 18:04:48 -0700480#define TCR_EL1_IPS_SHIFT U(32)
Antonio Nino Diaz1a92a0e2018-08-07 19:59:49 +0100481#define TCR_EL2_PS_SHIFT U(16)
Varun Wadekar030567e2017-05-25 18:04:48 -0700482#define TCR_EL3_PS_SHIFT U(16)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100483
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100484#define TCR_TxSZ_MIN ULL(16)
485#define TCR_TxSZ_MAX ULL(39)
Sathees Balyacedfa042019-01-25 11:36:01 +0000486#define TCR_TxSZ_MAX_TTST ULL(48)
Antonio Nino Diaze8719552016-08-02 09:21:41 +0100487
Antonio Nino Diaz6de69652019-03-27 11:10:31 +0000488#define TCR_T0SZ_SHIFT U(0)
489#define TCR_T1SZ_SHIFT U(16)
490
Lin Ma73ad2572014-06-27 16:56:30 -0700491/* (internal) physical address size bits in EL3/EL1 */
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100492#define TCR_PS_BITS_4GB ULL(0x0)
493#define TCR_PS_BITS_64GB ULL(0x1)
494#define TCR_PS_BITS_1TB ULL(0x2)
495#define TCR_PS_BITS_4TB ULL(0x3)
496#define TCR_PS_BITS_16TB ULL(0x4)
497#define TCR_PS_BITS_256TB ULL(0x5)
Lin Ma73ad2572014-06-27 16:56:30 -0700498
Varun Wadekar030567e2017-05-25 18:04:48 -0700499#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
500#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
501#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
502#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
503#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
504#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100505
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100506#define TCR_RGN_INNER_NC (ULL(0x0) << 8)
507#define TCR_RGN_INNER_WBA (ULL(0x1) << 8)
508#define TCR_RGN_INNER_WT (ULL(0x2) << 8)
509#define TCR_RGN_INNER_WBNA (ULL(0x3) << 8)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100510
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100511#define TCR_RGN_OUTER_NC (ULL(0x0) << 10)
512#define TCR_RGN_OUTER_WBA (ULL(0x1) << 10)
513#define TCR_RGN_OUTER_WT (ULL(0x2) << 10)
514#define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100515
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100516#define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12)
517#define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12)
518#define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100519
Antonio Nino Diaz6de69652019-03-27 11:10:31 +0000520#define TCR_RGN1_INNER_NC (ULL(0x0) << 24)
521#define TCR_RGN1_INNER_WBA (ULL(0x1) << 24)
522#define TCR_RGN1_INNER_WT (ULL(0x2) << 24)
523#define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24)
524
525#define TCR_RGN1_OUTER_NC (ULL(0x0) << 26)
526#define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26)
527#define TCR_RGN1_OUTER_WT (ULL(0x2) << 26)
528#define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26)
529
530#define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28)
531#define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28)
532#define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28)
533
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100534#define TCR_TG0_SHIFT U(14)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100535#define TCR_TG0_MASK ULL(3)
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100536#define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT)
537#define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT)
538#define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT)
539
Antonio Nino Diaz6de69652019-03-27 11:10:31 +0000540#define TCR_TG1_SHIFT U(30)
541#define TCR_TG1_MASK ULL(3)
542#define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT)
543#define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT)
544#define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT)
545
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100546#define TCR_EPD0_BIT (ULL(1) << 7)
547#define TCR_EPD1_BIT (ULL(1) << 23)
Antonio Nino Diaz3388b382017-09-15 10:30:34 +0100548
Varun Wadekar030567e2017-05-25 18:04:48 -0700549#define MODE_SP_SHIFT U(0x0)
550#define MODE_SP_MASK U(0x1)
551#define MODE_SP_EL0 U(0x0)
552#define MODE_SP_ELX U(0x1)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100553
Varun Wadekar030567e2017-05-25 18:04:48 -0700554#define MODE_RW_SHIFT U(0x4)
555#define MODE_RW_MASK U(0x1)
556#define MODE_RW_64 U(0x0)
557#define MODE_RW_32 U(0x1)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100558
Varun Wadekar030567e2017-05-25 18:04:48 -0700559#define MODE_EL_SHIFT U(0x2)
560#define MODE_EL_MASK U(0x3)
561#define MODE_EL3 U(0x3)
562#define MODE_EL2 U(0x2)
563#define MODE_EL1 U(0x1)
564#define MODE_EL0 U(0x0)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100565
Varun Wadekar030567e2017-05-25 18:04:48 -0700566#define MODE32_SHIFT U(0)
567#define MODE32_MASK U(0xf)
568#define MODE32_usr U(0x0)
569#define MODE32_fiq U(0x1)
570#define MODE32_irq U(0x2)
571#define MODE32_svc U(0x3)
572#define MODE32_mon U(0x6)
573#define MODE32_abt U(0x7)
574#define MODE32_hyp U(0xa)
575#define MODE32_und U(0xb)
576#define MODE32_sys U(0xf)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100577
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100578#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
579#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
580#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
581#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100582
John Tsichritzisc250cc32019-07-23 11:12:41 +0100583#define SPSR_64(el, sp, daif) \
584 (((MODE_RW_64 << MODE_RW_SHIFT) | \
585 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \
586 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \
587 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT)) & \
588 (~(SPSR_SSBS_BIT_AARCH64)))
Achin Gupta4f6ad662013-10-25 09:08:21 +0100589
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100590#define SPSR_MODE32(mode, isa, endian, aif) \
John Tsichritzisc250cc32019-07-23 11:12:41 +0100591 (((MODE_RW_32 << MODE_RW_SHIFT) | \
Varun Wadekar030567e2017-05-25 18:04:48 -0700592 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
593 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
594 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
John Tsichritzisc250cc32019-07-23 11:12:41 +0100595 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)) & \
596 (~(SPSR_SSBS_BIT_AARCH32)))
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100597
Dan Handleyce4c8202015-03-30 17:15:16 +0100598/*
Isla Mitchell9fce2722017-08-07 11:20:13 +0100599 * TTBR Definitions
600 */
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100601#define TTBR_CNP_BIT ULL(0x1)
Isla Mitchell9fce2722017-08-07 11:20:13 +0100602
603/*
Dan Handleyce4c8202015-03-30 17:15:16 +0100604 * CTR_EL0 definitions
605 */
Varun Wadekar030567e2017-05-25 18:04:48 -0700606#define CTR_CWG_SHIFT U(24)
607#define CTR_CWG_MASK U(0xf)
608#define CTR_ERG_SHIFT U(20)
609#define CTR_ERG_MASK U(0xf)
610#define CTR_DMINLINE_SHIFT U(16)
611#define CTR_DMINLINE_MASK U(0xf)
612#define CTR_L1IP_SHIFT U(14)
613#define CTR_L1IP_MASK U(0x3)
614#define CTR_IMINLINE_SHIFT U(0)
615#define CTR_IMINLINE_MASK U(0xf)
Dan Handleyce4c8202015-03-30 17:15:16 +0100616
Varun Wadekar030567e2017-05-25 18:04:48 -0700617#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100618
Achin Guptafa9c08b2014-05-09 12:00:17 +0100619/* Physical timer control register bit fields shifts and masks */
Varun Wadekar030567e2017-05-25 18:04:48 -0700620#define CNTP_CTL_ENABLE_SHIFT U(0)
621#define CNTP_CTL_IMASK_SHIFT U(1)
622#define CNTP_CTL_ISTATUS_SHIFT U(2)
Achin Guptafa9c08b2014-05-09 12:00:17 +0100623
Varun Wadekar030567e2017-05-25 18:04:48 -0700624#define CNTP_CTL_ENABLE_MASK U(1)
625#define CNTP_CTL_IMASK_MASK U(1)
626#define CNTP_CTL_ISTATUS_MASK U(1)
Achin Guptafa9c08b2014-05-09 12:00:17 +0100627
Varun Wadekardd4f0882018-06-18 16:15:51 -0700628/* Physical timer control macros */
629#define CNTP_CTL_ENABLE_BIT (U(1) << CNTP_CTL_ENABLE_SHIFT)
630#define CNTP_CTL_IMASK_BIT (U(1) << CNTP_CTL_IMASK_SHIFT)
631
Achin Gupta4f6ad662013-10-25 09:08:21 +0100632/* Exception Syndrome register bits and bobs */
Varun Wadekar030567e2017-05-25 18:04:48 -0700633#define ESR_EC_SHIFT U(26)
634#define ESR_EC_MASK U(0x3f)
635#define ESR_EC_LENGTH U(6)
Justin Chadwell1f461972019-08-20 11:01:52 +0100636#define ESR_ISS_SHIFT U(0)
637#define ESR_ISS_LENGTH U(25)
Varun Wadekar030567e2017-05-25 18:04:48 -0700638#define EC_UNKNOWN U(0x0)
639#define EC_WFE_WFI U(0x1)
640#define EC_AARCH32_CP15_MRC_MCR U(0x3)
641#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
642#define EC_AARCH32_CP14_MRC_MCR U(0x5)
643#define EC_AARCH32_CP14_LDC_STC U(0x6)
644#define EC_FP_SIMD U(0x7)
645#define EC_AARCH32_CP10_MRC U(0x8)
646#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
647#define EC_ILLEGAL U(0xe)
648#define EC_AARCH32_SVC U(0x11)
649#define EC_AARCH32_HVC U(0x12)
650#define EC_AARCH32_SMC U(0x13)
651#define EC_AARCH64_SVC U(0x15)
652#define EC_AARCH64_HVC U(0x16)
653#define EC_AARCH64_SMC U(0x17)
654#define EC_AARCH64_SYS U(0x18)
655#define EC_IABORT_LOWER_EL U(0x20)
656#define EC_IABORT_CUR_EL U(0x21)
657#define EC_PC_ALIGN U(0x22)
658#define EC_DABORT_LOWER_EL U(0x24)
659#define EC_DABORT_CUR_EL U(0x25)
660#define EC_SP_ALIGN U(0x26)
661#define EC_AARCH32_FP U(0x28)
662#define EC_AARCH64_FP U(0x2c)
663#define EC_SERROR U(0x2f)
Justin Chadwell1f461972019-08-20 11:01:52 +0100664#define EC_BRK U(0x3c)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100665
Jeenu Viswambharan76454ab2017-11-30 12:54:15 +0000666/*
667 * External Abort bit in Instruction and Data Aborts synchronous exception
668 * syndromes.
669 */
670#define ESR_ISS_EABORT_EA_BIT U(9)
671
Varun Wadekar030567e2017-05-25 18:04:48 -0700672#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100673
Vignesh Radhakrishnana9e02602017-03-03 10:58:05 -0800674/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
Varun Wadekar030567e2017-05-25 18:04:48 -0700675#define RMR_RESET_REQUEST_SHIFT U(0x1)
676#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Vignesh Radhakrishnana9e02602017-03-03 10:58:05 -0800677
Dan Handley5f0cdb02014-05-14 17:44:19 +0100678/*******************************************************************************
Antonio Nino Diaz0b64f4e2017-02-27 17:23:54 +0000679 * Definitions of register offsets, fields and macros for CPU system
680 * instructions.
681 ******************************************************************************/
682
Varun Wadekar030567e2017-05-25 18:04:48 -0700683#define TLBI_ADDR_SHIFT U(12)
Antonio Nino Diaz0b64f4e2017-02-27 17:23:54 +0000684#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
685#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
686
687/*******************************************************************************
Dan Handley5f0cdb02014-05-14 17:44:19 +0100688 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
689 * system level implementation of the Generic Timer.
690 ******************************************************************************/
Soby Mathew342d6222018-06-11 16:21:30 +0100691#define CNTCTLBASE_CNTFRQ U(0x0)
Varun Wadekar030567e2017-05-25 18:04:48 -0700692#define CNTNSAR U(0x4)
693#define CNTNSAR_NS_SHIFT(x) (x)
Dan Handley5f0cdb02014-05-14 17:44:19 +0100694
Varun Wadekar030567e2017-05-25 18:04:48 -0700695#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
696#define CNTACR_RPCT_SHIFT U(0x0)
697#define CNTACR_RVCT_SHIFT U(0x1)
698#define CNTACR_RFRQ_SHIFT U(0x2)
699#define CNTACR_RVOFF_SHIFT U(0x3)
700#define CNTACR_RWVT_SHIFT U(0x4)
701#define CNTACR_RWPT_SHIFT U(0x5)
Dan Handley5f0cdb02014-05-14 17:44:19 +0100702
Soby Mathew342d6222018-06-11 16:21:30 +0100703/*******************************************************************************
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000704 * Definitions of register offsets and fields in the CNTBaseN Frame of the
Soby Mathew342d6222018-06-11 16:21:30 +0100705 * system level implementation of the Generic Timer.
706 ******************************************************************************/
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000707/* Physical Count register. */
708#define CNTPCT_LO U(0x0)
709/* Counter Frequency register. */
710#define CNTBASEN_CNTFRQ U(0x10)
711/* Physical Timer CompareValue register. */
712#define CNTP_CVAL_LO U(0x20)
713/* Physical Timer Control register. */
714#define CNTP_CTL U(0x2c)
Soby Mathew342d6222018-06-11 16:21:30 +0100715
David Cunado495f3d32016-10-31 17:37:34 +0000716/* PMCR_EL0 definitions */
David Cunado3e61b2b2017-10-02 17:41:39 +0100717#define PMCR_EL0_RESET_VAL U(0x0)
Varun Wadekar030567e2017-05-25 18:04:48 -0700718#define PMCR_EL0_N_SHIFT U(11)
719#define PMCR_EL0_N_MASK U(0x1f)
David Cunado495f3d32016-10-31 17:37:34 +0000720#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
Alexei Fedorove290a8fc2019-08-13 15:17:53 +0100721#define PMCR_EL0_LP_BIT (U(1) << 7)
David Cunado3e61b2b2017-10-02 17:41:39 +0100722#define PMCR_EL0_LC_BIT (U(1) << 6)
723#define PMCR_EL0_DP_BIT (U(1) << 5)
724#define PMCR_EL0_X_BIT (U(1) << 4)
725#define PMCR_EL0_D_BIT (U(1) << 3)
Alexei Fedorove290a8fc2019-08-13 15:17:53 +0100726#define PMCR_EL0_C_BIT (U(1) << 2)
727#define PMCR_EL0_P_BIT (U(1) << 1)
728#define PMCR_EL0_E_BIT (U(1) << 0)
David Cunado495f3d32016-10-31 17:37:34 +0000729
Isla Mitchell04880e32017-07-21 14:44:36 +0100730/*******************************************************************************
David Cunado1a853372017-10-20 11:30:57 +0100731 * Definitions for system register interface to SVE
732 ******************************************************************************/
733#define ZCR_EL3 S3_6_C1_C2_0
734#define ZCR_EL2 S3_4_C1_C2_0
735
736/* ZCR_EL3 definitions */
737#define ZCR_EL3_LEN_MASK U(0xf)
738
739/* ZCR_EL2 definitions */
740#define ZCR_EL2_LEN_MASK U(0xf)
741
742/*******************************************************************************
Isla Mitchell04880e32017-07-21 14:44:36 +0100743 * Definitions of MAIR encodings for device and normal memory
744 ******************************************************************************/
745/*
746 * MAIR encodings for device memory attributes.
747 */
748#define MAIR_DEV_nGnRnE ULL(0x0)
749#define MAIR_DEV_nGnRE ULL(0x4)
750#define MAIR_DEV_nGRE ULL(0x8)
751#define MAIR_DEV_GRE ULL(0xc)
752
753/*
754 * MAIR encodings for normal memory attributes.
755 *
756 * Cache Policy
757 * WT: Write Through
758 * WB: Write Back
759 * NC: Non-Cacheable
760 *
761 * Transient Hint
762 * NTR: Non-Transient
763 * TR: Transient
764 *
765 * Allocation Policy
766 * RA: Read Allocate
767 * WA: Write Allocate
768 * RWA: Read and Write Allocate
769 * NA: No Allocation
770 */
771#define MAIR_NORM_WT_TR_WA ULL(0x1)
772#define MAIR_NORM_WT_TR_RA ULL(0x2)
773#define MAIR_NORM_WT_TR_RWA ULL(0x3)
774#define MAIR_NORM_NC ULL(0x4)
775#define MAIR_NORM_WB_TR_WA ULL(0x5)
776#define MAIR_NORM_WB_TR_RA ULL(0x6)
777#define MAIR_NORM_WB_TR_RWA ULL(0x7)
778#define MAIR_NORM_WT_NTR_NA ULL(0x8)
779#define MAIR_NORM_WT_NTR_WA ULL(0x9)
780#define MAIR_NORM_WT_NTR_RA ULL(0xa)
781#define MAIR_NORM_WT_NTR_RWA ULL(0xb)
782#define MAIR_NORM_WB_NTR_NA ULL(0xc)
783#define MAIR_NORM_WB_NTR_WA ULL(0xd)
784#define MAIR_NORM_WB_NTR_RA ULL(0xe)
785#define MAIR_NORM_WB_NTR_RWA ULL(0xf)
786
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100787#define MAIR_NORM_OUTER_SHIFT U(4)
Isla Mitchell04880e32017-07-21 14:44:36 +0100788
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100789#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
790 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Isla Mitchell04880e32017-07-21 14:44:36 +0100791
Jeenu Viswambharan781f4aa2017-10-19 09:15:15 +0100792/* PAR_EL1 fields */
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100793#define PAR_F_SHIFT U(0)
794#define PAR_F_MASK ULL(0x1)
795#define PAR_ADDR_SHIFT U(12)
796#define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */
Jeenu Viswambharan781f4aa2017-10-19 09:15:15 +0100797
Dimitris Papastamos281a08c2017-10-13 12:06:06 +0100798/*******************************************************************************
799 * Definitions for system register interface to SPE
800 ******************************************************************************/
801#define PMBLIMITR_EL1 S3_0_C9_C10_0
802
Dimitris Papastamos380559c2017-10-12 13:02:29 +0100803/*******************************************************************************
Jeenu Viswambharan5f835912018-07-31 16:13:33 +0100804 * Definitions for system register interface to MPAM
805 ******************************************************************************/
806#define MPAMIDR_EL1 S3_0_C10_C4_4
807#define MPAM2_EL2 S3_4_C10_C5_0
808#define MPAMHCR_EL2 S3_4_C10_C4_0
809#define MPAM3_EL3 S3_6_C10_C5_0
810
811/*******************************************************************************
Dimitris Papastamos380559c2017-10-12 13:02:29 +0100812 * Definitions for system register interface to AMU for ARMv8.4 onwards
813 ******************************************************************************/
814#define AMCR_EL0 S3_3_C13_C2_0
815#define AMCFGR_EL0 S3_3_C13_C2_1
816#define AMCGCR_EL0 S3_3_C13_C2_2
817#define AMUSERENR_EL0 S3_3_C13_C2_3
818#define AMCNTENCLR0_EL0 S3_3_C13_C2_4
819#define AMCNTENSET0_EL0 S3_3_C13_C2_5
820#define AMCNTENCLR1_EL0 S3_3_C13_C3_0
821#define AMCNTENSET1_EL0 S3_3_C13_C3_1
822
823/* Activity Monitor Group 0 Event Counter Registers */
824#define AMEVCNTR00_EL0 S3_3_C13_C4_0
825#define AMEVCNTR01_EL0 S3_3_C13_C4_1
826#define AMEVCNTR02_EL0 S3_3_C13_C4_2
827#define AMEVCNTR03_EL0 S3_3_C13_C4_3
828
829/* Activity Monitor Group 0 Event Type Registers */
830#define AMEVTYPER00_EL0 S3_3_C13_C6_0
831#define AMEVTYPER01_EL0 S3_3_C13_C6_1
832#define AMEVTYPER02_EL0 S3_3_C13_C6_2
833#define AMEVTYPER03_EL0 S3_3_C13_C6_3
834
Dimitris Papastamos0767d502017-11-13 09:49:45 +0000835/* Activity Monitor Group 1 Event Counter Registers */
836#define AMEVCNTR10_EL0 S3_3_C13_C12_0
837#define AMEVCNTR11_EL0 S3_3_C13_C12_1
838#define AMEVCNTR12_EL0 S3_3_C13_C12_2
839#define AMEVCNTR13_EL0 S3_3_C13_C12_3
840#define AMEVCNTR14_EL0 S3_3_C13_C12_4
841#define AMEVCNTR15_EL0 S3_3_C13_C12_5
842#define AMEVCNTR16_EL0 S3_3_C13_C12_6
843#define AMEVCNTR17_EL0 S3_3_C13_C12_7
844#define AMEVCNTR18_EL0 S3_3_C13_C13_0
845#define AMEVCNTR19_EL0 S3_3_C13_C13_1
846#define AMEVCNTR1A_EL0 S3_3_C13_C13_2
847#define AMEVCNTR1B_EL0 S3_3_C13_C13_3
848#define AMEVCNTR1C_EL0 S3_3_C13_C13_4
849#define AMEVCNTR1D_EL0 S3_3_C13_C13_5
850#define AMEVCNTR1E_EL0 S3_3_C13_C13_6
851#define AMEVCNTR1F_EL0 S3_3_C13_C13_7
852
853/* Activity Monitor Group 1 Event Type Registers */
854#define AMEVTYPER10_EL0 S3_3_C13_C14_0
855#define AMEVTYPER11_EL0 S3_3_C13_C14_1
856#define AMEVTYPER12_EL0 S3_3_C13_C14_2
857#define AMEVTYPER13_EL0 S3_3_C13_C14_3
858#define AMEVTYPER14_EL0 S3_3_C13_C14_4
859#define AMEVTYPER15_EL0 S3_3_C13_C14_5
860#define AMEVTYPER16_EL0 S3_3_C13_C14_6
861#define AMEVTYPER17_EL0 S3_3_C13_C14_7
862#define AMEVTYPER18_EL0 S3_3_C13_C15_0
863#define AMEVTYPER19_EL0 S3_3_C13_C15_1
864#define AMEVTYPER1A_EL0 S3_3_C13_C15_2
865#define AMEVTYPER1B_EL0 S3_3_C13_C15_3
866#define AMEVTYPER1C_EL0 S3_3_C13_C15_4
867#define AMEVTYPER1D_EL0 S3_3_C13_C15_5
868#define AMEVTYPER1E_EL0 S3_3_C13_C15_6
869#define AMEVTYPER1F_EL0 S3_3_C13_C15_7
870
871/* AMCGCR_EL0 definitions */
872#define AMCGCR_EL0_CG1NC_SHIFT U(8)
873#define AMCGCR_EL0_CG1NC_LENGTH U(8)
874#define AMCGCR_EL0_CG1NC_MASK U(0xff)
875
Jeenu Viswambharan5f835912018-07-31 16:13:33 +0100876/* MPAM register definitions */
877#define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63)
Louis Mayencourt537fa852019-02-11 11:25:50 +0000878#define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31)
879
880#define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49)
881#define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48)
Jeenu Viswambharan5f835912018-07-31 16:13:33 +0100882
883#define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17)
884
Jeenu Viswambharan14c60162018-04-04 16:07:11 +0100885/*******************************************************************************
886 * RAS system registers
Sathees Balya65849aa2018-12-06 13:33:24 +0000887 ******************************************************************************/
Jeenu Viswambharan14c60162018-04-04 16:07:11 +0100888#define DISR_EL1 S3_0_C12_C1_1
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100889#define DISR_A_BIT U(31)
Jeenu Viswambharan14c60162018-04-04 16:07:11 +0100890
Jeenu Viswambharan30d81c32017-12-07 08:43:05 +0000891#define ERRIDR_EL1 S3_0_C5_C3_0
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100892#define ERRIDR_MASK U(0xffff)
Jeenu Viswambharan30d81c32017-12-07 08:43:05 +0000893
894#define ERRSELR_EL1 S3_0_C5_C3_1
895
896/* System register access to Standard Error Record registers */
897#define ERXFR_EL1 S3_0_C5_C4_0
898#define ERXCTLR_EL1 S3_0_C5_C4_1
899#define ERXSTATUS_EL1 S3_0_C5_C4_2
900#define ERXADDR_EL1 S3_0_C5_C4_3
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000901#define ERXPFGF_EL1 S3_0_C5_C4_4
902#define ERXPFGCTL_EL1 S3_0_C5_C4_5
903#define ERXPFGCDN_EL1 S3_0_C5_C4_6
Jan Dabros30125ea2018-08-30 13:52:23 +0200904#define ERXMISC0_EL1 S3_0_C5_C5_0
905#define ERXMISC1_EL1 S3_0_C5_C5_1
Jeenu Viswambharan30d81c32017-12-07 08:43:05 +0000906
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000907#define ERXCTLR_ED_BIT (U(1) << 0)
908#define ERXCTLR_UE_BIT (U(1) << 4)
909
910#define ERXPFGCTL_UC_BIT (U(1) << 1)
911#define ERXPFGCTL_UEU_BIT (U(1) << 2)
912#define ERXPFGCTL_CDEN_BIT (U(1) << 31)
913
914/*******************************************************************************
915 * Armv8.3 Pointer Authentication Registers
Sathees Balya65849aa2018-12-06 13:33:24 +0000916 ******************************************************************************/
Antonio Nino Diaz52839622019-01-31 11:58:00 +0000917#define APIAKeyLo_EL1 S3_0_C2_C1_0
918#define APIAKeyHi_EL1 S3_0_C2_C1_1
919#define APIBKeyLo_EL1 S3_0_C2_C1_2
920#define APIBKeyHi_EL1 S3_0_C2_C1_3
921#define APDAKeyLo_EL1 S3_0_C2_C2_0
922#define APDAKeyHi_EL1 S3_0_C2_C2_1
923#define APDBKeyLo_EL1 S3_0_C2_C2_2
924#define APDBKeyHi_EL1 S3_0_C2_C2_3
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000925#define APGAKeyLo_EL1 S3_0_C2_C3_0
Antonio Nino Diaz52839622019-01-31 11:58:00 +0000926#define APGAKeyHi_EL1 S3_0_C2_C3_1
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000927
Sathees Balya65849aa2018-12-06 13:33:24 +0000928/*******************************************************************************
929 * Armv8.4 Data Independent Timing Registers
930 ******************************************************************************/
931#define DIT S3_3_C4_C2_5
932#define DIT_BIT BIT(24)
933
John Tsichritzis80744482019-03-04 16:41:26 +0000934/*******************************************************************************
935 * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
936 ******************************************************************************/
937#define SSBS S3_3_C4_C2_6
938
Justin Chadwell9dd94382019-07-18 14:25:33 +0100939/*******************************************************************************
940 * Armv8.5 - Memory Tagging Extension Registers
941 ******************************************************************************/
942#define TFSRE0_EL1 S3_0_C5_C6_1
943#define TFSR_EL1 S3_0_C5_C6_0
944#define RGSR_EL1 S3_0_C1_C0_5
945#define GCR_EL1 S3_0_C1_C0_6
946
Antonio Nino Diaz1083b2b2018-07-20 09:17:26 +0100947#endif /* ARCH_H */