blob: 89157386e96417d0f973f5036f8e1bdd005c890c [file] [log] [blame]
Paul Beesley8aa05052019-03-07 15:47:15 +00001User Guide
2==========
Douglas Raillard6f625742017-06-28 15:23:03 +01003
Dan Handley4def07d2018-03-01 18:44:00 +00004This document describes how to build Trusted Firmware-A (TF-A) and run it with a
Douglas Raillard6f625742017-06-28 15:23:03 +01005tested set of other software components using defined configurations on the Juno
Dan Handley4def07d2018-03-01 18:44:00 +00006Arm development platform and Arm Fixed Virtual Platform (FVP) models. It is
Douglas Raillard6f625742017-06-28 15:23:03 +01007possible to use other software components, configurations and platforms but that
8is outside the scope of this document.
9
10This document assumes that the reader has previous experience running a fully
11bootable Linux software stack on Juno or FVP using the prebuilt binaries and
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +010012filesystems provided by `Linaro`_. Further information may be found in the
13`Linaro instructions`_. It also assumes that the user understands the role of
14the different software components required to boot a Linux system:
Douglas Raillard6f625742017-06-28 15:23:03 +010015
16- Specific firmware images required by the platform (e.g. SCP firmware on Juno)
17- Normal world bootloader (e.g. UEFI or U-Boot)
18- Device tree
19- Linux kernel image
20- Root filesystem
21
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +010022This document also assumes that the user is familiar with the `FVP models`_ and
Douglas Raillard6f625742017-06-28 15:23:03 +010023the different command line options available to launch the model.
24
25This document should be used in conjunction with the `Firmware Design`_.
26
27Host machine requirements
28-------------------------
29
30The minimum recommended machine specification for building the software and
31running the FVP models is a dual-core processor running at 2GHz with 12GB of
32RAM. For best performance, use a machine with a quad-core processor running at
332.6GHz with 16GB of RAM.
34
Joel Huttonbf7008a2018-03-19 11:59:57 +000035The software has been tested on Ubuntu 16.04 LTS (64-bit). Packages used for
Douglas Raillard6f625742017-06-28 15:23:03 +010036building the software were installed from that distribution unless otherwise
37specified.
38
39The software has also been built on Windows 7 Enterprise SP1, using CMD.EXE,
David Cunado31f2f792017-06-29 12:01:33 +010040Cygwin, and Msys (MinGW) shells, using version 5.3.1 of the GNU toolchain.
Douglas Raillard6f625742017-06-28 15:23:03 +010041
42Tools
43-----
44
Dan Handley4def07d2018-03-01 18:44:00 +000045Install the required packages to build TF-A with the following command:
Douglas Raillard6f625742017-06-28 15:23:03 +010046
Paul Beesley29c02522019-03-13 15:11:04 +000047.. code:: shell
Douglas Raillard6f625742017-06-28 15:23:03 +010048
Sathees Balyabefcbdf2018-07-10 14:46:51 +010049 sudo apt-get install device-tree-compiler build-essential gcc make git libssl-dev
Douglas Raillard6f625742017-06-28 15:23:03 +010050
David Cunadoeb19da92017-12-19 16:33:25 +000051TF-A has been tested with Linaro Release 18.04.
David Cunado31f2f792017-06-29 12:01:33 +010052
Louis Mayencourt57b37e32019-07-15 10:23:58 +010053Download and install the AArch32 (arm-eabi) or AArch64 little-endian
54(aarch64-linux-gnu) GCC cross compiler. If you would like to use the latest
55features available, download GCC 8.3-2019.03 compiler from
56`arm Developer page`_. Otherwise, the `Linaro Release Notes`_ documents which
57version of the compiler to use for a given Linaro Release. Also, these
58`Linaro instructions`_ provide further guidance and a script, which can be used
59to download Linaro deliverables automatically.
Douglas Raillard6f625742017-06-28 15:23:03 +010060
Roberto Vargas00b7db32018-04-16 15:43:26 +010061Optionally, TF-A can be built using clang version 4.0 or newer or Arm
62Compiler 6. See instructions below on how to switch the default compiler.
Douglas Raillard6f625742017-06-28 15:23:03 +010063
64In addition, the following optional packages and tools may be needed:
65
Sathees Balya2eadd342018-08-17 10:22:01 +010066- ``device-tree-compiler`` (dtc) package if you need to rebuild the Flattened Device
67 Tree (FDT) source files (``.dts`` files) provided with this software. The
68 version of dtc must be 1.4.6 or above.
Douglas Raillard6f625742017-06-28 15:23:03 +010069
Dan Handley4def07d2018-03-01 18:44:00 +000070- For debugging, Arm `Development Studio 5 (DS-5)`_.
Douglas Raillard6f625742017-06-28 15:23:03 +010071
Antonio Nino Diaz6feb9e82017-05-23 11:49:22 +010072- To create and modify the diagram files included in the documentation, `Dia`_.
73 This tool can be found in most Linux distributions. Inkscape is needed to
Antonio Nino Diaz8fd9d4d2018-08-08 16:28:43 +010074 generate the actual \*.png files.
Antonio Nino Diaz6feb9e82017-05-23 11:49:22 +010075
Dan Handley4def07d2018-03-01 18:44:00 +000076Getting the TF-A source code
77----------------------------
Douglas Raillard6f625742017-06-28 15:23:03 +010078
Louis Mayencourt63fdda22019-03-22 11:47:22 +000079Clone the repository from the Gerrit server. The project details may be found
80on the `arm-trusted-firmware-a project page`_. We recommend the "`Clone with
81commit-msg hook`" clone method, which will setup the git commit hook that
82automatically generates and inserts appropriate `Change-Id:` lines in your
83commit messages.
Douglas Raillard6f625742017-06-28 15:23:03 +010084
Paul Beesley93fbc712019-01-21 12:06:24 +000085Checking source code style
86~~~~~~~~~~~~~~~~~~~~~~~~~~
87
88Trusted Firmware follows the `Linux Coding Style`_ . When making changes to the
89source, for submission to the project, the source must be in compliance with
90this style guide.
91
92Additional, project-specific guidelines are defined in the `Trusted Firmware-A
93Coding Guidelines`_ document.
94
95To assist with coding style compliance, the project Makefile contains two
96targets which both utilise the `checkpatch.pl` script that ships with the Linux
97source tree. The project also defines certain *checkpatch* options in the
98``.checkpatch.conf`` file in the top-level directory.
99
Paul Beesleye1c50262019-03-13 16:20:44 +0000100.. note::
101 Checkpatch errors will gate upstream merging of pull requests.
102 Checkpatch warnings will not gate merging but should be reviewed and fixed if
103 possible.
Paul Beesley93fbc712019-01-21 12:06:24 +0000104
105To check the entire source tree, you must first download copies of
106``checkpatch.pl``, ``spelling.txt`` and ``const_structs.checkpatch`` available
107in the `Linux master tree`_ *scripts* directory, then set the ``CHECKPATCH``
108environment variable to point to ``checkpatch.pl`` (with the other 2 files in
109the same directory) and build the `checkcodebase` target:
110
Paul Beesley29c02522019-03-13 15:11:04 +0000111.. code:: shell
Paul Beesley93fbc712019-01-21 12:06:24 +0000112
113 make CHECKPATCH=<path-to-linux>/linux/scripts/checkpatch.pl checkcodebase
114
115To just check the style on the files that differ between your local branch and
116the remote master, use:
117
Paul Beesley29c02522019-03-13 15:11:04 +0000118.. code:: shell
Paul Beesley93fbc712019-01-21 12:06:24 +0000119
120 make CHECKPATCH=<path-to-linux>/linux/scripts/checkpatch.pl checkpatch
121
122If you wish to check your patch against something other than the remote master,
123set the ``BASE_COMMIT`` variable to your desired branch. By default, ``BASE_COMMIT``
124is set to ``origin/master``.
125
Dan Handley4def07d2018-03-01 18:44:00 +0000126Building TF-A
127-------------
Douglas Raillard6f625742017-06-28 15:23:03 +0100128
Dan Handley4def07d2018-03-01 18:44:00 +0000129- Before building TF-A, the environment variable ``CROSS_COMPILE`` must point
130 to the Linaro cross compiler.
Douglas Raillard6f625742017-06-28 15:23:03 +0100131
132 For AArch64:
133
Paul Beesley29c02522019-03-13 15:11:04 +0000134 .. code:: shell
Douglas Raillard6f625742017-06-28 15:23:03 +0100135
136 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
137
138 For AArch32:
139
Paul Beesley29c02522019-03-13 15:11:04 +0000140 .. code:: shell
Douglas Raillard6f625742017-06-28 15:23:03 +0100141
Louis Mayencourt57b37e32019-07-15 10:23:58 +0100142 export CROSS_COMPILE=<path-to-aarch32-gcc>/bin/arm-eabi-
Douglas Raillard6f625742017-06-28 15:23:03 +0100143
Roberto Vargas4a98f0e2018-04-23 08:38:12 +0100144 It is possible to build TF-A using Clang or Arm Compiler 6. To do so
145 ``CC`` needs to point to the clang or armclang binary, which will
146 also select the clang or armclang assembler. Be aware that the
147 GNU linker is used by default. In case of being needed the linker
Paul Beesley8aabea32019-01-11 18:26:51 +0000148 can be overridden using the ``LD`` variable. Clang linker version 6 is
Roberto Vargas4a98f0e2018-04-23 08:38:12 +0100149 known to work with TF-A.
150
151 In both cases ``CROSS_COMPILE`` should be set as described above.
Douglas Raillard6f625742017-06-28 15:23:03 +0100152
Dan Handley4def07d2018-03-01 18:44:00 +0000153 Arm Compiler 6 will be selected when the base name of the path assigned
Douglas Raillard6f625742017-06-28 15:23:03 +0100154 to ``CC`` matches the string 'armclang'.
155
Dan Handley4def07d2018-03-01 18:44:00 +0000156 For AArch64 using Arm Compiler 6:
Douglas Raillard6f625742017-06-28 15:23:03 +0100157
Paul Beesley29c02522019-03-13 15:11:04 +0000158 .. code:: shell
Douglas Raillard6f625742017-06-28 15:23:03 +0100159
160 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
161 make CC=<path-to-armclang>/bin/armclang PLAT=<platform> all
162
163 Clang will be selected when the base name of the path assigned to ``CC``
164 contains the string 'clang'. This is to allow both clang and clang-X.Y
165 to work.
166
167 For AArch64 using clang:
168
Paul Beesley29c02522019-03-13 15:11:04 +0000169 .. code:: shell
Douglas Raillard6f625742017-06-28 15:23:03 +0100170
171 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
172 make CC=<path-to-clang>/bin/clang PLAT=<platform> all
173
Dan Handley4def07d2018-03-01 18:44:00 +0000174- Change to the root directory of the TF-A source tree and build.
Douglas Raillard6f625742017-06-28 15:23:03 +0100175
176 For AArch64:
177
Paul Beesley29c02522019-03-13 15:11:04 +0000178 .. code:: shell
Douglas Raillard6f625742017-06-28 15:23:03 +0100179
180 make PLAT=<platform> all
181
182 For AArch32:
183
Paul Beesley29c02522019-03-13 15:11:04 +0000184 .. code:: shell
Douglas Raillard6f625742017-06-28 15:23:03 +0100185
186 make PLAT=<platform> ARCH=aarch32 AARCH32_SP=sp_min all
187
188 Notes:
189
190 - If ``PLAT`` is not specified, ``fvp`` is assumed by default. See the
191 `Summary of build options`_ for more information on available build
192 options.
193
194 - (AArch32 only) Currently only ``PLAT=fvp`` is supported.
195
196 - (AArch32 only) ``AARCH32_SP`` is the AArch32 EL3 Runtime Software and it
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +0100197 corresponds to the BL32 image. A minimal ``AARCH32_SP``, sp_min, is
Dan Handley4def07d2018-03-01 18:44:00 +0000198 provided by TF-A to demonstrate how PSCI Library can be integrated with
199 an AArch32 EL3 Runtime Software. Some AArch32 EL3 Runtime Software may
200 include other runtime services, for example Trusted OS services. A guide
201 to integrate PSCI library with AArch32 EL3 Runtime Software can be found
202 `here`_.
Douglas Raillard6f625742017-06-28 15:23:03 +0100203
204 - (AArch64 only) The TSP (Test Secure Payload), corresponding to the BL32
205 image, is not compiled in by default. Refer to the
206 `Building the Test Secure Payload`_ section below.
207
208 - By default this produces a release version of the build. To produce a
209 debug version instead, refer to the "Debugging options" section below.
210
211 - The build process creates products in a ``build`` directory tree, building
212 the objects and binaries for each boot loader stage in separate
213 sub-directories. The following boot loader binary files are created
214 from the corresponding ELF files:
215
216 - ``build/<platform>/<build-type>/bl1.bin``
217 - ``build/<platform>/<build-type>/bl2.bin``
218 - ``build/<platform>/<build-type>/bl31.bin`` (AArch64 only)
219 - ``build/<platform>/<build-type>/bl32.bin`` (mandatory for AArch32)
220
221 where ``<platform>`` is the name of the chosen platform and ``<build-type>``
222 is either ``debug`` or ``release``. The actual number of images might differ
223 depending on the platform.
224
225- Build products for a specific build variant can be removed using:
226
Paul Beesley29c02522019-03-13 15:11:04 +0000227 .. code:: shell
Douglas Raillard6f625742017-06-28 15:23:03 +0100228
229 make DEBUG=<D> PLAT=<platform> clean
230
231 ... where ``<D>`` is ``0`` or ``1``, as specified when building.
232
233 The build tree can be removed completely using:
234
Paul Beesley29c02522019-03-13 15:11:04 +0000235 .. code:: shell
Douglas Raillard6f625742017-06-28 15:23:03 +0100236
237 make realclean
238
239Summary of build options
240~~~~~~~~~~~~~~~~~~~~~~~~
241
Dan Handley4def07d2018-03-01 18:44:00 +0000242The TF-A build system supports the following build options. Unless mentioned
243otherwise, these options are expected to be specified at the build command
244line and are not to be modified in any component makefiles. Note that the
245build system doesn't track dependency for build options. Therefore, if any of
246the build options are changed from a previous build, a clean build must be
Douglas Raillard6f625742017-06-28 15:23:03 +0100247performed.
248
249Common build options
250^^^^^^^^^^^^^^^^^^^^
251
Antonio Nino Diaz8fd9d4d2018-08-08 16:28:43 +0100252- ``AARCH32_INSTRUCTION_SET``: Choose the AArch32 instruction set that the
253 compiler should use. Valid values are T32 and A32. It defaults to T32 due to
254 code having a smaller resulting size.
255
Douglas Raillard6f625742017-06-28 15:23:03 +0100256- ``AARCH32_SP`` : Choose the AArch32 Secure Payload component to be built as
257 as the BL32 image when ``ARCH=aarch32``. The value should be the path to the
258 directory containing the SP source, relative to the ``bl32/``; the directory
259 is expected to contain a makefile called ``<aarch32_sp-value>.mk``.
260
Dan Handley4def07d2018-03-01 18:44:00 +0000261- ``ARCH`` : Choose the target build architecture for TF-A. It can take either
262 ``aarch64`` or ``aarch32`` as values. By default, it is defined to
263 ``aarch64``.
Douglas Raillard6f625742017-06-28 15:23:03 +0100264
Dan Handley4def07d2018-03-01 18:44:00 +0000265- ``ARM_ARCH_MAJOR``: The major version of Arm Architecture to target when
266 compiling TF-A. Its value must be numeric, and defaults to 8 . See also,
267 *Armv8 Architecture Extensions* and *Armv7 Architecture Extensions* in
268 `Firmware Design`_.
Douglas Raillard6f625742017-06-28 15:23:03 +0100269
Dan Handley4def07d2018-03-01 18:44:00 +0000270- ``ARM_ARCH_MINOR``: The minor version of Arm Architecture to target when
271 compiling TF-A. Its value must be a numeric, and defaults to 0. See also,
272 *Armv8 Architecture Extensions* in `Firmware Design`_.
Douglas Raillard6f625742017-06-28 15:23:03 +0100273
Douglas Raillard6f625742017-06-28 15:23:03 +0100274- ``BL2``: This is an optional build option which specifies the path to BL2
Dan Handley4def07d2018-03-01 18:44:00 +0000275 image for the ``fip`` target. In this case, the BL2 in the TF-A will not be
276 built.
Douglas Raillard6f625742017-06-28 15:23:03 +0100277
278- ``BL2U``: This is an optional build option which specifies the path to
Dan Handley4def07d2018-03-01 18:44:00 +0000279 BL2U image. In this case, the BL2U in TF-A will not be built.
Douglas Raillard6f625742017-06-28 15:23:03 +0100280
John Tsichritzis677ad322018-06-06 09:38:10 +0100281- ``BL2_AT_EL3``: This is an optional build option that enables the use of
Roberto Vargas4cd17692017-11-20 13:36:10 +0000282 BL2 at EL3 execution level.
283
John Tsichritzis677ad322018-06-06 09:38:10 +0100284- ``BL2_IN_XIP_MEM``: In some use-cases BL2 will be stored in eXecute In Place
Jiafei Pan7d173fc2018-03-21 07:20:09 +0000285 (XIP) memory, like BL1. In these use-cases, it is necessary to initialize
286 the RW sections in RAM, while leaving the RO sections in place. This option
287 enable this use-case. For now, this option is only supported when BL2_AT_EL3
288 is set to '1'.
289
Douglas Raillard6f625742017-06-28 15:23:03 +0100290- ``BL31``: This is an optional build option which specifies the path to
Dan Handley4def07d2018-03-01 18:44:00 +0000291 BL31 image for the ``fip`` target. In this case, the BL31 in TF-A will not
292 be built.
Douglas Raillard6f625742017-06-28 15:23:03 +0100293
294- ``BL31_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
295 file that contains the BL31 private key in PEM format. If ``SAVE_KEYS=1``,
296 this file name will be used to save the key.
297
298- ``BL32``: This is an optional build option which specifies the path to
Dan Handley4def07d2018-03-01 18:44:00 +0000299 BL32 image for the ``fip`` target. In this case, the BL32 in TF-A will not
300 be built.
Douglas Raillard6f625742017-06-28 15:23:03 +0100301
John Tsichritzis677ad322018-06-06 09:38:10 +0100302- ``BL32_EXTRA1``: This is an optional build option which specifies the path to
Summer Qin71fb3962017-04-20 16:28:39 +0100303 Trusted OS Extra1 image for the ``fip`` target.
304
John Tsichritzis677ad322018-06-06 09:38:10 +0100305- ``BL32_EXTRA2``: This is an optional build option which specifies the path to
Summer Qin71fb3962017-04-20 16:28:39 +0100306 Trusted OS Extra2 image for the ``fip`` target.
307
Douglas Raillard6f625742017-06-28 15:23:03 +0100308- ``BL32_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
309 file that contains the BL32 private key in PEM format. If ``SAVE_KEYS=1``,
310 this file name will be used to save the key.
311
312- ``BL33``: Path to BL33 image in the host file system. This is mandatory for
Dan Handley4def07d2018-03-01 18:44:00 +0000313 ``fip`` target in case TF-A BL2 is used.
Douglas Raillard6f625742017-06-28 15:23:03 +0100314
315- ``BL33_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
316 file that contains the BL33 private key in PEM format. If ``SAVE_KEYS=1``,
317 this file name will be used to save the key.
318
Alexei Fedorov9fc59632019-05-24 12:17:09 +0100319- ``BRANCH_PROTECTION``: Numeric value to enable ARMv8.3 Pointer Authentication
320 and ARMv8.5 Branch Target Identification support for TF-A BL images themselves.
321 If enabled, it is needed to use a compiler that supports the option
322 ``-mbranch-protection``. Selects the branch protection features to use:
323- 0: Default value turns off all types of branch protection
324- 1: Enables all types of branch protection features
325- 2: Return address signing to its standard level
326- 3: Extend the signing to include leaf functions
327
328 The table below summarizes ``BRANCH_PROTECTION`` values, GCC compilation options
329 and resulting PAuth/BTI features.
330
331 +-------+--------------+-------+-----+
332 | Value | GCC option | PAuth | BTI |
333 +=======+==============+=======+=====+
334 | 0 | none | N | N |
335 +-------+--------------+-------+-----+
336 | 1 | standard | Y | Y |
337 +-------+--------------+-------+-----+
338 | 2 | pac-ret | Y | N |
339 +-------+--------------+-------+-----+
340 | 3 | pac-ret+leaf | Y | N |
341 +-------+--------------+-------+-----+
342
343 This option defaults to 0 and this is an experimental feature.
344 Note that Pointer Authentication is enabled for Non-secure world
345 irrespective of the value of this option if the CPU supports it.
346
Douglas Raillard6f625742017-06-28 15:23:03 +0100347- ``BUILD_MESSAGE_TIMESTAMP``: String used to identify the time and date of the
348 compilation of each build. It must be set to a C string (including quotes
349 where applicable). Defaults to a string that contains the time and date of
350 the compilation.
351
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +0100352- ``BUILD_STRING``: Input string for VERSION_STRING, which allows the TF-A
Dan Handley4def07d2018-03-01 18:44:00 +0000353 build to be uniquely identified. Defaults to the current git commit id.
Douglas Raillard6f625742017-06-28 15:23:03 +0100354
355- ``CFLAGS``: Extra user options appended on the compiler's command line in
356 addition to the options set by the build system.
357
358- ``COLD_BOOT_SINGLE_CPU``: This option indicates whether the platform may
359 release several CPUs out of reset. It can take either 0 (several CPUs may be
360 brought up) or 1 (only one CPU will ever be brought up during cold reset).
361 Default is 0. If the platform always brings up a single CPU, there is no
362 need to distinguish between primary and secondary CPUs and the boot path can
363 be optimised. The ``plat_is_my_cpu_primary()`` and
364 ``plat_secondary_cold_boot_setup()`` platform porting interfaces do not need
365 to be implemented in this case.
366
367- ``CRASH_REPORTING``: A non-zero value enables a console dump of processor
368 register state when an unexpected exception occurs during execution of
369 BL31. This option defaults to the value of ``DEBUG`` - i.e. by default
370 this is only enabled for a debug build of the firmware.
371
372- ``CREATE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
373 certificate generation tool to create new keys in case no valid keys are
374 present or specified. Allowed options are '0' or '1'. Default is '1'.
375
376- ``CTX_INCLUDE_AARCH32_REGS`` : Boolean option that, when set to 1, will cause
377 the AArch32 system registers to be included when saving and restoring the
378 CPU context. The option must be set to 0 for AArch64-only platforms (that
379 is on hardware that does not implement AArch32, or at least not at EL1 and
380 higher ELs). Default value is 1.
381
382- ``CTX_INCLUDE_FPREGS``: Boolean option that, when set to 1, will cause the FP
383 registers to be included when saving and restoring the CPU context. Default
384 is 0.
385
Justin Chadwell88d493f2019-07-18 16:16:32 +0100386- ``CTX_INCLUDE_MTE_REGS``: Enables register saving/reloading support for
387 ARMv8.5 Memory Tagging Extension. A value of 0 will disable
388 saving/reloading and restrict the use of MTE to the normal world if the
389 CPU has support, while a value of 1 enables the saving/reloading, allowing
390 the use of MTE in both the secure and non-secure worlds. Default is 0
391 (disabled) and this feature is experimental.
392
Alexei Fedorov9fc59632019-05-24 12:17:09 +0100393- ``CTX_INCLUDE_PAUTH_REGS``: Boolean option that, when set to 1, enables
394 Pointer Authentication for Secure world. This will cause the ARMv8.3-PAuth
395 registers to be included when saving and restoring the CPU context as
396 part of world switch. Default value is 0 and this is an experimental feature.
397 Note that Pointer Authentication is enabled for Non-secure world irrespective
398 of the value of this flag if the CPU supports it.
Antonio Nino Diaz52839622019-01-31 11:58:00 +0000399
Douglas Raillard6f625742017-06-28 15:23:03 +0100400- ``DEBUG``: Chooses between a debug and release build. It can take either 0
401 (release) or 1 (debug) as values. 0 is the default.
402
Christoph Müllner9e4609f2019-04-24 09:45:30 +0200403- ``DISABLE_BIN_GENERATION``: Boolean option to disable the generation
404 of the binary image. If set to 1, then only the ELF image is built.
405 0 is the default.
406
John Tsichritzis677ad322018-06-06 09:38:10 +0100407- ``DYN_DISABLE_AUTH``: Provides the capability to dynamically disable Trusted
408 Board Boot authentication at runtime. This option is meant to be enabled only
Roberto Vargased51b512018-09-24 17:20:48 +0100409 for development platforms. ``TRUSTED_BOARD_BOOT`` flag must be set if this
410 flag has to be enabled. 0 is the default.
Soby Mathew209a60c2018-03-26 12:43:37 +0100411
Ambroise Vincent08455b92019-06-06 10:26:41 +0100412- ``E``: Boolean option to make warnings into errors. Default is 1.
413
Douglas Raillard6f625742017-06-28 15:23:03 +0100414- ``EL3_PAYLOAD_BASE``: This option enables booting an EL3 payload instead of
415 the normal boot flow. It must specify the entry point address of the EL3
416 payload. Please refer to the "Booting an EL3 payload" section for more
417 details.
418
Dimitris Papastamos0319a972017-10-16 11:40:10 +0100419- ``ENABLE_AMU``: Boolean option to enable Activity Monitor Unit extensions.
Dimitris Papastamos380559c2017-10-12 13:02:29 +0100420 This is an optional architectural feature available on v8.4 onwards. Some
421 v8.2 implementations also implement an AMU and this option can be used to
422 enable this feature on those systems as well. Default is 0.
Dimitris Papastamos0319a972017-10-16 11:40:10 +0100423
Douglas Raillard6f625742017-06-28 15:23:03 +0100424- ``ENABLE_ASSERTIONS``: This option controls whether or not calls to ``assert()``
425 are compiled out. For debug builds, this option defaults to 1, and calls to
426 ``assert()`` are left in place. For release builds, this option defaults to 0
427 and calls to ``assert()`` function are compiled out. This option can be set
428 independently of ``DEBUG``. It can also be used to hide any auxiliary code
429 that is only required for the assertion and does not fit in the assertion
430 itself.
431
Douglas Raillard0c628832018-08-21 12:54:45 +0100432- ``ENABLE_BACKTRACE``: This option controls whether to enables backtrace
433 dumps or not. It is supported in both AArch64 and AArch32. However, in
434 AArch32 the format of the frame records are not defined in the AAPCS and they
435 are defined by the implementation. This implementation of backtrace only
436 supports the format used by GCC when T32 interworking is disabled. For this
437 reason enabling this option in AArch32 will force the compiler to only
438 generate A32 code. This option is enabled by default only in AArch64 debug
Paul Beesley8aabea32019-01-11 18:26:51 +0000439 builds, but this behaviour can be overridden in each platform's Makefile or
440 in the build command line.
Douglas Raillard0c628832018-08-21 12:54:45 +0100441
Jeenu Viswambharan5f835912018-07-31 16:13:33 +0100442- ``ENABLE_MPAM_FOR_LOWER_ELS``: Boolean option to enable lower ELs to use MPAM
443 feature. MPAM is an optional Armv8.4 extension that enables various memory
444 system components and resources to define partitions; software running at
445 various ELs can assign themselves to desired partition to control their
446 performance aspects.
447
448 When this option is set to ``1``, EL3 allows lower ELs to access their own
449 MPAM registers without trapping into EL3. This option doesn't make use of
450 partitioning in EL3, however. Platform initialisation code should configure
451 and use partitions in EL3 as required. This option defaults to ``0``.
452
Soby Mathew3bd17c02018-08-28 11:13:55 +0100453- ``ENABLE_PIE``: Boolean option to enable Position Independent Executable(PIE)
454 support within generic code in TF-A. This option is currently only supported
455 in BL31. Default is 0.
456
Douglas Raillard6f625742017-06-28 15:23:03 +0100457- ``ENABLE_PMF``: Boolean option to enable support for optional Performance
458 Measurement Framework(PMF). Default is 0.
459
460- ``ENABLE_PSCI_STAT``: Boolean option to enable support for optional PSCI
461 functions ``PSCI_STAT_RESIDENCY`` and ``PSCI_STAT_COUNT``. Default is 0.
462 In the absence of an alternate stat collection backend, ``ENABLE_PMF`` must
463 be enabled. If ``ENABLE_PMF`` is set, the residency statistics are tracked in
464 software.
465
466- ``ENABLE_RUNTIME_INSTRUMENTATION``: Boolean option to enable runtime
Dan Handley4def07d2018-03-01 18:44:00 +0000467 instrumentation which injects timestamp collection points into TF-A to
468 allow runtime performance to be measured. Currently, only PSCI is
469 instrumented. Enabling this option enables the ``ENABLE_PMF`` build option
470 as well. Default is 0.
Douglas Raillard6f625742017-06-28 15:23:03 +0100471
Jeenu Viswambharanc1232c32017-07-19 13:52:12 +0100472- ``ENABLE_SPE_FOR_LOWER_ELS`` : Boolean option to enable Statistical Profiling
Dimitris Papastamosc776dee2017-10-13 15:07:45 +0100473 extensions. This is an optional architectural feature for AArch64.
474 The default is 1 but is automatically disabled when the target architecture
475 is AArch32.
Jeenu Viswambharanc1232c32017-07-19 13:52:12 +0100476
Sandrine Bailleux1843a192018-09-20 12:44:39 +0200477- ``ENABLE_SPM`` : Boolean option to enable the Secure Partition Manager (SPM).
478 Refer to the `Secure Partition Manager Design guide`_ for more details about
479 this feature. Default is 0.
480
David Cunado1a853372017-10-20 11:30:57 +0100481- ``ENABLE_SVE_FOR_NS``: Boolean option to enable Scalable Vector Extension
482 (SVE) for the Non-secure world only. SVE is an optional architectural feature
483 for AArch64. Note that when SVE is enabled for the Non-secure world, access
484 to SIMD and floating-point functionality from the Secure world is disabled.
485 This is to avoid corruption of the Non-secure world data in the Z-registers
486 which are aliased by the SIMD and FP registers. The build option is not
487 compatible with the ``CTX_INCLUDE_FPREGS`` build option, and will raise an
488 assert on platforms where SVE is implemented and ``ENABLE_SVE_FOR_NS`` set to
489 1. The default is 1 but is automatically disabled when the target
490 architecture is AArch32.
491
Douglas Raillard6f625742017-06-28 15:23:03 +0100492- ``ENABLE_STACK_PROTECTOR``: String option to enable the stack protection
Louis Mayencourtfd7b2872019-03-26 16:59:26 +0000493 checks in GCC. Allowed values are "all", "strong", "default" and "none". The
494 default value is set to "none". "strong" is the recommended stack protection
495 level if this feature is desired. "none" disables the stack protection. For
496 all values other than "none", the ``plat_get_stack_protector_canary()``
497 platform hook needs to be implemented. The value is passed as the last
498 component of the option ``-fstack-protector-$ENABLE_STACK_PROTECTOR``.
Douglas Raillard6f625742017-06-28 15:23:03 +0100499
500- ``ERROR_DEPRECATED``: This option decides whether to treat the usage of
501 deprecated platform APIs, helper functions or drivers within Trusted
502 Firmware as error. It can take the value 1 (flag the use of deprecated
503 APIs as error) or 0. The default is 0.
504
Jeenu Viswambharan21b818c2017-09-22 08:32:10 +0100505- ``EL3_EXCEPTION_HANDLING``: When set to ``1``, enable handling of exceptions
506 targeted at EL3. When set ``0`` (default), no exceptions are expected or
507 handled at EL3, and a panic will result. This is supported only for AArch64
508 builds.
509
Paul Beesley8aabea32019-01-11 18:26:51 +0000510- ``FAULT_INJECTION_SUPPORT``: ARMv8.4 extensions introduced support for fault
Jeenu Viswambharan1a7c1cf2017-12-08 12:13:51 +0000511 injection from lower ELs, and this build option enables lower ELs to use
512 Error Records accessed via System Registers to inject faults. This is
513 applicable only to AArch64 builds.
514
515 This feature is intended for testing purposes only, and is advisable to keep
516 disabled for production images.
517
Douglas Raillard6f625742017-06-28 15:23:03 +0100518- ``FIP_NAME``: This is an optional build option which specifies the FIP
519 filename for the ``fip`` target. Default is ``fip.bin``.
520
521- ``FWU_FIP_NAME``: This is an optional build option which specifies the FWU
522 FIP filename for the ``fwu_fip`` target. Default is ``fwu_fip.bin``.
523
524- ``GENERATE_COT``: Boolean flag used to build and execute the ``cert_create``
525 tool to create certificates as per the Chain of Trust described in
526 `Trusted Board Boot`_. The build system then calls ``fiptool`` to
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +0100527 include the certificates in the FIP and FWU_FIP. Default value is '0'.
Douglas Raillard6f625742017-06-28 15:23:03 +0100528
529 Specify both ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=1`` to include support
530 for the Trusted Board Boot feature in the BL1 and BL2 images, to generate
531 the corresponding certificates, and to include those certificates in the
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +0100532 FIP and FWU_FIP.
Douglas Raillard6f625742017-06-28 15:23:03 +0100533
534 Note that if ``TRUSTED_BOARD_BOOT=0`` and ``GENERATE_COT=1``, the BL1 and BL2
535 images will not include support for Trusted Board Boot. The FIP will still
536 include the corresponding certificates. This FIP can be used to verify the
537 Chain of Trust on the host machine through other mechanisms.
538
539 Note that if ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=0``, the BL1 and BL2
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +0100540 images will include support for Trusted Board Boot, but the FIP and FWU_FIP
Douglas Raillard6f625742017-06-28 15:23:03 +0100541 will not include the corresponding certificates, causing a boot failure.
542
Jeenu Viswambharan74dce7f2017-09-22 08:32:09 +0100543- ``GICV2_G0_FOR_EL3``: Unlike GICv3, the GICv2 architecture doesn't have
544 inherent support for specific EL3 type interrupts. Setting this build option
545 to ``1`` assumes GICv2 *Group 0* interrupts are expected to target EL3, both
546 by `platform abstraction layer`__ and `Interrupt Management Framework`__.
547 This allows GICv2 platforms to enable features requiring EL3 interrupt type.
548 This also means that all GICv2 Group 0 interrupts are delivered to EL3, and
549 the Secure Payload interrupts needs to be synchronously handed over to Secure
550 EL1 for handling. The default value of this option is ``0``, which means the
551 Group 0 interrupts are assumed to be handled by Secure EL1.
552
553 .. __: `platform-interrupt-controller-API.rst`
554 .. __: `interrupt-framework-design.rst`
555
Julius Werner24f671f2018-08-28 14:45:43 -0700556- ``HANDLE_EA_EL3_FIRST``: When set to ``1``, External Aborts and SError
557 Interrupts will be always trapped in EL3 i.e. in BL31 at runtime. When set to
558 ``0`` (default), these exceptions will be trapped in the current exception
559 level (or in EL1 if the current exception level is EL0).
Douglas Raillard6f625742017-06-28 15:23:03 +0100560
Dan Handley4def07d2018-03-01 18:44:00 +0000561- ``HW_ASSISTED_COHERENCY``: On most Arm systems to-date, platform-specific
Douglas Raillard6f625742017-06-28 15:23:03 +0100562 software operations are required for CPUs to enter and exit coherency.
John Tsichritzis076b5f02019-03-19 17:20:52 +0000563 However, newer systems exist where CPUs' entry to and exit from coherency
564 is managed in hardware. Such systems require software to only initiate these
565 operations, and the rest is managed in hardware, minimizing active software
566 management. In such systems, this boolean option enables TF-A to carry out
567 build and run-time optimizations during boot and power management operations.
568 This option defaults to 0 and if it is enabled, then it implies
569 ``WARMBOOT_ENABLE_DCACHE_EARLY`` is also enabled.
570
571 If this flag is disabled while the platform which TF-A is compiled for
572 includes cores that manage coherency in hardware, then a compilation error is
573 generated. This is based on the fact that a system cannot have, at the same
574 time, cores that manage coherency in hardware and cores that don't. In other
575 words, a platform cannot have, at the same time, cores that require
576 ``HW_ASSISTED_COHERENCY=1`` and cores that require
577 ``HW_ASSISTED_COHERENCY=0``.
Douglas Raillard6f625742017-06-28 15:23:03 +0100578
Jeenu Viswambharan64ee2632018-04-27 15:17:03 +0100579 Note that, when ``HW_ASSISTED_COHERENCY`` is enabled, version 2 of
580 translation library (xlat tables v2) must be used; version 1 of translation
581 library is not supported.
582
Douglas Raillard6f625742017-06-28 15:23:03 +0100583- ``JUNO_AARCH32_EL3_RUNTIME``: This build flag enables you to execute EL3
584 runtime software in AArch32 mode, which is required to run AArch32 on Juno.
585 By default this flag is set to '0'. Enabling this flag builds BL1 and BL2 in
586 AArch64 and facilitates the loading of ``SP_MIN`` and BL33 as AArch32 executable
587 images.
588
Soby Mathew20917552017-08-31 11:49:32 +0100589- ``KEY_ALG``: This build flag enables the user to select the algorithm to be
590 used for generating the PKCS keys and subsequent signing of the certificate.
Antonio Nino Diaz73308612019-02-28 13:35:21 +0000591 It accepts 3 values: ``rsa``, ``rsa_1_5`` and ``ecdsa``. The option
592 ``rsa_1_5`` is the legacy PKCS#1 RSA 1.5 algorithm which is not TBBR
593 compliant and is retained only for compatibility. The default value of this
594 flag is ``rsa`` which is the TBBR compliant PKCS#1 RSA 2.1 scheme.
Soby Mathew20917552017-08-31 11:49:32 +0100595
Justin Chadwellf29213d2019-07-29 17:18:21 +0100596- ``KEY_SIZE``: This build flag enables the user to select the key size for
597 the algorithm specified by ``KEY_ALG``. The valid values for ``KEY_SIZE``
598 depend on the chosen algorithm.
599
600 +-----------+------------------------------------+
601 | KEY_ALG | Possible key sizes |
602 +===========+====================================+
603 | rsa | 1024, 2048 (default), 3072, 4096 |
604 +-----------+------------------------------------+
605 | ecdsa | unavailable |
606 +-----------+------------------------------------+
607
Qixiang Xu9a3088a2017-11-09 13:56:29 +0800608- ``HASH_ALG``: This build flag enables the user to select the secure hash
Antonio Nino Diaz73308612019-02-28 13:35:21 +0000609 algorithm. It accepts 3 values: ``sha256``, ``sha384`` and ``sha512``.
Qixiang Xu9a3088a2017-11-09 13:56:29 +0800610 The default value of this flag is ``sha256``.
611
Douglas Raillard6f625742017-06-28 15:23:03 +0100612- ``LDFLAGS``: Extra user options appended to the linkers' command line in
613 addition to the one set by the build system.
614
Douglas Raillard6f625742017-06-28 15:23:03 +0100615- ``LOG_LEVEL``: Chooses the log level, which controls the amount of console log
616 output compiled into the build. This should be one of the following:
617
618 ::
619
620 0 (LOG_LEVEL_NONE)
Daniel Boulby9bd5a4c2018-06-14 10:07:40 +0100621 10 (LOG_LEVEL_ERROR)
622 20 (LOG_LEVEL_NOTICE)
Douglas Raillard6f625742017-06-28 15:23:03 +0100623 30 (LOG_LEVEL_WARNING)
624 40 (LOG_LEVEL_INFO)
625 50 (LOG_LEVEL_VERBOSE)
626
John Tsichritzisea75ffd2018-10-05 12:02:29 +0100627 All log output up to and including the selected log level is compiled into
628 the build. The default value is 40 in debug builds and 20 in release builds.
Douglas Raillard6f625742017-06-28 15:23:03 +0100629
630- ``NON_TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
631 specifies the file that contains the Non-Trusted World private key in PEM
632 format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
633
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +0100634- ``NS_BL2U``: Path to NS_BL2U image in the host file system. This image is
Douglas Raillard6f625742017-06-28 15:23:03 +0100635 optional. It is only needed if the platform makefile specifies that it
636 is required in order to build the ``fwu_fip`` target.
637
638- ``NS_TIMER_SWITCH``: Enable save and restore for non-secure timer register
639 contents upon world switch. It can take either 0 (don't save and restore) or
640 1 (do save and restore). 0 is the default. An SPD may set this to 1 if it
641 wants the timer registers to be saved and restored.
642
Sandrine Bailleux337e2f12019-02-08 10:50:28 +0100643- ``OVERRIDE_LIBC``: This option allows platforms to override the default libc
Varun Wadekar77f1f7a2019-01-31 09:22:30 -0800644 for the BL image. It can be either 0 (include) or 1 (remove). The default
645 value is 0.
646
Douglas Raillard6f625742017-06-28 15:23:03 +0100647- ``PL011_GENERIC_UART``: Boolean option to indicate the PL011 driver that
648 the underlying hardware is not a full PL011 UART but a minimally compliant
649 generic UART, which is a subset of the PL011. The driver will not access
650 any register that is not part of the SBSA generic UART specification.
651 Default value is 0 (a full PL011 compliant UART is present).
652
Dan Handley4def07d2018-03-01 18:44:00 +0000653- ``PLAT``: Choose a platform to build TF-A for. The chosen platform name
654 must be subdirectory of any depth under ``plat/``, and must contain a
655 platform makefile named ``platform.mk``. For example, to build TF-A for the
656 Arm Juno board, select PLAT=juno.
Douglas Raillard6f625742017-06-28 15:23:03 +0100657
658- ``PRELOADED_BL33_BASE``: This option enables booting a preloaded BL33 image
659 instead of the normal boot flow. When defined, it must specify the entry
660 point address for the preloaded BL33 image. This option is incompatible with
661 ``EL3_PAYLOAD_BASE``. If both are defined, ``EL3_PAYLOAD_BASE`` has priority
662 over ``PRELOADED_BL33_BASE``.
663
664- ``PROGRAMMABLE_RESET_ADDRESS``: This option indicates whether the reset
665 vector address can be programmed or is fixed on the platform. It can take
666 either 0 (fixed) or 1 (programmable). Default is 0. If the platform has a
667 programmable reset address, it is expected that a CPU will start executing
668 code directly at the right address, both on a cold and warm reset. In this
669 case, there is no need to identify the entrypoint on boot and the boot path
670 can be optimised. The ``plat_get_my_entrypoint()`` platform porting interface
671 does not need to be implemented in this case.
672
673- ``PSCI_EXTENDED_STATE_ID``: As per PSCI1.0 Specification, there are 2 formats
Antonio Nino Diaz73308612019-02-28 13:35:21 +0000674 possible for the PSCI power-state parameter: original and extended State-ID
675 formats. This flag if set to 1, configures the generic PSCI layer to use the
676 extended format. The default value of this flag is 0, which means by default
677 the original power-state format is used by the PSCI implementation. This flag
678 should be specified by the platform makefile and it governs the return value
679 of PSCI_FEATURES API for CPU_SUSPEND smc function id. When this option is
680 enabled on Arm platforms, the option ``ARM_RECOM_STATE_ID_ENC`` needs to be
681 set to 1 as well.
Douglas Raillard6f625742017-06-28 15:23:03 +0100682
Jeenu Viswambharan14c60162018-04-04 16:07:11 +0100683- ``RAS_EXTENSION``: When set to ``1``, enable Armv8.2 RAS features. RAS features
684 are an optional extension for pre-Armv8.2 CPUs, but are mandatory for Armv8.2
685 or later CPUs.
686
687 When ``RAS_EXTENSION`` is set to ``1``, ``HANDLE_EA_EL3_FIRST`` must also be
688 set to ``1``.
689
690 This option is disabled by default.
691
Douglas Raillard6f625742017-06-28 15:23:03 +0100692- ``RESET_TO_BL31``: Enable BL31 entrypoint as the CPU reset vector instead
693 of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
694 entrypoint) or 1 (CPU reset to BL31 entrypoint).
695 The default value is 0.
696
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +0100697- ``RESET_TO_SP_MIN``: SP_MIN is the minimal AArch32 Secure Payload provided
698 in TF-A. This flag configures SP_MIN entrypoint as the CPU reset vector
Dan Handley4def07d2018-03-01 18:44:00 +0000699 instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +0100700 entrypoint) or 1 (CPU reset to SP_MIN entrypoint). The default value is 0.
Douglas Raillard6f625742017-06-28 15:23:03 +0100701
702- ``ROT_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
703 file that contains the ROT private key in PEM format. If ``SAVE_KEYS=1``, this
704 file name will be used to save the key.
705
Justin Chadwell1f461972019-08-20 11:01:52 +0100706- ``SANITIZE_UB``: This option enables the Undefined Behaviour sanitizer. It
707 can take 3 values: 'off' (default), 'on' and 'trap'. When using 'trap',
708 gcc and clang will insert calls to ``__builtin_trap`` on detected
709 undefined behaviour, which defaults to a ``brk`` instruction. When using
710 'on', undefined behaviour is translated to a call to special handlers which
711 prints the exact location of the problem and its cause and then panics.
712
713 .. note::
714 Because of the space penalty of the Undefined Behaviour sanitizer,
715 this option will increase the size of the binary. Depending on the
716 memory constraints of the target platform, it may not be possible to
717 enable the sanitizer for all images (BL1 and BL2 are especially
718 likely to be memory constrained). We recommend that the
719 sanitizer is enabled only in debug builds.
720
Douglas Raillard6f625742017-06-28 15:23:03 +0100721- ``SAVE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
722 certificate generation tool to save the keys used to establish the Chain of
723 Trust. Allowed options are '0' or '1'. Default is '0' (do not save).
724
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +0100725- ``SCP_BL2``: Path to SCP_BL2 image in the host file system. This image is optional.
726 If a SCP_BL2 image is present then this option must be passed for the ``fip``
Douglas Raillard6f625742017-06-28 15:23:03 +0100727 target.
728
729- ``SCP_BL2_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +0100730 file that contains the SCP_BL2 private key in PEM format. If ``SAVE_KEYS=1``,
Douglas Raillard6f625742017-06-28 15:23:03 +0100731 this file name will be used to save the key.
732
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +0100733- ``SCP_BL2U``: Path to SCP_BL2U image in the host file system. This image is
Douglas Raillard6f625742017-06-28 15:23:03 +0100734 optional. It is only needed if the platform makefile specifies that it
735 is required in order to build the ``fwu_fip`` target.
736
Jeenu Viswambharanb7cb1332017-10-16 08:43:14 +0100737- ``SDEI_SUPPORT``: Setting this to ``1`` enables support for Software
738 Delegated Exception Interface to BL31 image. This defaults to ``0``.
739
740 When set to ``1``, the build option ``EL3_EXCEPTION_HANDLING`` must also be
741 set to ``1``.
742
Douglas Raillard6f625742017-06-28 15:23:03 +0100743- ``SEPARATE_CODE_AND_RODATA``: Whether code and read-only data should be
744 isolated on separate memory pages. This is a trade-off between security and
745 memory usage. See "Isolating code and read-only data on separate memory
746 pages" section in `Firmware Design`_. This flag is disabled by default and
747 affects all BL images.
748
Dan Handley4def07d2018-03-01 18:44:00 +0000749- ``SPD``: Choose a Secure Payload Dispatcher component to be built into TF-A.
750 This build option is only valid if ``ARCH=aarch64``. The value should be
751 the path to the directory containing the SPD source, relative to
752 ``services/spd/``; the directory is expected to contain a makefile called
753 ``<spd-value>.mk``.
Douglas Raillard6f625742017-06-28 15:23:03 +0100754
755- ``SPIN_ON_BL1_EXIT``: This option introduces an infinite loop in BL1. It can
756 take either 0 (no loop) or 1 (add a loop). 0 is the default. This loop stops
757 execution in BL1 just before handing over to BL31. At this point, all
758 firmware images have been loaded in memory, and the MMU and caches are
759 turned off. Refer to the "Debugging options" section for more details.
760
Antonio Nino Diazb726c162018-05-11 11:15:10 +0100761- ``SP_MIN_WITH_SECURE_FIQ``: Boolean flag to indicate the SP_MIN handles
Etienne Carriere71816092017-08-09 15:48:53 +0200762 secure interrupts (caught through the FIQ line). Platforms can enable
763 this directive if they need to handle such interruption. When enabled,
764 the FIQ are handled in monitor mode and non secure world is not allowed
765 to mask these events. Platforms that enable FIQ handling in SP_MIN shall
766 implement the api ``sp_min_plat_fiq_handler()``. The default value is 0.
767
Douglas Raillard6f625742017-06-28 15:23:03 +0100768- ``TRUSTED_BOARD_BOOT``: Boolean flag to include support for the Trusted Board
769 Boot feature. When set to '1', BL1 and BL2 images include support to load
770 and verify the certificates and images in a FIP, and BL1 includes support
771 for the Firmware Update. The default value is '0'. Generation and inclusion
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +0100772 of certificates in the FIP and FWU_FIP depends upon the value of the
Douglas Raillard6f625742017-06-28 15:23:03 +0100773 ``GENERATE_COT`` option.
774
Paul Beesleye1c50262019-03-13 16:20:44 +0000775 .. warning::
776 This option depends on ``CREATE_KEYS`` to be enabled. If the keys
777 already exist in disk, they will be overwritten without further notice.
Douglas Raillard6f625742017-06-28 15:23:03 +0100778
779- ``TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
780 specifies the file that contains the Trusted World private key in PEM
781 format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
782
783- ``TSP_INIT_ASYNC``: Choose BL32 initialization method as asynchronous or
784 synchronous, (see "Initializing a BL32 Image" section in
785 `Firmware Design`_). It can take the value 0 (BL32 is initialized using
786 synchronous method) or 1 (BL32 is initialized using asynchronous method).
787 Default is 0.
788
789- ``TSP_NS_INTR_ASYNC_PREEMPT``: A non zero value enables the interrupt
790 routing model which routes non-secure interrupts asynchronously from TSP
791 to EL3 causing immediate preemption of TSP. The EL3 is responsible
792 for saving and restoring the TSP context in this routing model. The
793 default routing model (when the value is 0) is to route non-secure
794 interrupts to TSP allowing it to save its context and hand over
795 synchronously to EL3 via an SMC.
796
Paul Beesleye1c50262019-03-13 16:20:44 +0000797 .. note::
798 When ``EL3_EXCEPTION_HANDLING`` is ``1``, ``TSP_NS_INTR_ASYNC_PREEMPT``
799 must also be set to ``1``.
Jeenu Viswambharan60277962018-01-11 14:30:22 +0000800
Varun Wadekarc2ad38c2019-01-11 14:47:48 -0800801- ``USE_ARM_LINK``: This flag determines whether to enable support for ARM
802 linker. When the ``LINKER`` build variable points to the armlink linker,
803 this flag is enabled automatically. To enable support for armlink, platforms
804 will have to provide a scatter file for the BL image. Currently, Tegra
805 platforms use the armlink support to compile BL3-1 images.
806
Douglas Raillard6f625742017-06-28 15:23:03 +0100807- ``USE_COHERENT_MEM``: This flag determines whether to include the coherent
808 memory region in the BL memory map or not (see "Use of Coherent memory in
Dan Handley4def07d2018-03-01 18:44:00 +0000809 TF-A" section in `Firmware Design`_). It can take the value 1
Douglas Raillard6f625742017-06-28 15:23:03 +0100810 (Coherent memory region is included) or 0 (Coherent memory region is
811 excluded). Default is 1.
812
John Tsichritzis5a8f0a32019-03-19 12:12:55 +0000813- ``USE_ROMLIB``: This flag determines whether library at ROM will be used.
814 This feature creates a library of functions to be placed in ROM and thus
815 reduces SRAM usage. Refer to `Library at ROM`_ for further details. Default
816 is 0.
817
Douglas Raillard6f625742017-06-28 15:23:03 +0100818- ``V``: Verbose build. If assigned anything other than 0, the build commands
819 are printed. Default is 0.
820
Dan Handley4def07d2018-03-01 18:44:00 +0000821- ``VERSION_STRING``: String used in the log output for each TF-A image.
822 Defaults to a string formed by concatenating the version number, build type
823 and build string.
Douglas Raillard6f625742017-06-28 15:23:03 +0100824
Ambroise Vincent08455b92019-06-06 10:26:41 +0100825- ``W``: Warning level. Some compiler warning options of interest have been
826 regrouped and put in the root Makefile. This flag can take the values 0 to 3,
827 each level enabling more warning options. Default is 0.
828
Douglas Raillard6f625742017-06-28 15:23:03 +0100829- ``WARMBOOT_ENABLE_DCACHE_EARLY`` : Boolean option to enable D-cache early on
830 the CPU after warm boot. This is applicable for platforms which do not
831 require interconnect programming to enable cache coherency (eg: single
832 cluster platforms). If this option is enabled, then warm boot path
833 enables D-caches immediately after enabling MMU. This option defaults to 0.
834
Justin Chadwell88d493f2019-07-18 16:16:32 +0100835
Dan Handley4def07d2018-03-01 18:44:00 +0000836Arm development platform specific build options
Douglas Raillard6f625742017-06-28 15:23:03 +0100837^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
838
839- ``ARM_BL31_IN_DRAM``: Boolean option to select loading of BL31 in TZC secured
840 DRAM. By default, BL31 is in the secure SRAM. Set this flag to 1 to load
841 BL31 in TZC secured DRAM. If TSP is present, then setting this option also
842 sets the TSP location to DRAM and ignores the ``ARM_TSP_RAM_LOCATION`` build
843 flag.
844
Douglas Raillard6f625742017-06-28 15:23:03 +0100845- ``ARM_CONFIG_CNTACR``: boolean option to unlock access to the ``CNTBase<N>``
846 frame registers by setting the ``CNTCTLBase.CNTACR<N>`` register bits. The
847 frame number ``<N>`` is defined by ``PLAT_ARM_NSTIMER_FRAME_ID``, which should
848 match the frame used by the Non-Secure image (normally the Linux kernel).
849 Default is true (access to the frame is allowed).
850
851- ``ARM_DISABLE_TRUSTED_WDOG``: boolean option to disable the Trusted Watchdog.
Dan Handley4def07d2018-03-01 18:44:00 +0000852 By default, Arm platforms use a watchdog to trigger a system reset in case
Douglas Raillard6f625742017-06-28 15:23:03 +0100853 an error is encountered during the boot process (for example, when an image
854 could not be loaded or authenticated). The watchdog is enabled in the early
855 platform setup hook at BL1 and disabled in the BL1 prepare exit hook. The
856 Trusted Watchdog may be disabled at build time for testing or development
857 purposes.
858
Antonio Nino Diazb726c162018-05-11 11:15:10 +0100859- ``ARM_LINUX_KERNEL_AS_BL33``: The Linux kernel expects registers x0-x3 to
860 have specific values at boot. This boolean option allows the Trusted Firmware
861 to have a Linux kernel image as BL33 by preparing the registers to these
Manish Pandeyed2c4f42018-11-02 13:28:25 +0000862 values before jumping to BL33. This option defaults to 0 (disabled). For
863 AArch64 ``RESET_TO_BL31`` and for AArch32 ``RESET_TO_SP_MIN`` must be 1 when
864 using it. If this option is set to 1, ``ARM_PRELOADED_DTB_BASE`` must be set
865 to the location of a device tree blob (DTB) already loaded in memory. The
866 Linux Image address must be specified using the ``PRELOADED_BL33_BASE``
867 option.
Antonio Nino Diazb726c162018-05-11 11:15:10 +0100868
Sandrine Bailleuxe9ebd542019-01-31 13:12:41 +0100869- ``ARM_PLAT_MT``: This flag determines whether the Arm platform layer has to
870 cater for the multi-threading ``MT`` bit when accessing MPIDR. When this flag
871 is set, the functions which deal with MPIDR assume that the ``MT`` bit in
872 MPIDR is set and access the bit-fields in MPIDR accordingly. Default value of
873 this flag is 0. Note that this option is not used on FVP platforms.
874
Douglas Raillard6f625742017-06-28 15:23:03 +0100875- ``ARM_RECOM_STATE_ID_ENC``: The PSCI1.0 specification recommends an encoding
876 for the construction of composite state-ID in the power-state parameter.
877 The existing PSCI clients currently do not support this encoding of
878 State-ID yet. Hence this flag is used to configure whether to use the
879 recommended State-ID encoding or not. The default value of this flag is 0,
880 in which case the platform is configured to expect NULL in the State-ID
881 field of power-state parameter.
882
883- ``ARM_ROTPK_LOCATION``: used when ``TRUSTED_BOARD_BOOT=1``. It specifies the
884 location of the ROTPK hash returned by the function ``plat_get_rotpk_info()``
Dan Handley4def07d2018-03-01 18:44:00 +0000885 for Arm platforms. Depending on the selected option, the proper private key
Douglas Raillard6f625742017-06-28 15:23:03 +0100886 must be specified using the ``ROT_KEY`` option when building the Trusted
887 Firmware. This private key will be used by the certificate generation tool
888 to sign the BL2 and Trusted Key certificates. Available options for
889 ``ARM_ROTPK_LOCATION`` are:
890
891 - ``regs`` : return the ROTPK hash stored in the Trusted root-key storage
892 registers. The private key corresponding to this ROTPK hash is not
893 currently available.
894 - ``devel_rsa`` : return a development public key hash embedded in the BL1
895 and BL2 binaries. This hash has been obtained from the RSA public key
896 ``arm_rotpk_rsa.der``, located in ``plat/arm/board/common/rotpk``. To use
897 this option, ``arm_rotprivk_rsa.pem`` must be specified as ``ROT_KEY`` when
898 creating the certificates.
Qixiang Xu9db9c652017-08-24 15:12:20 +0800899 - ``devel_ecdsa`` : return a development public key hash embedded in the BL1
900 and BL2 binaries. This hash has been obtained from the ECDSA public key
901 ``arm_rotpk_ecdsa.der``, located in ``plat/arm/board/common/rotpk``. To use
902 this option, ``arm_rotprivk_ecdsa.pem`` must be specified as ``ROT_KEY``
903 when creating the certificates.
Douglas Raillard6f625742017-06-28 15:23:03 +0100904
905- ``ARM_TSP_RAM_LOCATION``: location of the TSP binary. Options:
906
Qixiang Xu7ca267b2017-10-13 09:04:12 +0800907 - ``tsram`` : Trusted SRAM (default option when TBB is not enabled)
Douglas Raillard6f625742017-06-28 15:23:03 +0100908 - ``tdram`` : Trusted DRAM (if available)
John Tsichritzis677ad322018-06-06 09:38:10 +0100909 - ``dram`` : Secure region in DRAM (default option when TBB is enabled,
910 configured by the TrustZone controller)
Douglas Raillard6f625742017-06-28 15:23:03 +0100911
Dan Handley4def07d2018-03-01 18:44:00 +0000912- ``ARM_XLAT_TABLES_LIB_V1``: boolean option to compile TF-A with version 1
913 of the translation tables library instead of version 2. It is set to 0 by
914 default, which selects version 2.
Douglas Raillard6f625742017-06-28 15:23:03 +0100915
Dan Handley4def07d2018-03-01 18:44:00 +0000916- ``ARM_CRYPTOCELL_INTEG`` : bool option to enable TF-A to invoke Arm®
917 TrustZone® CryptoCell functionality for Trusted Board Boot on capable Arm
918 platforms. If this option is specified, then the path to the CryptoCell
Douglas Raillard6f625742017-06-28 15:23:03 +0100919 SBROM library must be specified via ``CCSBROM_LIB_PATH`` flag.
920
Dan Handley4def07d2018-03-01 18:44:00 +0000921For a better understanding of these options, the Arm development platform memory
Douglas Raillard6f625742017-06-28 15:23:03 +0100922map is explained in the `Firmware Design`_.
923
Dan Handley4def07d2018-03-01 18:44:00 +0000924Arm CSS platform specific build options
Douglas Raillard6f625742017-06-28 15:23:03 +0100925^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
926
927- ``CSS_DETECT_PRE_1_7_0_SCP``: Boolean flag to detect SCP version
928 incompatibility. Version 1.7.0 of the SCP firmware made a non-backwards
929 compatible change to the MTL protocol, used for AP/SCP communication.
Dan Handley4def07d2018-03-01 18:44:00 +0000930 TF-A no longer supports earlier SCP versions. If this option is set to 1
931 then TF-A will detect if an earlier version is in use. Default is 1.
Douglas Raillard6f625742017-06-28 15:23:03 +0100932
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +0100933- ``CSS_LOAD_SCP_IMAGES``: Boolean flag, which when set, adds SCP_BL2 and
934 SCP_BL2U to the FIP and FWU_FIP respectively, and enables them to be loaded
Douglas Raillard6f625742017-06-28 15:23:03 +0100935 during boot. Default is 1.
936
Soby Mathew18e279e2017-06-12 12:37:10 +0100937- ``CSS_USE_SCMI_SDS_DRIVER``: Boolean flag which selects SCMI/SDS drivers
938 instead of SCPI/BOM driver for communicating with the SCP during power
939 management operations and for SCP RAM Firmware transfer. If this option
940 is set to 1, then SCMI/SDS drivers will be used. Default is 0.
Douglas Raillard6f625742017-06-28 15:23:03 +0100941
Dan Handley4def07d2018-03-01 18:44:00 +0000942Arm FVP platform specific build options
Douglas Raillard6f625742017-06-28 15:23:03 +0100943^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
944
945- ``FVP_CLUSTER_COUNT`` : Configures the cluster count to be used to
Dan Handley4def07d2018-03-01 18:44:00 +0000946 build the topology tree within TF-A. By default TF-A is configured for dual
947 cluster topology and this option can be used to override the default value.
Douglas Raillard6f625742017-06-28 15:23:03 +0100948
949- ``FVP_INTERCONNECT_DRIVER``: Selects the interconnect driver to be built. The
950 default interconnect driver depends on the value of ``FVP_CLUSTER_COUNT`` as
951 explained in the options below:
952
953 - ``FVP_CCI`` : The CCI driver is selected. This is the default
954 if 0 < ``FVP_CLUSTER_COUNT`` <= 2.
955 - ``FVP_CCN`` : The CCN driver is selected. This is the default
956 if ``FVP_CLUSTER_COUNT`` > 2.
957
Jeenu Viswambharanfe7210c2018-01-31 14:52:08 +0000958- ``FVP_MAX_CPUS_PER_CLUSTER``: Sets the maximum number of CPUs implemented in
959 a single cluster. This option defaults to 4.
960
Jeenu Viswambharan11ad8f22016-11-15 13:53:57 +0000961- ``FVP_MAX_PE_PER_CPU``: Sets the maximum number of PEs implemented on any CPU
962 in the system. This option defaults to 1. Note that the build option
963 ``ARM_PLAT_MT`` doesn't have any effect on FVP platforms.
964
Douglas Raillard6f625742017-06-28 15:23:03 +0100965- ``FVP_USE_GIC_DRIVER`` : Selects the GIC driver to be built. Options:
966
967 - ``FVP_GIC600`` : The GIC600 implementation of GICv3 is selected
968 - ``FVP_GICV2`` : The GICv2 only driver is selected
969 - ``FVP_GICV3`` : The GICv3 only driver is selected (default option)
Douglas Raillard6f625742017-06-28 15:23:03 +0100970
971- ``FVP_USE_SP804_TIMER`` : Use the SP804 timer instead of the Generic Timer
972 for functions that wait for an arbitrary time length (udelay and mdelay).
973 The default value is 0.
974
Soby Mathewb2a68f82018-02-16 14:52:52 +0000975- ``FVP_HW_CONFIG_DTS`` : Specify the path to the DTS file to be compiled
976 to DTB and packaged in FIP as the HW_CONFIG. See `Firmware Design`_ for
977 details on HW_CONFIG. By default, this is initialized to a sensible DTS
978 file in ``fdts/`` folder depending on other build options. But some cases,
979 like shifted affinity format for MPIDR, cannot be detected at build time
980 and this option is needed to specify the appropriate DTS file.
981
982- ``FVP_HW_CONFIG`` : Specify the path to the HW_CONFIG blob to be packaged in
983 FIP. See `Firmware Design`_ for details on HW_CONFIG. This option is
984 similar to the ``FVP_HW_CONFIG_DTS`` option, but it directly specifies the
985 HW_CONFIG blob instead of the DTS file. This option is useful to override
986 the default HW_CONFIG selected by the build system.
987
Summer Qin60a23fd2018-03-02 15:51:14 +0800988ARM JUNO platform specific build options
989^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
990
991- ``JUNO_TZMP1`` : Boolean option to configure Juno to be used for TrustZone
992 Media Protection (TZ-MP1). Default value of this flag is 0.
993
Douglas Raillard6f625742017-06-28 15:23:03 +0100994Debugging options
995~~~~~~~~~~~~~~~~~
996
997To compile a debug version and make the build more verbose use
998
Paul Beesley29c02522019-03-13 15:11:04 +0000999.. code:: shell
Douglas Raillard6f625742017-06-28 15:23:03 +01001000
1001 make PLAT=<platform> DEBUG=1 V=1 all
1002
1003AArch64 GCC uses DWARF version 4 debugging symbols by default. Some tools (for
1004example DS-5) might not support this and may need an older version of DWARF
1005symbols to be emitted by GCC. This can be achieved by using the
1006``-gdwarf-<version>`` flag, with the version being set to 2 or 3. Setting the
1007version to 2 is recommended for DS-5 versions older than 5.16.
1008
1009When debugging logic problems it might also be useful to disable all compiler
1010optimizations by using ``-O0``.
1011
Paul Beesleye1c50262019-03-13 16:20:44 +00001012.. warning::
1013 Using ``-O0`` could cause output images to be larger and base addresses
1014 might need to be recalculated (see the **Memory layout on Arm development
1015 platforms** section in the `Firmware Design`_).
Douglas Raillard6f625742017-06-28 15:23:03 +01001016
1017Extra debug options can be passed to the build system by setting ``CFLAGS`` or
1018``LDFLAGS``:
1019
Paul Beesley29c02522019-03-13 15:11:04 +00001020.. code:: shell
Douglas Raillard6f625742017-06-28 15:23:03 +01001021
1022 CFLAGS='-O0 -gdwarf-2' \
1023 make PLAT=<platform> DEBUG=1 V=1 all
1024
1025Note that using ``-Wl,`` style compilation driver options in ``CFLAGS`` will be
1026ignored as the linker is called directly.
1027
1028It is also possible to introduce an infinite loop to help in debugging the
Dan Handley4def07d2018-03-01 18:44:00 +00001029post-BL2 phase of TF-A. This can be done by rebuilding BL1 with the
1030``SPIN_ON_BL1_EXIT=1`` build flag. Refer to the `Summary of build options`_
Douglas Raillard6f625742017-06-28 15:23:03 +01001031section. In this case, the developer may take control of the target using a
1032debugger when indicated by the console output. When using DS-5, the following
1033commands can be used:
1034
1035::
1036
1037 # Stop target execution
1038 interrupt
1039
1040 #
1041 # Prepare your debugging environment, e.g. set breakpoints
1042 #
1043
1044 # Jump over the debug loop
1045 set var $AARCH64::$Core::$PC = $AARCH64::$Core::$PC + 4
1046
1047 # Resume execution
1048 continue
1049
1050Building the Test Secure Payload
1051~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1052
1053The TSP is coupled with a companion runtime service in the BL31 firmware,
1054called the TSPD. Therefore, if you intend to use the TSP, the BL31 image
1055must be recompiled as well. For more information on SPs and SPDs, see the
1056`Secure-EL1 Payloads and Dispatchers`_ section in the `Firmware Design`_.
1057
Dan Handley4def07d2018-03-01 18:44:00 +00001058First clean the TF-A build directory to get rid of any previous BL31 binary.
1059Then to build the TSP image use:
Douglas Raillard6f625742017-06-28 15:23:03 +01001060
Paul Beesley29c02522019-03-13 15:11:04 +00001061.. code:: shell
Douglas Raillard6f625742017-06-28 15:23:03 +01001062
1063 make PLAT=<platform> SPD=tspd all
1064
1065An additional boot loader binary file is created in the ``build`` directory:
1066
1067::
1068
1069 build/<platform>/<build-type>/bl32.bin
1070
Douglas Raillard6f625742017-06-28 15:23:03 +01001071
1072Building and using the FIP tool
1073~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1074
Dan Handley4def07d2018-03-01 18:44:00 +00001075Firmware Image Package (FIP) is a packaging format used by TF-A to package
1076firmware images in a single binary. The number and type of images that should
1077be packed in a FIP is platform specific and may include TF-A images and other
1078firmware images required by the platform. For example, most platforms require
1079a BL33 image which corresponds to the normal world bootloader (e.g. UEFI or
1080U-Boot).
Douglas Raillard6f625742017-06-28 15:23:03 +01001081
Dan Handley4def07d2018-03-01 18:44:00 +00001082The TF-A build system provides the make target ``fip`` to create a FIP file
1083for the specified platform using the FIP creation tool included in the TF-A
1084project. Examples below show how to build a FIP file for FVP, packaging TF-A
1085and BL33 images.
Douglas Raillard6f625742017-06-28 15:23:03 +01001086
1087For AArch64:
1088
Paul Beesley29c02522019-03-13 15:11:04 +00001089.. code:: shell
Douglas Raillard6f625742017-06-28 15:23:03 +01001090
Ambroise Vincent68126052019-03-14 10:53:16 +00001091 make PLAT=fvp BL33=<path-to>/bl33.bin fip
Douglas Raillard6f625742017-06-28 15:23:03 +01001092
1093For AArch32:
1094
Paul Beesley29c02522019-03-13 15:11:04 +00001095.. code:: shell
Douglas Raillard6f625742017-06-28 15:23:03 +01001096
Ambroise Vincent68126052019-03-14 10:53:16 +00001097 make PLAT=fvp ARCH=aarch32 AARCH32_SP=sp_min BL33=<path-to>/bl33.bin fip
Douglas Raillard6f625742017-06-28 15:23:03 +01001098
1099The resulting FIP may be found in:
1100
1101::
1102
1103 build/fvp/<build-type>/fip.bin
1104
1105For advanced operations on FIP files, it is also possible to independently build
1106the tool and create or modify FIPs using this tool. To do this, follow these
1107steps:
1108
1109It is recommended to remove old artifacts before building the tool:
1110
Paul Beesley29c02522019-03-13 15:11:04 +00001111.. code:: shell
Douglas Raillard6f625742017-06-28 15:23:03 +01001112
1113 make -C tools/fiptool clean
1114
1115Build the tool:
1116
Paul Beesley29c02522019-03-13 15:11:04 +00001117.. code:: shell
Douglas Raillard6f625742017-06-28 15:23:03 +01001118
1119 make [DEBUG=1] [V=1] fiptool
1120
1121The tool binary can be located in:
1122
1123::
1124
1125 ./tools/fiptool/fiptool
1126
Alexei Fedorov06715f82019-03-13 11:05:07 +00001127Invoking the tool with ``help`` will print a help message with all available
Douglas Raillard6f625742017-06-28 15:23:03 +01001128options.
1129
1130Example 1: create a new Firmware package ``fip.bin`` that contains BL2 and BL31:
1131
Paul Beesley29c02522019-03-13 15:11:04 +00001132.. code:: shell
Douglas Raillard6f625742017-06-28 15:23:03 +01001133
1134 ./tools/fiptool/fiptool create \
1135 --tb-fw build/<platform>/<build-type>/bl2.bin \
1136 --soc-fw build/<platform>/<build-type>/bl31.bin \
1137 fip.bin
1138
1139Example 2: view the contents of an existing Firmware package:
1140
Paul Beesley29c02522019-03-13 15:11:04 +00001141.. code:: shell
Douglas Raillard6f625742017-06-28 15:23:03 +01001142
1143 ./tools/fiptool/fiptool info <path-to>/fip.bin
1144
1145Example 3: update the entries of an existing Firmware package:
1146
Paul Beesley29c02522019-03-13 15:11:04 +00001147.. code:: shell
Douglas Raillard6f625742017-06-28 15:23:03 +01001148
1149 # Change the BL2 from Debug to Release version
1150 ./tools/fiptool/fiptool update \
1151 --tb-fw build/<platform>/release/bl2.bin \
1152 build/<platform>/debug/fip.bin
1153
1154Example 4: unpack all entries from an existing Firmware package:
1155
Paul Beesley29c02522019-03-13 15:11:04 +00001156.. code:: shell
Douglas Raillard6f625742017-06-28 15:23:03 +01001157
1158 # Images will be unpacked to the working directory
1159 ./tools/fiptool/fiptool unpack <path-to>/fip.bin
1160
1161Example 5: remove an entry from an existing Firmware package:
1162
Paul Beesley29c02522019-03-13 15:11:04 +00001163.. code:: shell
Douglas Raillard6f625742017-06-28 15:23:03 +01001164
1165 ./tools/fiptool/fiptool remove \
1166 --tb-fw build/<platform>/debug/fip.bin
1167
1168Note that if the destination FIP file exists, the create, update and
1169remove operations will automatically overwrite it.
1170
1171The unpack operation will fail if the images already exist at the
1172destination. In that case, use -f or --force to continue.
1173
1174More information about FIP can be found in the `Firmware Design`_ document.
1175
Douglas Raillard6f625742017-06-28 15:23:03 +01001176Building FIP images with support for Trusted Board Boot
1177~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1178
1179Trusted Board Boot primarily consists of the following two features:
1180
1181- Image Authentication, described in `Trusted Board Boot`_, and
1182- Firmware Update, described in `Firmware Update`_
1183
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01001184The following steps should be followed to build FIP and (optionally) FWU_FIP
Douglas Raillard6f625742017-06-28 15:23:03 +01001185images with support for these features:
1186
1187#. Fulfill the dependencies of the ``mbedtls`` cryptographic and image parser
1188 modules by checking out a recent version of the `mbed TLS Repository`_. It
Dan Handley4def07d2018-03-01 18:44:00 +00001189 is important to use a version that is compatible with TF-A and fixes any
Douglas Raillard6f625742017-06-28 15:23:03 +01001190 known security vulnerabilities. See `mbed TLS Security Center`_ for more
Dan Handley4def07d2018-03-01 18:44:00 +00001191 information. The latest version of TF-A is tested with tag
zelalem-aweke6be8b612019-09-04 16:16:51 -05001192 ``mbedtls-2.16.2``.
Douglas Raillard6f625742017-06-28 15:23:03 +01001193
1194 The ``drivers/auth/mbedtls/mbedtls_*.mk`` files contain the list of mbed TLS
1195 source files the modules depend upon.
1196 ``include/drivers/auth/mbedtls/mbedtls_config.h`` contains the configuration
1197 options required to build the mbed TLS sources.
1198
1199 Note that the mbed TLS library is licensed under the Apache version 2.0
Dan Handley4def07d2018-03-01 18:44:00 +00001200 license. Using mbed TLS source code will affect the licensing of TF-A
1201 binaries that are built using this library.
Douglas Raillard6f625742017-06-28 15:23:03 +01001202
1203#. To build the FIP image, ensure the following command line variables are set
Dan Handley4def07d2018-03-01 18:44:00 +00001204 while invoking ``make`` to build TF-A:
Douglas Raillard6f625742017-06-28 15:23:03 +01001205
1206 - ``MBEDTLS_DIR=<path of the directory containing mbed TLS sources>``
1207 - ``TRUSTED_BOARD_BOOT=1``
1208 - ``GENERATE_COT=1``
1209
Dan Handley4def07d2018-03-01 18:44:00 +00001210 In the case of Arm platforms, the location of the ROTPK hash must also be
Douglas Raillard6f625742017-06-28 15:23:03 +01001211 specified at build time. Two locations are currently supported (see
1212 ``ARM_ROTPK_LOCATION`` build option):
1213
1214 - ``ARM_ROTPK_LOCATION=regs``: the ROTPK hash is obtained from the Trusted
1215 root-key storage registers present in the platform. On Juno, this
1216 registers are read-only. On FVP Base and Cortex models, the registers
1217 are read-only, but the value can be specified using the command line
1218 option ``bp.trusted_key_storage.public_key`` when launching the model.
1219 On both Juno and FVP models, the default value corresponds to an
1220 ECDSA-SECP256R1 public key hash, whose private part is not currently
1221 available.
1222
1223 - ``ARM_ROTPK_LOCATION=devel_rsa``: use the ROTPK hash that is hardcoded
Dan Handley4def07d2018-03-01 18:44:00 +00001224 in the Arm platform port. The private/public RSA key pair may be
Douglas Raillard6f625742017-06-28 15:23:03 +01001225 found in ``plat/arm/board/common/rotpk``.
1226
Qixiang Xu9db9c652017-08-24 15:12:20 +08001227 - ``ARM_ROTPK_LOCATION=devel_ecdsa``: use the ROTPK hash that is hardcoded
Dan Handley4def07d2018-03-01 18:44:00 +00001228 in the Arm platform port. The private/public ECDSA key pair may be
Qixiang Xu9db9c652017-08-24 15:12:20 +08001229 found in ``plat/arm/board/common/rotpk``.
1230
Douglas Raillard6f625742017-06-28 15:23:03 +01001231 Example of command line using RSA development keys:
1232
Paul Beesley29c02522019-03-13 15:11:04 +00001233 .. code:: shell
Douglas Raillard6f625742017-06-28 15:23:03 +01001234
1235 MBEDTLS_DIR=<path of the directory containing mbed TLS sources> \
1236 make PLAT=<platform> TRUSTED_BOARD_BOOT=1 GENERATE_COT=1 \
1237 ARM_ROTPK_LOCATION=devel_rsa \
1238 ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem \
1239 BL33=<path-to>/<bl33_image> \
1240 all fip
1241
1242 The result of this build will be the bl1.bin and the fip.bin binaries. This
1243 FIP will include the certificates corresponding to the Chain of Trust
1244 described in the TBBR-client document. These certificates can also be found
1245 in the output build directory.
1246
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01001247#. The optional FWU_FIP contains any additional images to be loaded from
Douglas Raillard6f625742017-06-28 15:23:03 +01001248 Non-Volatile storage during the `Firmware Update`_ process. To build the
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01001249 FWU_FIP, any FWU images required by the platform must be specified on the
Dan Handley4def07d2018-03-01 18:44:00 +00001250 command line. On Arm development platforms like Juno, these are:
Douglas Raillard6f625742017-06-28 15:23:03 +01001251
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01001252 - NS_BL2U. The AP non-secure Firmware Updater image.
1253 - SCP_BL2U. The SCP Firmware Update Configuration image.
Douglas Raillard6f625742017-06-28 15:23:03 +01001254
1255 Example of Juno command line for generating both ``fwu`` and ``fwu_fip``
1256 targets using RSA development:
1257
1258 ::
1259
1260 MBEDTLS_DIR=<path of the directory containing mbed TLS sources> \
1261 make PLAT=juno TRUSTED_BOARD_BOOT=1 GENERATE_COT=1 \
1262 ARM_ROTPK_LOCATION=devel_rsa \
1263 ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem \
1264 BL33=<path-to>/<bl33_image> \
1265 SCP_BL2=<path-to>/<scp_bl2_image> \
1266 SCP_BL2U=<path-to>/<scp_bl2u_image> \
1267 NS_BL2U=<path-to>/<ns_bl2u_image> \
1268 all fip fwu_fip
1269
Paul Beesleye1c50262019-03-13 16:20:44 +00001270 .. note::
1271 The BL2U image will be built by default and added to the FWU_FIP.
1272 The user may override this by adding ``BL2U=<path-to>/<bl2u_image>``
1273 to the command line above.
Douglas Raillard6f625742017-06-28 15:23:03 +01001274
Paul Beesleye1c50262019-03-13 16:20:44 +00001275 .. note::
1276 Building and installing the non-secure and SCP FWU images (NS_BL1U,
1277 NS_BL2U and SCP_BL2U) is outside the scope of this document.
Douglas Raillard6f625742017-06-28 15:23:03 +01001278
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01001279 The result of this build will be bl1.bin, fip.bin and fwu_fip.bin binaries.
1280 Both the FIP and FWU_FIP will include the certificates corresponding to the
Douglas Raillard6f625742017-06-28 15:23:03 +01001281 Chain of Trust described in the TBBR-client document. These certificates
1282 can also be found in the output build directory.
1283
1284Building the Certificate Generation Tool
1285~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1286
Dan Handley4def07d2018-03-01 18:44:00 +00001287The ``cert_create`` tool is built as part of the TF-A build process when the
1288``fip`` make target is specified and TBB is enabled (as described in the
1289previous section), but it can also be built separately with the following
1290command:
Douglas Raillard6f625742017-06-28 15:23:03 +01001291
Paul Beesley29c02522019-03-13 15:11:04 +00001292.. code:: shell
Douglas Raillard6f625742017-06-28 15:23:03 +01001293
1294 make PLAT=<platform> [DEBUG=1] [V=1] certtool
1295
Antonio Nino Diaze23e0572018-09-25 09:41:08 +01001296For platforms that require their own IDs in certificate files, the generic
Paul Beesley573b4cd2019-04-11 13:35:26 +01001297'cert_create' tool can be built with the following command. Note that the target
1298platform must define its IDs within a ``platform_oid.h`` header file for the
1299build to succeed.
Douglas Raillard6f625742017-06-28 15:23:03 +01001300
Paul Beesley29c02522019-03-13 15:11:04 +00001301.. code:: shell
Douglas Raillard6f625742017-06-28 15:23:03 +01001302
Paul Beesley573b4cd2019-04-11 13:35:26 +01001303 make PLAT=<platform> USE_TBBR_DEFS=0 [DEBUG=1] [V=1] certtool
Douglas Raillard6f625742017-06-28 15:23:03 +01001304
1305``DEBUG=1`` builds the tool in debug mode. ``V=1`` makes the build process more
1306verbose. The following command should be used to obtain help about the tool:
1307
Paul Beesley29c02522019-03-13 15:11:04 +00001308.. code:: shell
Douglas Raillard6f625742017-06-28 15:23:03 +01001309
1310 ./tools/cert_create/cert_create -h
1311
1312Building a FIP for Juno and FVP
1313-------------------------------
1314
1315This section provides Juno and FVP specific instructions to build Trusted
1316Firmware, obtain the additional required firmware, and pack it all together in
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01001317a single FIP binary. It assumes that a `Linaro Release`_ has been installed.
Douglas Raillard6f625742017-06-28 15:23:03 +01001318
Paul Beesleye1c50262019-03-13 16:20:44 +00001319.. note::
1320 Pre-built binaries for AArch32 are available from Linaro Release 16.12
1321 onwards. Before that release, pre-built binaries are only available for
1322 AArch64.
Douglas Raillard6f625742017-06-28 15:23:03 +01001323
Paul Beesleye1c50262019-03-13 16:20:44 +00001324.. warning::
1325 Follow the full instructions for one platform before switching to a
1326 different one. Mixing instructions for different platforms may result in
1327 corrupted binaries.
Douglas Raillard6f625742017-06-28 15:23:03 +01001328
Paul Beesleye1c50262019-03-13 16:20:44 +00001329.. warning::
1330 The uboot image downloaded by the Linaro workspace script does not always
1331 match the uboot image packaged as BL33 in the corresponding fip file. It is
1332 recommended to use the version that is packaged in the fip file using the
1333 instructions below.
Joel Huttonbf7008a2018-03-19 11:59:57 +00001334
Paul Beesleye1c50262019-03-13 16:20:44 +00001335.. note::
1336 For the FVP, the kernel FDT is packaged in FIP during build and loaded
1337 by the firmware at runtime. See `Obtaining the Flattened Device Trees`_
1338 section for more info on selecting the right FDT to use.
Soby Mathew7e8686d2018-05-09 13:59:29 +01001339
Douglas Raillard6f625742017-06-28 15:23:03 +01001340#. Clean the working directory
1341
Paul Beesley29c02522019-03-13 15:11:04 +00001342 .. code:: shell
Douglas Raillard6f625742017-06-28 15:23:03 +01001343
1344 make realclean
1345
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01001346#. Obtain SCP_BL2 (Juno) and BL33 (all platforms)
Douglas Raillard6f625742017-06-28 15:23:03 +01001347
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01001348 Use the fiptool to extract the SCP_BL2 and BL33 images from the FIP
Douglas Raillard6f625742017-06-28 15:23:03 +01001349 package included in the Linaro release:
1350
Paul Beesley29c02522019-03-13 15:11:04 +00001351 .. code:: shell
Douglas Raillard6f625742017-06-28 15:23:03 +01001352
1353 # Build the fiptool
1354 make [DEBUG=1] [V=1] fiptool
1355
1356 # Unpack firmware images from Linaro FIP
Ambroise Vincent68126052019-03-14 10:53:16 +00001357 ./tools/fiptool/fiptool unpack <path-to-linaro-release>/fip.bin
Douglas Raillard6f625742017-06-28 15:23:03 +01001358
1359 The unpack operation will result in a set of binary images extracted to the
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01001360 current working directory. The SCP_BL2 image corresponds to
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01001361 ``scp-fw.bin`` and BL33 corresponds to ``nt-fw.bin``.
Douglas Raillard6f625742017-06-28 15:23:03 +01001362
Paul Beesleye1c50262019-03-13 16:20:44 +00001363 .. note::
1364 The fiptool will complain if the images to be unpacked already
1365 exist in the current directory. If that is the case, either delete those
1366 files or use the ``--force`` option to overwrite.
Douglas Raillard6f625742017-06-28 15:23:03 +01001367
Paul Beesleye1c50262019-03-13 16:20:44 +00001368 .. note::
1369 For AArch32, the instructions below assume that nt-fw.bin is a
1370 normal world boot loader that supports AArch32.
Douglas Raillard6f625742017-06-28 15:23:03 +01001371
Dan Handley4def07d2018-03-01 18:44:00 +00001372#. Build TF-A images and create a new FIP for FVP
Douglas Raillard6f625742017-06-28 15:23:03 +01001373
Paul Beesley29c02522019-03-13 15:11:04 +00001374 .. code:: shell
Douglas Raillard6f625742017-06-28 15:23:03 +01001375
1376 # AArch64
1377 make PLAT=fvp BL33=nt-fw.bin all fip
1378
1379 # AArch32
1380 make PLAT=fvp ARCH=aarch32 AARCH32_SP=sp_min BL33=nt-fw.bin all fip
1381
Dan Handley4def07d2018-03-01 18:44:00 +00001382#. Build TF-A images and create a new FIP for Juno
Douglas Raillard6f625742017-06-28 15:23:03 +01001383
1384 For AArch64:
1385
1386 Building for AArch64 on Juno simply requires the addition of ``SCP_BL2``
1387 as a build parameter.
1388
Paul Beesley29c02522019-03-13 15:11:04 +00001389 .. code:: shell
Douglas Raillard6f625742017-06-28 15:23:03 +01001390
Ambroise Vincent68126052019-03-14 10:53:16 +00001391 make PLAT=juno BL33=nt-fw.bin SCP_BL2=scp-fw.bin all fip
Douglas Raillard6f625742017-06-28 15:23:03 +01001392
1393 For AArch32:
1394
1395 Hardware restrictions on Juno prevent cold reset into AArch32 execution mode,
1396 therefore BL1 and BL2 must be compiled for AArch64, and BL32 is compiled
1397 separately for AArch32.
1398
1399 - Before building BL32, the environment variable ``CROSS_COMPILE`` must point
1400 to the AArch32 Linaro cross compiler.
1401
Paul Beesley29c02522019-03-13 15:11:04 +00001402 .. code:: shell
Douglas Raillard6f625742017-06-28 15:23:03 +01001403
1404 export CROSS_COMPILE=<path-to-aarch32-gcc>/bin/arm-linux-gnueabihf-
1405
1406 - Build BL32 in AArch32.
1407
Paul Beesley29c02522019-03-13 15:11:04 +00001408 .. code:: shell
Douglas Raillard6f625742017-06-28 15:23:03 +01001409
1410 make ARCH=aarch32 PLAT=juno AARCH32_SP=sp_min \
1411 RESET_TO_SP_MIN=1 JUNO_AARCH32_EL3_RUNTIME=1 bl32
1412
Ambroise Vincent68126052019-03-14 10:53:16 +00001413 - Save ``bl32.bin`` to a temporary location and clean the build products.
1414
1415 ::
1416
1417 cp <path-to-build>/bl32.bin <path-to-temporary>
1418 make realclean
1419
Douglas Raillard6f625742017-06-28 15:23:03 +01001420 - Before building BL1 and BL2, the environment variable ``CROSS_COMPILE``
1421 must point to the AArch64 Linaro cross compiler.
1422
Paul Beesley29c02522019-03-13 15:11:04 +00001423 .. code:: shell
Douglas Raillard6f625742017-06-28 15:23:03 +01001424
1425 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
1426
1427 - The following parameters should be used to build BL1 and BL2 in AArch64
1428 and point to the BL32 file.
1429
Paul Beesley29c02522019-03-13 15:11:04 +00001430 .. code:: shell
Douglas Raillard6f625742017-06-28 15:23:03 +01001431
Soby Mathew509af922018-09-27 16:46:41 +01001432 make ARCH=aarch64 PLAT=juno JUNO_AARCH32_EL3_RUNTIME=1 \
Ambroise Vincent68126052019-03-14 10:53:16 +00001433 BL33=nt-fw.bin SCP_BL2=scp-fw.bin \
1434 BL32=<path-to-temporary>/bl32.bin all fip
Douglas Raillard6f625742017-06-28 15:23:03 +01001435
1436The resulting BL1 and FIP images may be found in:
1437
1438::
1439
1440 # Juno
1441 ./build/juno/release/bl1.bin
1442 ./build/juno/release/fip.bin
1443
1444 # FVP
1445 ./build/fvp/release/bl1.bin
1446 ./build/fvp/release/fip.bin
1447
Roberto Vargase29ee462017-10-17 10:19:00 +01001448
1449Booting Firmware Update images
1450-------------------------------------
1451
1452When Firmware Update (FWU) is enabled there are at least 2 new images
1453that have to be loaded, the Non-Secure FWU ROM (NS-BL1U), and the
1454FWU FIP.
1455
1456Juno
1457~~~~
1458
1459The new images must be programmed in flash memory by adding
1460an entry in the ``SITE1/HBI0262x/images.txt`` configuration file
1461on the Juno SD card (where ``x`` depends on the revision of the Juno board).
1462Refer to the `Juno Getting Started Guide`_, section 2.3 "Flash memory
1463programming" for more information. User should ensure these do not
1464overlap with any other entries in the file.
1465
1466::
1467
1468 NOR10UPDATE: AUTO ;Image Update:NONE/AUTO/FORCE
1469 NOR10ADDRESS: 0x00400000 ;Image Flash Address [ns_bl2u_base_address]
1470 NOR10FILE: \SOFTWARE\fwu_fip.bin ;Image File Name
1471 NOR10LOAD: 00000000 ;Image Load Address
1472 NOR10ENTRY: 00000000 ;Image Entry Point
1473
1474 NOR11UPDATE: AUTO ;Image Update:NONE/AUTO/FORCE
1475 NOR11ADDRESS: 0x03EB8000 ;Image Flash Address [ns_bl1u_base_address]
1476 NOR11FILE: \SOFTWARE\ns_bl1u.bin ;Image File Name
1477 NOR11LOAD: 00000000 ;Image Load Address
1478
1479The address ns_bl1u_base_address is the value of NS_BL1U_BASE - 0x8000000.
1480In the same way, the address ns_bl2u_base_address is the value of
1481NS_BL2U_BASE - 0x8000000.
1482
1483FVP
1484~~~
1485
1486The additional fip images must be loaded with:
1487
1488::
1489
1490 --data cluster0.cpu0="<path_to>/ns_bl1u.bin"@0x0beb8000 [ns_bl1u_base_address]
1491 --data cluster0.cpu0="<path_to>/fwu_fip.bin"@0x08400000 [ns_bl2u_base_address]
1492
1493The address ns_bl1u_base_address is the value of NS_BL1U_BASE.
1494In the same way, the address ns_bl2u_base_address is the value of
1495NS_BL2U_BASE.
1496
1497
Douglas Raillard6f625742017-06-28 15:23:03 +01001498EL3 payloads alternative boot flow
1499----------------------------------
1500
1501On a pre-production system, the ability to execute arbitrary, bare-metal code at
1502the highest exception level is required. It allows full, direct access to the
1503hardware, for example to run silicon soak tests.
1504
1505Although it is possible to implement some baremetal secure firmware from
1506scratch, this is a complex task on some platforms, depending on the level of
1507configuration required to put the system in the expected state.
1508
1509Rather than booting a baremetal application, a possible compromise is to boot
Dan Handley4def07d2018-03-01 18:44:00 +00001510``EL3 payloads`` through TF-A instead. This is implemented as an alternative
1511boot flow, where a modified BL2 boots an EL3 payload, instead of loading the
1512other BL images and passing control to BL31. It reduces the complexity of
1513developing EL3 baremetal code by:
Douglas Raillard6f625742017-06-28 15:23:03 +01001514
1515- putting the system into a known architectural state;
1516- taking care of platform secure world initialization;
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01001517- loading the SCP_BL2 image if required by the platform.
Douglas Raillard6f625742017-06-28 15:23:03 +01001518
Dan Handley4def07d2018-03-01 18:44:00 +00001519When booting an EL3 payload on Arm standard platforms, the configuration of the
Douglas Raillard6f625742017-06-28 15:23:03 +01001520TrustZone controller is simplified such that only region 0 is enabled and is
1521configured to permit secure access only. This gives full access to the whole
1522DRAM to the EL3 payload.
1523
1524The system is left in the same state as when entering BL31 in the default boot
1525flow. In particular:
1526
1527- Running in EL3;
1528- Current state is AArch64;
1529- Little-endian data access;
1530- All exceptions disabled;
1531- MMU disabled;
1532- Caches disabled.
1533
1534Booting an EL3 payload
1535~~~~~~~~~~~~~~~~~~~~~~
1536
1537The EL3 payload image is a standalone image and is not part of the FIP. It is
Dan Handley4def07d2018-03-01 18:44:00 +00001538not loaded by TF-A. Therefore, there are 2 possible scenarios:
Douglas Raillard6f625742017-06-28 15:23:03 +01001539
1540- The EL3 payload may reside in non-volatile memory (NVM) and execute in
1541 place. In this case, booting it is just a matter of specifying the right
Dan Handley4def07d2018-03-01 18:44:00 +00001542 address in NVM through ``EL3_PAYLOAD_BASE`` when building TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01001543
1544- The EL3 payload needs to be loaded in volatile memory (e.g. DRAM) at
1545 run-time.
1546
1547To help in the latter scenario, the ``SPIN_ON_BL1_EXIT=1`` build option can be
1548used. The infinite loop that it introduces in BL1 stops execution at the right
1549moment for a debugger to take control of the target and load the payload (for
1550example, over JTAG).
1551
1552It is expected that this loading method will work in most cases, as a debugger
1553connection is usually available in a pre-production system. The user is free to
1554use any other platform-specific mechanism to load the EL3 payload, though.
1555
1556Booting an EL3 payload on FVP
1557^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1558
1559The EL3 payloads boot flow requires the CPU's mailbox to be cleared at reset for
1560the secondary CPUs holding pen to work properly. Unfortunately, its reset value
1561is undefined on the FVP platform and the FVP platform code doesn't clear it.
1562Therefore, one must modify the way the model is normally invoked in order to
1563clear the mailbox at start-up.
1564
1565One way to do that is to create an 8-byte file containing all zero bytes using
1566the following command:
1567
Paul Beesley29c02522019-03-13 15:11:04 +00001568.. code:: shell
Douglas Raillard6f625742017-06-28 15:23:03 +01001569
1570 dd if=/dev/zero of=mailbox.dat bs=1 count=8
1571
1572and pre-load it into the FVP memory at the mailbox address (i.e. ``0x04000000``)
1573using the following model parameters:
1574
1575::
1576
1577 --data cluster0.cpu0=mailbox.dat@0x04000000 [Base FVPs]
1578 --data=mailbox.dat@0x04000000 [Foundation FVP]
1579
1580To provide the model with the EL3 payload image, the following methods may be
1581used:
1582
1583#. If the EL3 payload is able to execute in place, it may be programmed into
1584 flash memory. On Base Cortex and AEM FVPs, the following model parameter
1585 loads it at the base address of the NOR FLASH1 (the NOR FLASH0 is already
1586 used for the FIP):
1587
1588 ::
1589
Ambroise Vincent68126052019-03-14 10:53:16 +00001590 -C bp.flashloader1.fname="<path-to>/<el3-payload>"
Douglas Raillard6f625742017-06-28 15:23:03 +01001591
1592 On Foundation FVP, there is no flash loader component and the EL3 payload
1593 may be programmed anywhere in flash using method 3 below.
1594
1595#. When using the ``SPIN_ON_BL1_EXIT=1`` loading method, the following DS-5
1596 command may be used to load the EL3 payload ELF image over JTAG:
1597
1598 ::
1599
Ambroise Vincent68126052019-03-14 10:53:16 +00001600 load <path-to>/el3-payload.elf
Douglas Raillard6f625742017-06-28 15:23:03 +01001601
1602#. The EL3 payload may be pre-loaded in volatile memory using the following
1603 model parameters:
1604
1605 ::
1606
Ambroise Vincent68126052019-03-14 10:53:16 +00001607 --data cluster0.cpu0="<path-to>/el3-payload>"@address [Base FVPs]
1608 --data="<path-to>/<el3-payload>"@address [Foundation FVP]
Douglas Raillard6f625742017-06-28 15:23:03 +01001609
1610 The address provided to the FVP must match the ``EL3_PAYLOAD_BASE`` address
Dan Handley4def07d2018-03-01 18:44:00 +00001611 used when building TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01001612
1613Booting an EL3 payload on Juno
1614^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1615
1616If the EL3 payload is able to execute in place, it may be programmed in flash
1617memory by adding an entry in the ``SITE1/HBI0262x/images.txt`` configuration file
1618on the Juno SD card (where ``x`` depends on the revision of the Juno board).
1619Refer to the `Juno Getting Started Guide`_, section 2.3 "Flash memory
1620programming" for more information.
1621
1622Alternatively, the same DS-5 command mentioned in the FVP section above can
1623be used to load the EL3 payload's ELF file over JTAG on Juno.
1624
1625Preloaded BL33 alternative boot flow
1626------------------------------------
1627
1628Some platforms have the ability to preload BL33 into memory instead of relying
Dan Handley4def07d2018-03-01 18:44:00 +00001629on TF-A to load it. This may simplify packaging of the normal world code and
1630improve performance in a development environment. When secure world cold boot
1631is complete, TF-A simply jumps to a BL33 base address provided at build time.
Douglas Raillard6f625742017-06-28 15:23:03 +01001632
1633For this option to be used, the ``PRELOADED_BL33_BASE`` build option has to be
Dan Handley4def07d2018-03-01 18:44:00 +00001634used when compiling TF-A. For example, the following command will create a FIP
1635without a BL33 and prepare to jump to a BL33 image loaded at address
16360x80000000:
Douglas Raillard6f625742017-06-28 15:23:03 +01001637
Paul Beesley29c02522019-03-13 15:11:04 +00001638.. code:: shell
Douglas Raillard6f625742017-06-28 15:23:03 +01001639
1640 make PRELOADED_BL33_BASE=0x80000000 PLAT=fvp all fip
1641
Antonio Nino Diaz32412a82018-05-14 09:12:34 +01001642Boot of a preloaded kernel image on Base FVP
1643~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillard6f625742017-06-28 15:23:03 +01001644
Antonio Nino Diaz32412a82018-05-14 09:12:34 +01001645The following example uses a simplified boot flow by directly jumping from the
1646TF-A to the Linux kernel, which will use a ramdisk as filesystem. This can be
1647useful if both the kernel and the device tree blob (DTB) are already present in
1648memory (like in FVP).
1649
1650For example, if the kernel is loaded at ``0x80080000`` and the DTB is loaded at
1651address ``0x82000000``, the firmware can be built like this:
Douglas Raillard6f625742017-06-28 15:23:03 +01001652
Paul Beesley29c02522019-03-13 15:11:04 +00001653.. code:: shell
Douglas Raillard6f625742017-06-28 15:23:03 +01001654
Antonio Nino Diaz32412a82018-05-14 09:12:34 +01001655 CROSS_COMPILE=aarch64-linux-gnu- \
1656 make PLAT=fvp DEBUG=1 \
1657 RESET_TO_BL31=1 \
1658 ARM_LINUX_KERNEL_AS_BL33=1 \
1659 PRELOADED_BL33_BASE=0x80080000 \
1660 ARM_PRELOADED_DTB_BASE=0x82000000 \
1661 all fip
Douglas Raillard6f625742017-06-28 15:23:03 +01001662
Antonio Nino Diaz32412a82018-05-14 09:12:34 +01001663Now, it is needed to modify the DTB so that the kernel knows the address of the
1664ramdisk. The following script generates a patched DTB from the provided one,
1665assuming that the ramdisk is loaded at address ``0x84000000``. Note that this
1666script assumes that the user is using a ramdisk image prepared for U-Boot, like
1667the ones provided by Linaro. If using a ramdisk without this header,the ``0x40``
1668offset in ``INITRD_START`` has to be removed.
1669
1670.. code:: bash
1671
1672 #!/bin/bash
1673
1674 # Path to the input DTB
1675 KERNEL_DTB=<path-to>/<fdt>
1676 # Path to the output DTB
1677 PATCHED_KERNEL_DTB=<path-to>/<patched-fdt>
1678 # Base address of the ramdisk
1679 INITRD_BASE=0x84000000
1680 # Path to the ramdisk
1681 INITRD=<path-to>/<ramdisk.img>
1682
1683 # Skip uboot header (64 bytes)
1684 INITRD_START=$(printf "0x%x" $((${INITRD_BASE} + 0x40)) )
1685 INITRD_SIZE=$(stat -Lc %s ${INITRD})
1686 INITRD_END=$(printf "0x%x" $((${INITRD_BASE} + ${INITRD_SIZE})) )
1687
1688 CHOSEN_NODE=$(echo \
1689 "/ { \
1690 chosen { \
1691 linux,initrd-start = <${INITRD_START}>; \
1692 linux,initrd-end = <${INITRD_END}>; \
1693 }; \
1694 };")
1695
1696 echo $(dtc -O dts -I dtb ${KERNEL_DTB}) ${CHOSEN_NODE} | \
1697 dtc -O dtb -o ${PATCHED_KERNEL_DTB} -
1698
1699And the FVP binary can be run with the following command:
Douglas Raillard6f625742017-06-28 15:23:03 +01001700
Paul Beesley29c02522019-03-13 15:11:04 +00001701.. code:: shell
Douglas Raillard6f625742017-06-28 15:23:03 +01001702
Antonio Nino Diaz32412a82018-05-14 09:12:34 +01001703 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1704 -C pctl.startup=0.0.0.0 \
1705 -C bp.secure_memory=1 \
1706 -C cluster0.NUM_CORES=4 \
1707 -C cluster1.NUM_CORES=4 \
1708 -C cache_state_modelled=1 \
1709 -C cluster0.cpu0.RVBAR=0x04020000 \
1710 -C cluster0.cpu1.RVBAR=0x04020000 \
1711 -C cluster0.cpu2.RVBAR=0x04020000 \
1712 -C cluster0.cpu3.RVBAR=0x04020000 \
1713 -C cluster1.cpu0.RVBAR=0x04020000 \
1714 -C cluster1.cpu1.RVBAR=0x04020000 \
1715 -C cluster1.cpu2.RVBAR=0x04020000 \
1716 -C cluster1.cpu3.RVBAR=0x04020000 \
1717 --data cluster0.cpu0="<path-to>/bl31.bin"@0x04020000 \
1718 --data cluster0.cpu0="<path-to>/<patched-fdt>"@0x82000000 \
1719 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
1720 --data cluster0.cpu0="<path-to>/<ramdisk.img>"@0x84000000
Douglas Raillard6f625742017-06-28 15:23:03 +01001721
Antonio Nino Diaz32412a82018-05-14 09:12:34 +01001722Boot of a preloaded kernel image on Juno
1723~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillard6f625742017-06-28 15:23:03 +01001724
Antonio Nino Diaz32412a82018-05-14 09:12:34 +01001725The Trusted Firmware must be compiled in a similar way as for FVP explained
1726above. The process to load binaries to memory is the one explained in
1727`Booting an EL3 payload on Juno`_.
Douglas Raillard6f625742017-06-28 15:23:03 +01001728
1729Running the software on FVP
1730---------------------------
1731
David Cunado855ac022018-03-12 18:47:05 +00001732The latest version of the AArch64 build of TF-A has been tested on the following
1733Arm FVPs without shifted affinities, and that do not support threaded CPU cores
1734(64-bit host machine only).
Douglas Raillard6f625742017-06-28 15:23:03 +01001735
Paul Beesleye1c50262019-03-13 16:20:44 +00001736.. note::
1737 The FVP models used are Version 11.6 Build 45, unless otherwise stated.
David Cunado64d50c72017-06-27 17:31:12 +01001738
David Cunadoeb19da92017-12-19 16:33:25 +00001739- ``FVP_Base_AEMv8A-AEMv8A``
1740- ``FVP_Base_AEMv8A-AEMv8A-AEMv8A-AEMv8A-CCN502``
David Cunadoeb19da92017-12-19 16:33:25 +00001741- ``FVP_Base_RevC-2xAEMv8A``
1742- ``FVP_Base_Cortex-A32x4``
David Cunado64d50c72017-06-27 17:31:12 +01001743- ``FVP_Base_Cortex-A35x4``
1744- ``FVP_Base_Cortex-A53x4``
David Cunadoeb19da92017-12-19 16:33:25 +00001745- ``FVP_Base_Cortex-A55x4+Cortex-A75x4``
1746- ``FVP_Base_Cortex-A55x4``
Ambroise Vincent61924482019-03-28 12:51:48 +00001747- ``FVP_Base_Cortex-A57x1-A53x1``
1748- ``FVP_Base_Cortex-A57x2-A53x4``
David Cunado64d50c72017-06-27 17:31:12 +01001749- ``FVP_Base_Cortex-A57x4-A53x4``
1750- ``FVP_Base_Cortex-A57x4``
1751- ``FVP_Base_Cortex-A72x4-A53x4``
1752- ``FVP_Base_Cortex-A72x4``
1753- ``FVP_Base_Cortex-A73x4-A53x4``
1754- ``FVP_Base_Cortex-A73x4``
David Cunadoeb19da92017-12-19 16:33:25 +00001755- ``FVP_Base_Cortex-A75x4``
1756- ``FVP_Base_Cortex-A76x4``
John Tsichritzis532a67d2019-05-20 13:09:34 +01001757- ``FVP_Base_Cortex-A76AEx4``
1758- ``FVP_Base_Cortex-A76AEx8``
Balint Dobszayf363deb2019-07-03 13:02:56 +02001759- ``FVP_Base_Cortex-A77x4`` (Version 11.7 build 36)
John Tsichritzis532a67d2019-05-20 13:09:34 +01001760- ``FVP_Base_Neoverse-N1x4``
Ambroise Vincent68126052019-03-14 10:53:16 +00001761- ``FVP_CSS_SGI-575`` (Version 11.3 build 42)
Ambroise Vincent61924482019-03-28 12:51:48 +00001762- ``FVP_CSS_SGM-775`` (Version 11.3 build 42)
1763- ``FVP_RD_E1Edge`` (Version 11.3 build 42)
John Tsichritzis532a67d2019-05-20 13:09:34 +01001764- ``FVP_RD_N1Edge``
David Cunadoeb19da92017-12-19 16:33:25 +00001765- ``Foundation_Platform``
David Cunado855ac022018-03-12 18:47:05 +00001766
1767The latest version of the AArch32 build of TF-A has been tested on the following
1768Arm FVPs without shifted affinities, and that do not support threaded CPU cores
1769(64-bit host machine only).
1770
1771- ``FVP_Base_AEMv8A-AEMv8A``
David Cunado64d50c72017-06-27 17:31:12 +01001772- ``FVP_Base_Cortex-A32x4``
Douglas Raillard6f625742017-06-28 15:23:03 +01001773
Paul Beesleye1c50262019-03-13 16:20:44 +00001774.. note::
1775 The ``FVP_Base_RevC-2xAEMv8A`` FVP only supports shifted affinities, which
1776 is not compatible with legacy GIC configurations. Therefore this FVP does not
1777 support these legacy GIC configurations.
David Cunado855ac022018-03-12 18:47:05 +00001778
Paul Beesleye1c50262019-03-13 16:20:44 +00001779.. note::
1780 The build numbers quoted above are those reported by launching the FVP
1781 with the ``--version`` parameter.
Douglas Raillard6f625742017-06-28 15:23:03 +01001782
Paul Beesleye1c50262019-03-13 16:20:44 +00001783.. note::
1784 Linaro provides a ramdisk image in prebuilt FVP configurations and full
1785 file systems that can be downloaded separately. To run an FVP with a virtio
1786 file system image an additional FVP configuration option
1787 ``-C bp.virtioblockdevice.image_path="<path-to>/<file-system-image>`` can be
1788 used.
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01001789
Paul Beesleye1c50262019-03-13 16:20:44 +00001790.. note::
1791 The software will not work on Version 1.0 of the Foundation FVP.
1792 The commands below would report an ``unhandled argument`` error in this case.
Douglas Raillard6f625742017-06-28 15:23:03 +01001793
Paul Beesleye1c50262019-03-13 16:20:44 +00001794.. note::
1795 FVPs can be launched with ``--cadi-server`` option such that a
1796 CADI-compliant debugger (for example, Arm DS-5) can connect to and control
1797 its execution.
Douglas Raillard6f625742017-06-28 15:23:03 +01001798
Paul Beesleye1c50262019-03-13 16:20:44 +00001799.. warning::
1800 Since FVP model Version 11.0 Build 11.0.34 and Version 8.5 Build 0.8.5202
1801 the internal synchronisation timings changed compared to older versions of
1802 the models. The models can be launched with ``-Q 100`` option if they are
1803 required to match the run time characteristics of the older versions.
David Cunado279fedc2017-07-31 12:24:51 +01001804
Douglas Raillard6f625742017-06-28 15:23:03 +01001805The Foundation FVP is a cut down version of the AArch64 Base FVP. It can be
Dan Handley4def07d2018-03-01 18:44:00 +00001806downloaded for free from `Arm's website`_.
Douglas Raillard6f625742017-06-28 15:23:03 +01001807
David Cunado64d50c72017-06-27 17:31:12 +01001808The Cortex-A models listed above are also available to download from
Dan Handley4def07d2018-03-01 18:44:00 +00001809`Arm's website`_.
David Cunado64d50c72017-06-27 17:31:12 +01001810
Douglas Raillard6f625742017-06-28 15:23:03 +01001811Please refer to the FVP documentation for a detailed description of the model
Dan Handley4def07d2018-03-01 18:44:00 +00001812parameter options. A brief description of the important ones that affect TF-A
1813and normal world software behavior is provided below.
Douglas Raillard6f625742017-06-28 15:23:03 +01001814
Douglas Raillard6f625742017-06-28 15:23:03 +01001815Obtaining the Flattened Device Trees
1816~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1817
1818Depending on the FVP configuration and Linux configuration used, different
Soby Mathew7e8686d2018-05-09 13:59:29 +01001819FDT files are required. FDT source files for the Foundation and Base FVPs can
1820be found in the TF-A source directory under ``fdts/``. The Foundation FVP has
1821a subset of the Base FVP components. For example, the Foundation FVP lacks
1822CLCD and MMC support, and has only one CPU cluster.
Douglas Raillard6f625742017-06-28 15:23:03 +01001823
Paul Beesleye1c50262019-03-13 16:20:44 +00001824.. note::
1825 It is not recommended to use the FDTs built along the kernel because not
1826 all FDTs are available from there.
Douglas Raillard6f625742017-06-28 15:23:03 +01001827
Soby Mathew7e8686d2018-05-09 13:59:29 +01001828The dynamic configuration capability is enabled in the firmware for FVPs.
1829This means that the firmware can authenticate and load the FDT if present in
1830FIP. A default FDT is packaged into FIP during the build based on
1831the build configuration. This can be overridden by using the ``FVP_HW_CONFIG``
1832or ``FVP_HW_CONFIG_DTS`` build options (refer to the
1833`Arm FVP platform specific build options`_ section for detail on the options).
1834
1835- ``fvp-base-gicv2-psci.dts``
Douglas Raillard6f625742017-06-28 15:23:03 +01001836
David Cunado855ac022018-03-12 18:47:05 +00001837 For use with models such as the Cortex-A57-A53 Base FVPs without shifted
1838 affinities and with Base memory map configuration.
Douglas Raillard6f625742017-06-28 15:23:03 +01001839
Soby Mathew7e8686d2018-05-09 13:59:29 +01001840- ``fvp-base-gicv2-psci-aarch32.dts``
Douglas Raillard6f625742017-06-28 15:23:03 +01001841
David Cunado855ac022018-03-12 18:47:05 +00001842 For use with models such as the Cortex-A32 Base FVPs without shifted
1843 affinities and running Linux in AArch32 state with Base memory map
1844 configuration.
Douglas Raillard6f625742017-06-28 15:23:03 +01001845
Soby Mathew7e8686d2018-05-09 13:59:29 +01001846- ``fvp-base-gicv3-psci.dts``
Douglas Raillard6f625742017-06-28 15:23:03 +01001847
David Cunado855ac022018-03-12 18:47:05 +00001848 For use with models such as the Cortex-A57-A53 Base FVPs without shifted
1849 affinities and with Base memory map configuration and Linux GICv3 support.
1850
Soby Mathew7e8686d2018-05-09 13:59:29 +01001851- ``fvp-base-gicv3-psci-1t.dts``
David Cunado855ac022018-03-12 18:47:05 +00001852
1853 For use with models such as the AEMv8-RevC Base FVP with shifted affinities,
1854 single threaded CPUs, Base memory map configuration and Linux GICv3 support.
1855
Soby Mathew7e8686d2018-05-09 13:59:29 +01001856- ``fvp-base-gicv3-psci-dynamiq.dts``
David Cunado855ac022018-03-12 18:47:05 +00001857
1858 For use with models as the Cortex-A55-A75 Base FVPs with shifted affinities,
1859 single cluster, single threaded CPUs, Base memory map configuration and Linux
1860 GICv3 support.
Douglas Raillard6f625742017-06-28 15:23:03 +01001861
Soby Mathew7e8686d2018-05-09 13:59:29 +01001862- ``fvp-base-gicv3-psci-aarch32.dts``
Douglas Raillard6f625742017-06-28 15:23:03 +01001863
David Cunado855ac022018-03-12 18:47:05 +00001864 For use with models such as the Cortex-A32 Base FVPs without shifted
1865 affinities and running Linux in AArch32 state with Base memory map
1866 configuration and Linux GICv3 support.
Douglas Raillard6f625742017-06-28 15:23:03 +01001867
Soby Mathew7e8686d2018-05-09 13:59:29 +01001868- ``fvp-foundation-gicv2-psci.dts``
Douglas Raillard6f625742017-06-28 15:23:03 +01001869
1870 For use with Foundation FVP with Base memory map configuration.
1871
Soby Mathew7e8686d2018-05-09 13:59:29 +01001872- ``fvp-foundation-gicv3-psci.dts``
Douglas Raillard6f625742017-06-28 15:23:03 +01001873
1874 (Default) For use with Foundation FVP with Base memory map configuration
1875 and Linux GICv3 support.
1876
1877Running on the Foundation FVP with reset to BL1 entrypoint
1878~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1879
1880The following ``Foundation_Platform`` parameters should be used to boot Linux with
Dan Handley4def07d2018-03-01 18:44:00 +000018814 CPUs using the AArch64 build of TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01001882
Paul Beesley29c02522019-03-13 15:11:04 +00001883.. code:: shell
Douglas Raillard6f625742017-06-28 15:23:03 +01001884
1885 <path-to>/Foundation_Platform \
1886 --cores=4 \
Antonio Nino Diaz38d96de2018-02-23 11:01:31 +00001887 --arm-v8.0 \
Douglas Raillard6f625742017-06-28 15:23:03 +01001888 --secure-memory \
1889 --visualization \
1890 --gicv3 \
1891 --data="<path-to>/<bl1-binary>"@0x0 \
1892 --data="<path-to>/<FIP-binary>"@0x08000000 \
Douglas Raillard6f625742017-06-28 15:23:03 +01001893 --data="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01001894 --data="<path-to>/<ramdisk-binary>"@0x84000000
Douglas Raillard6f625742017-06-28 15:23:03 +01001895
1896Notes:
1897
1898- BL1 is loaded at the start of the Trusted ROM.
1899- The Firmware Image Package is loaded at the start of NOR FLASH0.
Soby Mathew7e8686d2018-05-09 13:59:29 +01001900- The firmware loads the FDT packaged in FIP to the DRAM. The FDT load address
1901 is specified via the ``hw_config_addr`` property in `TB_FW_CONFIG for FVP`_.
Douglas Raillard6f625742017-06-28 15:23:03 +01001902- The default use-case for the Foundation FVP is to use the ``--gicv3`` option
1903 and enable the GICv3 device in the model. Note that without this option,
1904 the Foundation FVP defaults to legacy (Versatile Express) memory map which
Dan Handley4def07d2018-03-01 18:44:00 +00001905 is not supported by TF-A.
1906- In order for TF-A to run correctly on the Foundation FVP, the architecture
1907 versions must match. The Foundation FVP defaults to the highest v8.x
1908 version it supports but the default build for TF-A is for v8.0. To avoid
1909 issues either start the Foundation FVP to use v8.0 architecture using the
1910 ``--arm-v8.0`` option, or build TF-A with an appropriate value for
1911 ``ARM_ARCH_MINOR``.
Douglas Raillard6f625742017-06-28 15:23:03 +01001912
1913Running on the AEMv8 Base FVP with reset to BL1 entrypoint
1914~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1915
David Cunado855ac022018-03-12 18:47:05 +00001916The following ``FVP_Base_RevC-2xAEMv8A`` parameters should be used to boot Linux
Dan Handley4def07d2018-03-01 18:44:00 +00001917with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01001918
Paul Beesley29c02522019-03-13 15:11:04 +00001919.. code:: shell
Douglas Raillard6f625742017-06-28 15:23:03 +01001920
David Cunado855ac022018-03-12 18:47:05 +00001921 <path-to>/FVP_Base_RevC-2xAEMv8A \
Douglas Raillard6f625742017-06-28 15:23:03 +01001922 -C pctl.startup=0.0.0.0 \
1923 -C bp.secure_memory=1 \
1924 -C bp.tzc_400.diagnostics=1 \
1925 -C cluster0.NUM_CORES=4 \
1926 -C cluster1.NUM_CORES=4 \
1927 -C cache_state_modelled=1 \
1928 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1929 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillard6f625742017-06-28 15:23:03 +01001930 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01001931 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillard6f625742017-06-28 15:23:03 +01001932
Paul Beesleye1c50262019-03-13 16:20:44 +00001933.. note::
1934 The ``FVP_Base_RevC-2xAEMv8A`` has shifted affinities and requires
1935 a specific DTS for all the CPUs to be loaded.
Ambroise Vincent68126052019-03-14 10:53:16 +00001936
Douglas Raillard6f625742017-06-28 15:23:03 +01001937Running on the AEMv8 Base FVP (AArch32) with reset to BL1 entrypoint
1938~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1939
1940The following ``FVP_Base_AEMv8A-AEMv8A`` parameters should be used to boot Linux
Dan Handley4def07d2018-03-01 18:44:00 +00001941with 8 CPUs using the AArch32 build of TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01001942
Paul Beesley29c02522019-03-13 15:11:04 +00001943.. code:: shell
Douglas Raillard6f625742017-06-28 15:23:03 +01001944
1945 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1946 -C pctl.startup=0.0.0.0 \
1947 -C bp.secure_memory=1 \
1948 -C bp.tzc_400.diagnostics=1 \
1949 -C cluster0.NUM_CORES=4 \
1950 -C cluster1.NUM_CORES=4 \
1951 -C cache_state_modelled=1 \
1952 -C cluster0.cpu0.CONFIG64=0 \
1953 -C cluster0.cpu1.CONFIG64=0 \
1954 -C cluster0.cpu2.CONFIG64=0 \
1955 -C cluster0.cpu3.CONFIG64=0 \
1956 -C cluster1.cpu0.CONFIG64=0 \
1957 -C cluster1.cpu1.CONFIG64=0 \
1958 -C cluster1.cpu2.CONFIG64=0 \
1959 -C cluster1.cpu3.CONFIG64=0 \
1960 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1961 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillard6f625742017-06-28 15:23:03 +01001962 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01001963 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillard6f625742017-06-28 15:23:03 +01001964
1965Running on the Cortex-A57-A53 Base FVP with reset to BL1 entrypoint
1966~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1967
1968The following ``FVP_Base_Cortex-A57x4-A53x4`` model parameters should be used to
Dan Handley4def07d2018-03-01 18:44:00 +00001969boot Linux with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01001970
Paul Beesley29c02522019-03-13 15:11:04 +00001971.. code:: shell
Douglas Raillard6f625742017-06-28 15:23:03 +01001972
1973 <path-to>/FVP_Base_Cortex-A57x4-A53x4 \
1974 -C pctl.startup=0.0.0.0 \
1975 -C bp.secure_memory=1 \
1976 -C bp.tzc_400.diagnostics=1 \
1977 -C cache_state_modelled=1 \
1978 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1979 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillard6f625742017-06-28 15:23:03 +01001980 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01001981 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillard6f625742017-06-28 15:23:03 +01001982
1983Running on the Cortex-A32 Base FVP (AArch32) with reset to BL1 entrypoint
1984~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1985
1986The following ``FVP_Base_Cortex-A32x4`` model parameters should be used to
Dan Handley4def07d2018-03-01 18:44:00 +00001987boot Linux with 4 CPUs using the AArch32 build of TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01001988
Paul Beesley29c02522019-03-13 15:11:04 +00001989.. code:: shell
Douglas Raillard6f625742017-06-28 15:23:03 +01001990
1991 <path-to>/FVP_Base_Cortex-A32x4 \
1992 -C pctl.startup=0.0.0.0 \
1993 -C bp.secure_memory=1 \
1994 -C bp.tzc_400.diagnostics=1 \
1995 -C cache_state_modelled=1 \
1996 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1997 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillard6f625742017-06-28 15:23:03 +01001998 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01001999 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillard6f625742017-06-28 15:23:03 +01002000
2001Running on the AEMv8 Base FVP with reset to BL31 entrypoint
2002~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2003
David Cunado855ac022018-03-12 18:47:05 +00002004The following ``FVP_Base_RevC-2xAEMv8A`` parameters should be used to boot Linux
Dan Handley4def07d2018-03-01 18:44:00 +00002005with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01002006
Paul Beesley29c02522019-03-13 15:11:04 +00002007.. code:: shell
Douglas Raillard6f625742017-06-28 15:23:03 +01002008
David Cunado855ac022018-03-12 18:47:05 +00002009 <path-to>/FVP_Base_RevC-2xAEMv8A \
Douglas Raillard6f625742017-06-28 15:23:03 +01002010 -C pctl.startup=0.0.0.0 \
2011 -C bp.secure_memory=1 \
2012 -C bp.tzc_400.diagnostics=1 \
2013 -C cluster0.NUM_CORES=4 \
2014 -C cluster1.NUM_CORES=4 \
2015 -C cache_state_modelled=1 \
Soby Mathew8aa4e5f2018-12-12 14:54:23 +00002016 -C cluster0.cpu0.RVBAR=0x04010000 \
2017 -C cluster0.cpu1.RVBAR=0x04010000 \
2018 -C cluster0.cpu2.RVBAR=0x04010000 \
2019 -C cluster0.cpu3.RVBAR=0x04010000 \
2020 -C cluster1.cpu0.RVBAR=0x04010000 \
2021 -C cluster1.cpu1.RVBAR=0x04010000 \
2022 -C cluster1.cpu2.RVBAR=0x04010000 \
2023 -C cluster1.cpu3.RVBAR=0x04010000 \
2024 --data cluster0.cpu0="<path-to>/<bl31-binary>"@0x04010000 \
2025 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0xff000000 \
Douglas Raillard6f625742017-06-28 15:23:03 +01002026 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01002027 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillard6f625742017-06-28 15:23:03 +01002028 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01002029 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillard6f625742017-06-28 15:23:03 +01002030
2031Notes:
2032
Ambroise Vincent68126052019-03-14 10:53:16 +00002033- If Position Independent Executable (PIE) support is enabled for BL31
Soby Mathew8aa4e5f2018-12-12 14:54:23 +00002034 in this config, it can be loaded at any valid address for execution.
2035
Douglas Raillard6f625742017-06-28 15:23:03 +01002036- Since a FIP is not loaded when using BL31 as reset entrypoint, the
2037 ``--data="<path-to><bl31|bl32|bl33-binary>"@<base-address-of-binary>``
2038 parameter is needed to load the individual bootloader images in memory.
2039 BL32 image is only needed if BL31 has been built to expect a Secure-EL1
Soby Mathew7e8686d2018-05-09 13:59:29 +01002040 Payload. For the same reason, the FDT needs to be compiled from the DT source
2041 and loaded via the ``--data cluster0.cpu0="<path-to>/<fdt>"@0x82000000``
2042 parameter.
Douglas Raillard6f625742017-06-28 15:23:03 +01002043
Ambroise Vincent68126052019-03-14 10:53:16 +00002044- The ``FVP_Base_RevC-2xAEMv8A`` has shifted affinities and requires a
2045 specific DTS for all the CPUs to be loaded.
2046
Douglas Raillard6f625742017-06-28 15:23:03 +01002047- The ``-C cluster<X>.cpu<Y>.RVBAR=@<base-address-of-bl31>`` parameter, where
2048 X and Y are the cluster and CPU numbers respectively, is used to set the
2049 reset vector for each core.
2050
2051- Changing the default value of ``ARM_TSP_RAM_LOCATION`` will also require
2052 changing the value of
2053 ``--data="<path-to><bl32-binary>"@<base-address-of-bl32>`` to the new value of
2054 ``BL32_BASE``.
2055
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01002056Running on the AEMv8 Base FVP (AArch32) with reset to SP_MIN entrypoint
2057~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillard6f625742017-06-28 15:23:03 +01002058
2059The following ``FVP_Base_AEMv8A-AEMv8A`` parameters should be used to boot Linux
Dan Handley4def07d2018-03-01 18:44:00 +00002060with 8 CPUs using the AArch32 build of TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01002061
Paul Beesley29c02522019-03-13 15:11:04 +00002062.. code:: shell
Douglas Raillard6f625742017-06-28 15:23:03 +01002063
2064 <path-to>/FVP_Base_AEMv8A-AEMv8A \
2065 -C pctl.startup=0.0.0.0 \
2066 -C bp.secure_memory=1 \
2067 -C bp.tzc_400.diagnostics=1 \
2068 -C cluster0.NUM_CORES=4 \
2069 -C cluster1.NUM_CORES=4 \
2070 -C cache_state_modelled=1 \
2071 -C cluster0.cpu0.CONFIG64=0 \
2072 -C cluster0.cpu1.CONFIG64=0 \
2073 -C cluster0.cpu2.CONFIG64=0 \
2074 -C cluster0.cpu3.CONFIG64=0 \
2075 -C cluster1.cpu0.CONFIG64=0 \
2076 -C cluster1.cpu1.CONFIG64=0 \
2077 -C cluster1.cpu2.CONFIG64=0 \
2078 -C cluster1.cpu3.CONFIG64=0 \
Soby Mathew8aa4e5f2018-12-12 14:54:23 +00002079 -C cluster0.cpu0.RVBAR=0x04002000 \
2080 -C cluster0.cpu1.RVBAR=0x04002000 \
2081 -C cluster0.cpu2.RVBAR=0x04002000 \
2082 -C cluster0.cpu3.RVBAR=0x04002000 \
2083 -C cluster1.cpu0.RVBAR=0x04002000 \
2084 -C cluster1.cpu1.RVBAR=0x04002000 \
2085 -C cluster1.cpu2.RVBAR=0x04002000 \
2086 -C cluster1.cpu3.RVBAR=0x04002000 \
Soby Mathewc099cd32018-06-01 16:53:38 +01002087 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04002000 \
Douglas Raillard6f625742017-06-28 15:23:03 +01002088 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01002089 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillard6f625742017-06-28 15:23:03 +01002090 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01002091 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillard6f625742017-06-28 15:23:03 +01002092
Paul Beesleye1c50262019-03-13 16:20:44 +00002093.. note::
2094 The load address of ``<bl32-binary>`` depends on the value ``BL32_BASE``.
2095 It should match the address programmed into the RVBAR register as well.
Douglas Raillard6f625742017-06-28 15:23:03 +01002096
2097Running on the Cortex-A57-A53 Base FVP with reset to BL31 entrypoint
2098~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2099
2100The following ``FVP_Base_Cortex-A57x4-A53x4`` model parameters should be used to
Dan Handley4def07d2018-03-01 18:44:00 +00002101boot Linux with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01002102
Paul Beesley29c02522019-03-13 15:11:04 +00002103.. code:: shell
Douglas Raillard6f625742017-06-28 15:23:03 +01002104
2105 <path-to>/FVP_Base_Cortex-A57x4-A53x4 \
2106 -C pctl.startup=0.0.0.0 \
2107 -C bp.secure_memory=1 \
2108 -C bp.tzc_400.diagnostics=1 \
2109 -C cache_state_modelled=1 \
Soby Mathew8aa4e5f2018-12-12 14:54:23 +00002110 -C cluster0.cpu0.RVBARADDR=0x04010000 \
2111 -C cluster0.cpu1.RVBARADDR=0x04010000 \
2112 -C cluster0.cpu2.RVBARADDR=0x04010000 \
2113 -C cluster0.cpu3.RVBARADDR=0x04010000 \
2114 -C cluster1.cpu0.RVBARADDR=0x04010000 \
2115 -C cluster1.cpu1.RVBARADDR=0x04010000 \
2116 -C cluster1.cpu2.RVBARADDR=0x04010000 \
2117 -C cluster1.cpu3.RVBARADDR=0x04010000 \
2118 --data cluster0.cpu0="<path-to>/<bl31-binary>"@0x04010000 \
2119 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0xff000000 \
Douglas Raillard6f625742017-06-28 15:23:03 +01002120 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01002121 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillard6f625742017-06-28 15:23:03 +01002122 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01002123 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillard6f625742017-06-28 15:23:03 +01002124
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01002125Running on the Cortex-A32 Base FVP (AArch32) with reset to SP_MIN entrypoint
2126~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillard6f625742017-06-28 15:23:03 +01002127
2128The following ``FVP_Base_Cortex-A32x4`` model parameters should be used to
Dan Handley4def07d2018-03-01 18:44:00 +00002129boot Linux with 4 CPUs using the AArch32 build of TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01002130
Paul Beesley29c02522019-03-13 15:11:04 +00002131.. code:: shell
Douglas Raillard6f625742017-06-28 15:23:03 +01002132
2133 <path-to>/FVP_Base_Cortex-A32x4 \
2134 -C pctl.startup=0.0.0.0 \
2135 -C bp.secure_memory=1 \
2136 -C bp.tzc_400.diagnostics=1 \
2137 -C cache_state_modelled=1 \
Soby Mathew8aa4e5f2018-12-12 14:54:23 +00002138 -C cluster0.cpu0.RVBARADDR=0x04002000 \
2139 -C cluster0.cpu1.RVBARADDR=0x04002000 \
2140 -C cluster0.cpu2.RVBARADDR=0x04002000 \
2141 -C cluster0.cpu3.RVBARADDR=0x04002000 \
Soby Mathewc099cd32018-06-01 16:53:38 +01002142 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04002000 \
Douglas Raillard6f625742017-06-28 15:23:03 +01002143 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01002144 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillard6f625742017-06-28 15:23:03 +01002145 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01002146 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillard6f625742017-06-28 15:23:03 +01002147
2148Running the software on Juno
2149----------------------------
2150
Dan Handley4def07d2018-03-01 18:44:00 +00002151This version of TF-A has been tested on variants r0, r1 and r2 of Juno.
Douglas Raillard6f625742017-06-28 15:23:03 +01002152
2153To execute the software stack on Juno, the version of the Juno board recovery
2154image indicated in the `Linaro Release Notes`_ must be installed. If you have an
2155earlier version installed or are unsure which version is installed, please
2156re-install the recovery image by following the
2157`Instructions for using Linaro's deliverables on Juno`_.
2158
Dan Handley4def07d2018-03-01 18:44:00 +00002159Preparing TF-A images
2160~~~~~~~~~~~~~~~~~~~~~
Douglas Raillard6f625742017-06-28 15:23:03 +01002161
Dan Handley4def07d2018-03-01 18:44:00 +00002162After building TF-A, the files ``bl1.bin`` and ``fip.bin`` need copying to the
2163``SOFTWARE/`` directory of the Juno SD card.
Douglas Raillard6f625742017-06-28 15:23:03 +01002164
2165Other Juno software information
2166~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2167
Dan Handley4def07d2018-03-01 18:44:00 +00002168Please visit the `Arm Platforms Portal`_ to get support and obtain any other Juno
Douglas Raillard6f625742017-06-28 15:23:03 +01002169software information. Please also refer to the `Juno Getting Started Guide`_ to
Dan Handley4def07d2018-03-01 18:44:00 +00002170get more detailed information about the Juno Arm development platform and how to
Douglas Raillard6f625742017-06-28 15:23:03 +01002171configure it.
2172
2173Testing SYSTEM SUSPEND on Juno
2174~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2175
2176The SYSTEM SUSPEND is a PSCI API which can be used to implement system suspend
2177to RAM. For more details refer to section 5.16 of `PSCI`_. To test system suspend
2178on Juno, at the linux shell prompt, issue the following command:
2179
Paul Beesley29c02522019-03-13 15:11:04 +00002180.. code:: shell
Douglas Raillard6f625742017-06-28 15:23:03 +01002181
2182 echo +10 > /sys/class/rtc/rtc0/wakealarm
2183 echo -n mem > /sys/power/state
2184
2185The Juno board should suspend to RAM and then wakeup after 10 seconds due to
2186wakeup interrupt from RTC.
2187
2188--------------
2189
Antonio Nino Diaz07090552019-01-30 16:01:49 +00002190*Copyright (c) 2013-2019, Arm Limited and Contributors. All rights reserved.*
Douglas Raillard6f625742017-06-28 15:23:03 +01002191
Louis Mayencourt0042f572019-03-08 15:35:40 +00002192.. _arm Developer page: https://developer.arm.com/open-source/gnu-toolchain/gnu-a/downloads
David Cunado31f2f792017-06-29 12:01:33 +01002193.. _Linaro: `Linaro Release Notes`_
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01002194.. _Linaro Release: `Linaro Release Notes`_
Paul Beesleydd4e9a72019-02-08 16:43:05 +00002195.. _Linaro Release Notes: https://community.arm.com/dev-platforms/w/docs/226/old-release-notes
2196.. _Linaro instructions: https://community.arm.com/dev-platforms/w/docs/304/arm-reference-platforms-deliverables
David Cunadofa05efb2017-12-19 16:33:25 +00002197.. _Instructions for using Linaro's deliverables on Juno: https://community.arm.com/dev-platforms/w/docs/303/juno
Dan Handley4def07d2018-03-01 18:44:00 +00002198.. _Arm Platforms Portal: https://community.arm.com/dev-platforms/
Paul Beesleydd4e9a72019-02-08 16:43:05 +00002199.. _Development Studio 5 (DS-5): https://developer.arm.com/products/software-development-tools/ds-5-development-studio
Louis Mayencourt63fdda22019-03-22 11:47:22 +00002200.. _arm-trusted-firmware-a project page: https://review.trustedfirmware.org/admin/projects/TF-A/trusted-firmware-a
Paul Beesley93fbc712019-01-21 12:06:24 +00002201.. _`Linux Coding Style`: https://www.kernel.org/doc/html/latest/process/coding-style.html
Sandrine Bailleux52f6db9e2018-09-20 10:27:13 +02002202.. _Linux master tree: https://github.com/torvalds/linux/tree/master/
Antonio Nino Diaz6feb9e82017-05-23 11:49:22 +01002203.. _Dia: https://wiki.gnome.org/Apps/Dia/Download
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01002204.. _here: psci-lib-integration-guide.rst
John Tsichritzisf6ad51c2019-05-28 13:13:39 +01002205.. _Trusted Board Boot: ../design/trusted-board-boot.rst
2206.. _TB_FW_CONFIG for FVP: ../../plat/arm/board/fvp/fdts/fvp_tb_fw_config.dts
2207.. _Secure-EL1 Payloads and Dispatchers: ../design/firmware-design.rst#user-content-secure-el1-payloads-and-dispatchers
2208.. _Firmware Update: ../components/firmware-update.rst
2209.. _Firmware Design: ../design/firmware-design.rst
Douglas Raillard6f625742017-06-28 15:23:03 +01002210.. _mbed TLS Repository: https://github.com/ARMmbed/mbedtls.git
2211.. _mbed TLS Security Center: https://tls.mbed.org/security
Dan Handley4def07d2018-03-01 18:44:00 +00002212.. _Arm's website: `FVP models`_
Eleanor Bonniciec4a2bb2017-07-07 14:33:24 +01002213.. _FVP models: https://developer.arm.com/products/system-design/fixed-virtual-platforms
Douglas Raillard6f625742017-06-28 15:23:03 +01002214.. _Juno Getting Started Guide: http://infocenter.arm.com/help/topic/com.arm.doc.dui0928e/DUI0928E_juno_arm_development_platform_gsg.pdf
David Cunado31f2f792017-06-29 12:01:33 +01002215.. _PSCI: http://infocenter.arm.com/help/topic/com.arm.doc.den0022d/Power_State_Coordination_Interface_PDD_v1_1_DEN0022D.pdf
John Tsichritzisf6ad51c2019-05-28 13:13:39 +01002216.. _Secure Partition Manager Design guide: ../components/secure-partition-manager-design.rst
2217.. _`Trusted Firmware-A Coding Guidelines`: ../process/coding-guidelines.rst
2218.. _Library at ROM: ../components/romlib-design.rst